PageRenderTime 64ms CodeModel.GetById 34ms RepoModel.GetById 0ms app.codeStats 0ms

/drivers/mtd/chips/jedec_probe.c

https://github.com/mstsirkin/kvm
C | 2033 lines | 1880 code | 61 blank | 92 comment | 8 complexity | 576b1d4d4d0e13820688b6aee71e5639 MD5 | raw file
  1. /*
  2. Common Flash Interface probe code.
  3. (C) 2000 Red Hat. GPL'd.
  4. See JEDEC (http://www.jedec.org/) standard JESD21C (section 3.5)
  5. for the standard this probe goes back to.
  6. Occasionally maintained by Thayne Harbaugh tharbaugh at lnxi dot com
  7. */
  8. #include <linux/module.h>
  9. #include <linux/init.h>
  10. #include <linux/types.h>
  11. #include <linux/kernel.h>
  12. #include <asm/io.h>
  13. #include <asm/byteorder.h>
  14. #include <linux/errno.h>
  15. #include <linux/slab.h>
  16. #include <linux/interrupt.h>
  17. #include <linux/mtd/mtd.h>
  18. #include <linux/mtd/map.h>
  19. #include <linux/mtd/cfi.h>
  20. #include <linux/mtd/gen_probe.h>
  21. /* AMD */
  22. #define AM29DL800BB 0x22CB
  23. #define AM29DL800BT 0x224A
  24. #define AM29F800BB 0x2258
  25. #define AM29F800BT 0x22D6
  26. #define AM29LV400BB 0x22BA
  27. #define AM29LV400BT 0x22B9
  28. #define AM29LV800BB 0x225B
  29. #define AM29LV800BT 0x22DA
  30. #define AM29LV160DT 0x22C4
  31. #define AM29LV160DB 0x2249
  32. #define AM29F017D 0x003D
  33. #define AM29F016D 0x00AD
  34. #define AM29F080 0x00D5
  35. #define AM29F040 0x00A4
  36. #define AM29LV040B 0x004F
  37. #define AM29F032B 0x0041
  38. #define AM29F002T 0x00B0
  39. #define AM29SL800DB 0x226B
  40. #define AM29SL800DT 0x22EA
  41. /* Atmel */
  42. #define AT49BV512 0x0003
  43. #define AT29LV512 0x003d
  44. #define AT49BV16X 0x00C0
  45. #define AT49BV16XT 0x00C2
  46. #define AT49BV32X 0x00C8
  47. #define AT49BV32XT 0x00C9
  48. /* Eon */
  49. #define EN29SL800BB 0x226B
  50. #define EN29SL800BT 0x22EA
  51. /* Fujitsu */
  52. #define MBM29F040C 0x00A4
  53. #define MBM29F800BA 0x2258
  54. #define MBM29LV650UE 0x22D7
  55. #define MBM29LV320TE 0x22F6
  56. #define MBM29LV320BE 0x22F9
  57. #define MBM29LV160TE 0x22C4
  58. #define MBM29LV160BE 0x2249
  59. #define MBM29LV800BA 0x225B
  60. #define MBM29LV800TA 0x22DA
  61. #define MBM29LV400TC 0x22B9
  62. #define MBM29LV400BC 0x22BA
  63. /* Hyundai */
  64. #define HY29F002T 0x00B0
  65. /* Intel */
  66. #define I28F004B3T 0x00d4
  67. #define I28F004B3B 0x00d5
  68. #define I28F400B3T 0x8894
  69. #define I28F400B3B 0x8895
  70. #define I28F008S5 0x00a6
  71. #define I28F016S5 0x00a0
  72. #define I28F008SA 0x00a2
  73. #define I28F008B3T 0x00d2
  74. #define I28F008B3B 0x00d3
  75. #define I28F800B3T 0x8892
  76. #define I28F800B3B 0x8893
  77. #define I28F016S3 0x00aa
  78. #define I28F016B3T 0x00d0
  79. #define I28F016B3B 0x00d1
  80. #define I28F160B3T 0x8890
  81. #define I28F160B3B 0x8891
  82. #define I28F320B3T 0x8896
  83. #define I28F320B3B 0x8897
  84. #define I28F640B3T 0x8898
  85. #define I28F640B3B 0x8899
  86. #define I28F640C3B 0x88CD
  87. #define I28F160F3T 0x88F3
  88. #define I28F160F3B 0x88F4
  89. #define I28F160C3T 0x88C2
  90. #define I28F160C3B 0x88C3
  91. #define I82802AB 0x00ad
  92. #define I82802AC 0x00ac
  93. /* Macronix */
  94. #define MX29LV040C 0x004F
  95. #define MX29LV160T 0x22C4
  96. #define MX29LV160B 0x2249
  97. #define MX29F040 0x00A4
  98. #define MX29F016 0x00AD
  99. #define MX29F002T 0x00B0
  100. #define MX29F004T 0x0045
  101. #define MX29F004B 0x0046
  102. /* NEC */
  103. #define UPD29F064115 0x221C
  104. /* PMC */
  105. #define PM49FL002 0x006D
  106. #define PM49FL004 0x006E
  107. #define PM49FL008 0x006A
  108. /* Sharp */
  109. #define LH28F640BF 0x00b0
  110. /* ST - www.st.com */
  111. #define M29F800AB 0x0058
  112. #define M29W800DT 0x22D7
  113. #define M29W800DB 0x225B
  114. #define M29W400DT 0x00EE
  115. #define M29W400DB 0x00EF
  116. #define M29W160DT 0x22C4
  117. #define M29W160DB 0x2249
  118. #define M29W040B 0x00E3
  119. #define M50FW040 0x002C
  120. #define M50FW080 0x002D
  121. #define M50FW016 0x002E
  122. #define M50LPW080 0x002F
  123. #define M50FLW080A 0x0080
  124. #define M50FLW080B 0x0081
  125. #define PSD4256G6V 0x00e9
  126. /* SST */
  127. #define SST29EE020 0x0010
  128. #define SST29LE020 0x0012
  129. #define SST29EE512 0x005d
  130. #define SST29LE512 0x003d
  131. #define SST39LF800 0x2781
  132. #define SST39LF160 0x2782
  133. #define SST39VF1601 0x234b
  134. #define SST39VF3201 0x235b
  135. #define SST39WF1601 0x274b
  136. #define SST39WF1602 0x274a
  137. #define SST39LF512 0x00D4
  138. #define SST39LF010 0x00D5
  139. #define SST39LF020 0x00D6
  140. #define SST39LF040 0x00D7
  141. #define SST39SF010A 0x00B5
  142. #define SST39SF020A 0x00B6
  143. #define SST39SF040 0x00B7
  144. #define SST49LF004B 0x0060
  145. #define SST49LF040B 0x0050
  146. #define SST49LF008A 0x005a
  147. #define SST49LF030A 0x001C
  148. #define SST49LF040A 0x0051
  149. #define SST49LF080A 0x005B
  150. #define SST36VF3203 0x7354
  151. /* Toshiba */
  152. #define TC58FVT160 0x00C2
  153. #define TC58FVB160 0x0043
  154. #define TC58FVT321 0x009A
  155. #define TC58FVB321 0x009C
  156. #define TC58FVT641 0x0093
  157. #define TC58FVB641 0x0095
  158. /* Winbond */
  159. #define W49V002A 0x00b0
  160. /*
  161. * Unlock address sets for AMD command sets.
  162. * Intel command sets use the MTD_UADDR_UNNECESSARY.
  163. * Each identifier, except MTD_UADDR_UNNECESSARY, and
  164. * MTD_UADDR_NO_SUPPORT must be defined below in unlock_addrs[].
  165. * MTD_UADDR_NOT_SUPPORTED must be 0 so that structure
  166. * initialization need not require initializing all of the
  167. * unlock addresses for all bit widths.
  168. */
  169. enum uaddr {
  170. MTD_UADDR_NOT_SUPPORTED = 0, /* data width not supported */
  171. MTD_UADDR_0x0555_0x02AA,
  172. MTD_UADDR_0x0555_0x0AAA,
  173. MTD_UADDR_0x5555_0x2AAA,
  174. MTD_UADDR_0x0AAA_0x0554,
  175. MTD_UADDR_0x0AAA_0x0555,
  176. MTD_UADDR_0xAAAA_0x5555,
  177. MTD_UADDR_DONT_CARE, /* Requires an arbitrary address */
  178. MTD_UADDR_UNNECESSARY, /* Does not require any address */
  179. };
  180. struct unlock_addr {
  181. uint32_t addr1;
  182. uint32_t addr2;
  183. };
  184. /*
  185. * I don't like the fact that the first entry in unlock_addrs[]
  186. * exists, but is for MTD_UADDR_NOT_SUPPORTED - and, therefore,
  187. * should not be used. The problem is that structures with
  188. * initializers have extra fields initialized to 0. It is _very_
  189. * desirable to have the unlock address entries for unsupported
  190. * data widths automatically initialized - that means that
  191. * MTD_UADDR_NOT_SUPPORTED must be 0 and the first entry here
  192. * must go unused.
  193. */
  194. static const struct unlock_addr unlock_addrs[] = {
  195. [MTD_UADDR_NOT_SUPPORTED] = {
  196. .addr1 = 0xffff,
  197. .addr2 = 0xffff
  198. },
  199. [MTD_UADDR_0x0555_0x02AA] = {
  200. .addr1 = 0x0555,
  201. .addr2 = 0x02aa
  202. },
  203. [MTD_UADDR_0x0555_0x0AAA] = {
  204. .addr1 = 0x0555,
  205. .addr2 = 0x0aaa
  206. },
  207. [MTD_UADDR_0x5555_0x2AAA] = {
  208. .addr1 = 0x5555,
  209. .addr2 = 0x2aaa
  210. },
  211. [MTD_UADDR_0x0AAA_0x0554] = {
  212. .addr1 = 0x0AAA,
  213. .addr2 = 0x0554
  214. },
  215. [MTD_UADDR_0x0AAA_0x0555] = {
  216. .addr1 = 0x0AAA,
  217. .addr2 = 0x0555
  218. },
  219. [MTD_UADDR_0xAAAA_0x5555] = {
  220. .addr1 = 0xaaaa,
  221. .addr2 = 0x5555
  222. },
  223. [MTD_UADDR_DONT_CARE] = {
  224. .addr1 = 0x0000, /* Doesn't matter which address */
  225. .addr2 = 0x0000 /* is used - must be last entry */
  226. },
  227. [MTD_UADDR_UNNECESSARY] = {
  228. .addr1 = 0x0000,
  229. .addr2 = 0x0000
  230. }
  231. };
  232. struct amd_flash_info {
  233. const char *name;
  234. const uint16_t mfr_id;
  235. const uint16_t dev_id;
  236. const uint8_t dev_size;
  237. const uint8_t nr_regions;
  238. const uint16_t cmd_set;
  239. const uint32_t regions[6];
  240. const uint8_t devtypes; /* Bitmask for x8, x16 etc. */
  241. const uint8_t uaddr; /* unlock addrs for 8, 16, 32, 64 */
  242. };
  243. #define ERASEINFO(size,blocks) (size<<8)|(blocks-1)
  244. #define SIZE_64KiB 16
  245. #define SIZE_128KiB 17
  246. #define SIZE_256KiB 18
  247. #define SIZE_512KiB 19
  248. #define SIZE_1MiB 20
  249. #define SIZE_2MiB 21
  250. #define SIZE_4MiB 22
  251. #define SIZE_8MiB 23
  252. /*
  253. * Please keep this list ordered by manufacturer!
  254. * Fortunately, the list isn't searched often and so a
  255. * slow, linear search isn't so bad.
  256. */
  257. static const struct amd_flash_info jedec_table[] = {
  258. {
  259. .mfr_id = CFI_MFR_AMD,
  260. .dev_id = AM29F032B,
  261. .name = "AMD AM29F032B",
  262. .uaddr = MTD_UADDR_0x0555_0x02AA,
  263. .devtypes = CFI_DEVICETYPE_X8,
  264. .dev_size = SIZE_4MiB,
  265. .cmd_set = P_ID_AMD_STD,
  266. .nr_regions = 1,
  267. .regions = {
  268. ERASEINFO(0x10000,64)
  269. }
  270. }, {
  271. .mfr_id = CFI_MFR_AMD,
  272. .dev_id = AM29LV160DT,
  273. .name = "AMD AM29LV160DT",
  274. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  275. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  276. .dev_size = SIZE_2MiB,
  277. .cmd_set = P_ID_AMD_STD,
  278. .nr_regions = 4,
  279. .regions = {
  280. ERASEINFO(0x10000,31),
  281. ERASEINFO(0x08000,1),
  282. ERASEINFO(0x02000,2),
  283. ERASEINFO(0x04000,1)
  284. }
  285. }, {
  286. .mfr_id = CFI_MFR_AMD,
  287. .dev_id = AM29LV160DB,
  288. .name = "AMD AM29LV160DB",
  289. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  290. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  291. .dev_size = SIZE_2MiB,
  292. .cmd_set = P_ID_AMD_STD,
  293. .nr_regions = 4,
  294. .regions = {
  295. ERASEINFO(0x04000,1),
  296. ERASEINFO(0x02000,2),
  297. ERASEINFO(0x08000,1),
  298. ERASEINFO(0x10000,31)
  299. }
  300. }, {
  301. .mfr_id = CFI_MFR_AMD,
  302. .dev_id = AM29LV400BB,
  303. .name = "AMD AM29LV400BB",
  304. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  305. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  306. .dev_size = SIZE_512KiB,
  307. .cmd_set = P_ID_AMD_STD,
  308. .nr_regions = 4,
  309. .regions = {
  310. ERASEINFO(0x04000,1),
  311. ERASEINFO(0x02000,2),
  312. ERASEINFO(0x08000,1),
  313. ERASEINFO(0x10000,7)
  314. }
  315. }, {
  316. .mfr_id = CFI_MFR_AMD,
  317. .dev_id = AM29LV400BT,
  318. .name = "AMD AM29LV400BT",
  319. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  320. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  321. .dev_size = SIZE_512KiB,
  322. .cmd_set = P_ID_AMD_STD,
  323. .nr_regions = 4,
  324. .regions = {
  325. ERASEINFO(0x10000,7),
  326. ERASEINFO(0x08000,1),
  327. ERASEINFO(0x02000,2),
  328. ERASEINFO(0x04000,1)
  329. }
  330. }, {
  331. .mfr_id = CFI_MFR_AMD,
  332. .dev_id = AM29LV800BB,
  333. .name = "AMD AM29LV800BB",
  334. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  335. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  336. .dev_size = SIZE_1MiB,
  337. .cmd_set = P_ID_AMD_STD,
  338. .nr_regions = 4,
  339. .regions = {
  340. ERASEINFO(0x04000,1),
  341. ERASEINFO(0x02000,2),
  342. ERASEINFO(0x08000,1),
  343. ERASEINFO(0x10000,15),
  344. }
  345. }, {
  346. /* add DL */
  347. .mfr_id = CFI_MFR_AMD,
  348. .dev_id = AM29DL800BB,
  349. .name = "AMD AM29DL800BB",
  350. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  351. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  352. .dev_size = SIZE_1MiB,
  353. .cmd_set = P_ID_AMD_STD,
  354. .nr_regions = 6,
  355. .regions = {
  356. ERASEINFO(0x04000,1),
  357. ERASEINFO(0x08000,1),
  358. ERASEINFO(0x02000,4),
  359. ERASEINFO(0x08000,1),
  360. ERASEINFO(0x04000,1),
  361. ERASEINFO(0x10000,14)
  362. }
  363. }, {
  364. .mfr_id = CFI_MFR_AMD,
  365. .dev_id = AM29DL800BT,
  366. .name = "AMD AM29DL800BT",
  367. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  368. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  369. .dev_size = SIZE_1MiB,
  370. .cmd_set = P_ID_AMD_STD,
  371. .nr_regions = 6,
  372. .regions = {
  373. ERASEINFO(0x10000,14),
  374. ERASEINFO(0x04000,1),
  375. ERASEINFO(0x08000,1),
  376. ERASEINFO(0x02000,4),
  377. ERASEINFO(0x08000,1),
  378. ERASEINFO(0x04000,1)
  379. }
  380. }, {
  381. .mfr_id = CFI_MFR_AMD,
  382. .dev_id = AM29F800BB,
  383. .name = "AMD AM29F800BB",
  384. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  385. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  386. .dev_size = SIZE_1MiB,
  387. .cmd_set = P_ID_AMD_STD,
  388. .nr_regions = 4,
  389. .regions = {
  390. ERASEINFO(0x04000,1),
  391. ERASEINFO(0x02000,2),
  392. ERASEINFO(0x08000,1),
  393. ERASEINFO(0x10000,15),
  394. }
  395. }, {
  396. .mfr_id = CFI_MFR_AMD,
  397. .dev_id = AM29LV800BT,
  398. .name = "AMD AM29LV800BT",
  399. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  400. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  401. .dev_size = SIZE_1MiB,
  402. .cmd_set = P_ID_AMD_STD,
  403. .nr_regions = 4,
  404. .regions = {
  405. ERASEINFO(0x10000,15),
  406. ERASEINFO(0x08000,1),
  407. ERASEINFO(0x02000,2),
  408. ERASEINFO(0x04000,1)
  409. }
  410. }, {
  411. .mfr_id = CFI_MFR_AMD,
  412. .dev_id = AM29F800BT,
  413. .name = "AMD AM29F800BT",
  414. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  415. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  416. .dev_size = SIZE_1MiB,
  417. .cmd_set = P_ID_AMD_STD,
  418. .nr_regions = 4,
  419. .regions = {
  420. ERASEINFO(0x10000,15),
  421. ERASEINFO(0x08000,1),
  422. ERASEINFO(0x02000,2),
  423. ERASEINFO(0x04000,1)
  424. }
  425. }, {
  426. .mfr_id = CFI_MFR_AMD,
  427. .dev_id = AM29F017D,
  428. .name = "AMD AM29F017D",
  429. .devtypes = CFI_DEVICETYPE_X8,
  430. .uaddr = MTD_UADDR_DONT_CARE,
  431. .dev_size = SIZE_2MiB,
  432. .cmd_set = P_ID_AMD_STD,
  433. .nr_regions = 1,
  434. .regions = {
  435. ERASEINFO(0x10000,32),
  436. }
  437. }, {
  438. .mfr_id = CFI_MFR_AMD,
  439. .dev_id = AM29F016D,
  440. .name = "AMD AM29F016D",
  441. .devtypes = CFI_DEVICETYPE_X8,
  442. .uaddr = MTD_UADDR_0x0555_0x02AA,
  443. .dev_size = SIZE_2MiB,
  444. .cmd_set = P_ID_AMD_STD,
  445. .nr_regions = 1,
  446. .regions = {
  447. ERASEINFO(0x10000,32),
  448. }
  449. }, {
  450. .mfr_id = CFI_MFR_AMD,
  451. .dev_id = AM29F080,
  452. .name = "AMD AM29F080",
  453. .devtypes = CFI_DEVICETYPE_X8,
  454. .uaddr = MTD_UADDR_0x0555_0x02AA,
  455. .dev_size = SIZE_1MiB,
  456. .cmd_set = P_ID_AMD_STD,
  457. .nr_regions = 1,
  458. .regions = {
  459. ERASEINFO(0x10000,16),
  460. }
  461. }, {
  462. .mfr_id = CFI_MFR_AMD,
  463. .dev_id = AM29F040,
  464. .name = "AMD AM29F040",
  465. .devtypes = CFI_DEVICETYPE_X8,
  466. .uaddr = MTD_UADDR_0x0555_0x02AA,
  467. .dev_size = SIZE_512KiB,
  468. .cmd_set = P_ID_AMD_STD,
  469. .nr_regions = 1,
  470. .regions = {
  471. ERASEINFO(0x10000,8),
  472. }
  473. }, {
  474. .mfr_id = CFI_MFR_AMD,
  475. .dev_id = AM29LV040B,
  476. .name = "AMD AM29LV040B",
  477. .devtypes = CFI_DEVICETYPE_X8,
  478. .uaddr = MTD_UADDR_0x0555_0x02AA,
  479. .dev_size = SIZE_512KiB,
  480. .cmd_set = P_ID_AMD_STD,
  481. .nr_regions = 1,
  482. .regions = {
  483. ERASEINFO(0x10000,8),
  484. }
  485. }, {
  486. .mfr_id = CFI_MFR_AMD,
  487. .dev_id = AM29F002T,
  488. .name = "AMD AM29F002T",
  489. .devtypes = CFI_DEVICETYPE_X8,
  490. .uaddr = MTD_UADDR_0x0555_0x02AA,
  491. .dev_size = SIZE_256KiB,
  492. .cmd_set = P_ID_AMD_STD,
  493. .nr_regions = 4,
  494. .regions = {
  495. ERASEINFO(0x10000,3),
  496. ERASEINFO(0x08000,1),
  497. ERASEINFO(0x02000,2),
  498. ERASEINFO(0x04000,1),
  499. }
  500. }, {
  501. .mfr_id = CFI_MFR_AMD,
  502. .dev_id = AM29SL800DT,
  503. .name = "AMD AM29SL800DT",
  504. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  505. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  506. .dev_size = SIZE_1MiB,
  507. .cmd_set = P_ID_AMD_STD,
  508. .nr_regions = 4,
  509. .regions = {
  510. ERASEINFO(0x10000,15),
  511. ERASEINFO(0x08000,1),
  512. ERASEINFO(0x02000,2),
  513. ERASEINFO(0x04000,1),
  514. }
  515. }, {
  516. .mfr_id = CFI_MFR_AMD,
  517. .dev_id = AM29SL800DB,
  518. .name = "AMD AM29SL800DB",
  519. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  520. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  521. .dev_size = SIZE_1MiB,
  522. .cmd_set = P_ID_AMD_STD,
  523. .nr_regions = 4,
  524. .regions = {
  525. ERASEINFO(0x04000,1),
  526. ERASEINFO(0x02000,2),
  527. ERASEINFO(0x08000,1),
  528. ERASEINFO(0x10000,15),
  529. }
  530. }, {
  531. .mfr_id = CFI_MFR_ATMEL,
  532. .dev_id = AT49BV512,
  533. .name = "Atmel AT49BV512",
  534. .devtypes = CFI_DEVICETYPE_X8,
  535. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  536. .dev_size = SIZE_64KiB,
  537. .cmd_set = P_ID_AMD_STD,
  538. .nr_regions = 1,
  539. .regions = {
  540. ERASEINFO(0x10000,1)
  541. }
  542. }, {
  543. .mfr_id = CFI_MFR_ATMEL,
  544. .dev_id = AT29LV512,
  545. .name = "Atmel AT29LV512",
  546. .devtypes = CFI_DEVICETYPE_X8,
  547. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  548. .dev_size = SIZE_64KiB,
  549. .cmd_set = P_ID_AMD_STD,
  550. .nr_regions = 1,
  551. .regions = {
  552. ERASEINFO(0x80,256),
  553. ERASEINFO(0x80,256)
  554. }
  555. }, {
  556. .mfr_id = CFI_MFR_ATMEL,
  557. .dev_id = AT49BV16X,
  558. .name = "Atmel AT49BV16X",
  559. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  560. .uaddr = MTD_UADDR_0x0555_0x0AAA, /* ???? */
  561. .dev_size = SIZE_2MiB,
  562. .cmd_set = P_ID_AMD_STD,
  563. .nr_regions = 2,
  564. .regions = {
  565. ERASEINFO(0x02000,8),
  566. ERASEINFO(0x10000,31)
  567. }
  568. }, {
  569. .mfr_id = CFI_MFR_ATMEL,
  570. .dev_id = AT49BV16XT,
  571. .name = "Atmel AT49BV16XT",
  572. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  573. .uaddr = MTD_UADDR_0x0555_0x0AAA, /* ???? */
  574. .dev_size = SIZE_2MiB,
  575. .cmd_set = P_ID_AMD_STD,
  576. .nr_regions = 2,
  577. .regions = {
  578. ERASEINFO(0x10000,31),
  579. ERASEINFO(0x02000,8)
  580. }
  581. }, {
  582. .mfr_id = CFI_MFR_ATMEL,
  583. .dev_id = AT49BV32X,
  584. .name = "Atmel AT49BV32X",
  585. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  586. .uaddr = MTD_UADDR_0x0555_0x0AAA, /* ???? */
  587. .dev_size = SIZE_4MiB,
  588. .cmd_set = P_ID_AMD_STD,
  589. .nr_regions = 2,
  590. .regions = {
  591. ERASEINFO(0x02000,8),
  592. ERASEINFO(0x10000,63)
  593. }
  594. }, {
  595. .mfr_id = CFI_MFR_ATMEL,
  596. .dev_id = AT49BV32XT,
  597. .name = "Atmel AT49BV32XT",
  598. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  599. .uaddr = MTD_UADDR_0x0555_0x0AAA, /* ???? */
  600. .dev_size = SIZE_4MiB,
  601. .cmd_set = P_ID_AMD_STD,
  602. .nr_regions = 2,
  603. .regions = {
  604. ERASEINFO(0x10000,63),
  605. ERASEINFO(0x02000,8)
  606. }
  607. }, {
  608. .mfr_id = CFI_MFR_EON,
  609. .dev_id = EN29SL800BT,
  610. .name = "Eon EN29SL800BT",
  611. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  612. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  613. .dev_size = SIZE_1MiB,
  614. .cmd_set = P_ID_AMD_STD,
  615. .nr_regions = 4,
  616. .regions = {
  617. ERASEINFO(0x10000,15),
  618. ERASEINFO(0x08000,1),
  619. ERASEINFO(0x02000,2),
  620. ERASEINFO(0x04000,1),
  621. }
  622. }, {
  623. .mfr_id = CFI_MFR_EON,
  624. .dev_id = EN29SL800BB,
  625. .name = "Eon EN29SL800BB",
  626. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  627. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  628. .dev_size = SIZE_1MiB,
  629. .cmd_set = P_ID_AMD_STD,
  630. .nr_regions = 4,
  631. .regions = {
  632. ERASEINFO(0x04000,1),
  633. ERASEINFO(0x02000,2),
  634. ERASEINFO(0x08000,1),
  635. ERASEINFO(0x10000,15),
  636. }
  637. }, {
  638. .mfr_id = CFI_MFR_FUJITSU,
  639. .dev_id = MBM29F040C,
  640. .name = "Fujitsu MBM29F040C",
  641. .devtypes = CFI_DEVICETYPE_X8,
  642. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  643. .dev_size = SIZE_512KiB,
  644. .cmd_set = P_ID_AMD_STD,
  645. .nr_regions = 1,
  646. .regions = {
  647. ERASEINFO(0x10000,8)
  648. }
  649. }, {
  650. .mfr_id = CFI_MFR_FUJITSU,
  651. .dev_id = MBM29F800BA,
  652. .name = "Fujitsu MBM29F800BA",
  653. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  654. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  655. .dev_size = SIZE_1MiB,
  656. .cmd_set = P_ID_AMD_STD,
  657. .nr_regions = 4,
  658. .regions = {
  659. ERASEINFO(0x04000,1),
  660. ERASEINFO(0x02000,2),
  661. ERASEINFO(0x08000,1),
  662. ERASEINFO(0x10000,15),
  663. }
  664. }, {
  665. .mfr_id = CFI_MFR_FUJITSU,
  666. .dev_id = MBM29LV650UE,
  667. .name = "Fujitsu MBM29LV650UE",
  668. .devtypes = CFI_DEVICETYPE_X8,
  669. .uaddr = MTD_UADDR_DONT_CARE,
  670. .dev_size = SIZE_8MiB,
  671. .cmd_set = P_ID_AMD_STD,
  672. .nr_regions = 1,
  673. .regions = {
  674. ERASEINFO(0x10000,128)
  675. }
  676. }, {
  677. .mfr_id = CFI_MFR_FUJITSU,
  678. .dev_id = MBM29LV320TE,
  679. .name = "Fujitsu MBM29LV320TE",
  680. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  681. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  682. .dev_size = SIZE_4MiB,
  683. .cmd_set = P_ID_AMD_STD,
  684. .nr_regions = 2,
  685. .regions = {
  686. ERASEINFO(0x10000,63),
  687. ERASEINFO(0x02000,8)
  688. }
  689. }, {
  690. .mfr_id = CFI_MFR_FUJITSU,
  691. .dev_id = MBM29LV320BE,
  692. .name = "Fujitsu MBM29LV320BE",
  693. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  694. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  695. .dev_size = SIZE_4MiB,
  696. .cmd_set = P_ID_AMD_STD,
  697. .nr_regions = 2,
  698. .regions = {
  699. ERASEINFO(0x02000,8),
  700. ERASEINFO(0x10000,63)
  701. }
  702. }, {
  703. .mfr_id = CFI_MFR_FUJITSU,
  704. .dev_id = MBM29LV160TE,
  705. .name = "Fujitsu MBM29LV160TE",
  706. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  707. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  708. .dev_size = SIZE_2MiB,
  709. .cmd_set = P_ID_AMD_STD,
  710. .nr_regions = 4,
  711. .regions = {
  712. ERASEINFO(0x10000,31),
  713. ERASEINFO(0x08000,1),
  714. ERASEINFO(0x02000,2),
  715. ERASEINFO(0x04000,1)
  716. }
  717. }, {
  718. .mfr_id = CFI_MFR_FUJITSU,
  719. .dev_id = MBM29LV160BE,
  720. .name = "Fujitsu MBM29LV160BE",
  721. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  722. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  723. .dev_size = SIZE_2MiB,
  724. .cmd_set = P_ID_AMD_STD,
  725. .nr_regions = 4,
  726. .regions = {
  727. ERASEINFO(0x04000,1),
  728. ERASEINFO(0x02000,2),
  729. ERASEINFO(0x08000,1),
  730. ERASEINFO(0x10000,31)
  731. }
  732. }, {
  733. .mfr_id = CFI_MFR_FUJITSU,
  734. .dev_id = MBM29LV800BA,
  735. .name = "Fujitsu MBM29LV800BA",
  736. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  737. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  738. .dev_size = SIZE_1MiB,
  739. .cmd_set = P_ID_AMD_STD,
  740. .nr_regions = 4,
  741. .regions = {
  742. ERASEINFO(0x04000,1),
  743. ERASEINFO(0x02000,2),
  744. ERASEINFO(0x08000,1),
  745. ERASEINFO(0x10000,15)
  746. }
  747. }, {
  748. .mfr_id = CFI_MFR_FUJITSU,
  749. .dev_id = MBM29LV800TA,
  750. .name = "Fujitsu MBM29LV800TA",
  751. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  752. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  753. .dev_size = SIZE_1MiB,
  754. .cmd_set = P_ID_AMD_STD,
  755. .nr_regions = 4,
  756. .regions = {
  757. ERASEINFO(0x10000,15),
  758. ERASEINFO(0x08000,1),
  759. ERASEINFO(0x02000,2),
  760. ERASEINFO(0x04000,1)
  761. }
  762. }, {
  763. .mfr_id = CFI_MFR_FUJITSU,
  764. .dev_id = MBM29LV400BC,
  765. .name = "Fujitsu MBM29LV400BC",
  766. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  767. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  768. .dev_size = SIZE_512KiB,
  769. .cmd_set = P_ID_AMD_STD,
  770. .nr_regions = 4,
  771. .regions = {
  772. ERASEINFO(0x04000,1),
  773. ERASEINFO(0x02000,2),
  774. ERASEINFO(0x08000,1),
  775. ERASEINFO(0x10000,7)
  776. }
  777. }, {
  778. .mfr_id = CFI_MFR_FUJITSU,
  779. .dev_id = MBM29LV400TC,
  780. .name = "Fujitsu MBM29LV400TC",
  781. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  782. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  783. .dev_size = SIZE_512KiB,
  784. .cmd_set = P_ID_AMD_STD,
  785. .nr_regions = 4,
  786. .regions = {
  787. ERASEINFO(0x10000,7),
  788. ERASEINFO(0x08000,1),
  789. ERASEINFO(0x02000,2),
  790. ERASEINFO(0x04000,1)
  791. }
  792. }, {
  793. .mfr_id = CFI_MFR_HYUNDAI,
  794. .dev_id = HY29F002T,
  795. .name = "Hyundai HY29F002T",
  796. .devtypes = CFI_DEVICETYPE_X8,
  797. .uaddr = MTD_UADDR_0x0555_0x02AA,
  798. .dev_size = SIZE_256KiB,
  799. .cmd_set = P_ID_AMD_STD,
  800. .nr_regions = 4,
  801. .regions = {
  802. ERASEINFO(0x10000,3),
  803. ERASEINFO(0x08000,1),
  804. ERASEINFO(0x02000,2),
  805. ERASEINFO(0x04000,1),
  806. }
  807. }, {
  808. .mfr_id = CFI_MFR_INTEL,
  809. .dev_id = I28F004B3B,
  810. .name = "Intel 28F004B3B",
  811. .devtypes = CFI_DEVICETYPE_X8,
  812. .uaddr = MTD_UADDR_UNNECESSARY,
  813. .dev_size = SIZE_512KiB,
  814. .cmd_set = P_ID_INTEL_STD,
  815. .nr_regions = 2,
  816. .regions = {
  817. ERASEINFO(0x02000, 8),
  818. ERASEINFO(0x10000, 7),
  819. }
  820. }, {
  821. .mfr_id = CFI_MFR_INTEL,
  822. .dev_id = I28F004B3T,
  823. .name = "Intel 28F004B3T",
  824. .devtypes = CFI_DEVICETYPE_X8,
  825. .uaddr = MTD_UADDR_UNNECESSARY,
  826. .dev_size = SIZE_512KiB,
  827. .cmd_set = P_ID_INTEL_STD,
  828. .nr_regions = 2,
  829. .regions = {
  830. ERASEINFO(0x10000, 7),
  831. ERASEINFO(0x02000, 8),
  832. }
  833. }, {
  834. .mfr_id = CFI_MFR_INTEL,
  835. .dev_id = I28F400B3B,
  836. .name = "Intel 28F400B3B",
  837. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  838. .uaddr = MTD_UADDR_UNNECESSARY,
  839. .dev_size = SIZE_512KiB,
  840. .cmd_set = P_ID_INTEL_STD,
  841. .nr_regions = 2,
  842. .regions = {
  843. ERASEINFO(0x02000, 8),
  844. ERASEINFO(0x10000, 7),
  845. }
  846. }, {
  847. .mfr_id = CFI_MFR_INTEL,
  848. .dev_id = I28F400B3T,
  849. .name = "Intel 28F400B3T",
  850. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  851. .uaddr = MTD_UADDR_UNNECESSARY,
  852. .dev_size = SIZE_512KiB,
  853. .cmd_set = P_ID_INTEL_STD,
  854. .nr_regions = 2,
  855. .regions = {
  856. ERASEINFO(0x10000, 7),
  857. ERASEINFO(0x02000, 8),
  858. }
  859. }, {
  860. .mfr_id = CFI_MFR_INTEL,
  861. .dev_id = I28F008B3B,
  862. .name = "Intel 28F008B3B",
  863. .devtypes = CFI_DEVICETYPE_X8,
  864. .uaddr = MTD_UADDR_UNNECESSARY,
  865. .dev_size = SIZE_1MiB,
  866. .cmd_set = P_ID_INTEL_STD,
  867. .nr_regions = 2,
  868. .regions = {
  869. ERASEINFO(0x02000, 8),
  870. ERASEINFO(0x10000, 15),
  871. }
  872. }, {
  873. .mfr_id = CFI_MFR_INTEL,
  874. .dev_id = I28F008B3T,
  875. .name = "Intel 28F008B3T",
  876. .devtypes = CFI_DEVICETYPE_X8,
  877. .uaddr = MTD_UADDR_UNNECESSARY,
  878. .dev_size = SIZE_1MiB,
  879. .cmd_set = P_ID_INTEL_STD,
  880. .nr_regions = 2,
  881. .regions = {
  882. ERASEINFO(0x10000, 15),
  883. ERASEINFO(0x02000, 8),
  884. }
  885. }, {
  886. .mfr_id = CFI_MFR_INTEL,
  887. .dev_id = I28F008S5,
  888. .name = "Intel 28F008S5",
  889. .devtypes = CFI_DEVICETYPE_X8,
  890. .uaddr = MTD_UADDR_UNNECESSARY,
  891. .dev_size = SIZE_1MiB,
  892. .cmd_set = P_ID_INTEL_EXT,
  893. .nr_regions = 1,
  894. .regions = {
  895. ERASEINFO(0x10000,16),
  896. }
  897. }, {
  898. .mfr_id = CFI_MFR_INTEL,
  899. .dev_id = I28F016S5,
  900. .name = "Intel 28F016S5",
  901. .devtypes = CFI_DEVICETYPE_X8,
  902. .uaddr = MTD_UADDR_UNNECESSARY,
  903. .dev_size = SIZE_2MiB,
  904. .cmd_set = P_ID_INTEL_EXT,
  905. .nr_regions = 1,
  906. .regions = {
  907. ERASEINFO(0x10000,32),
  908. }
  909. }, {
  910. .mfr_id = CFI_MFR_INTEL,
  911. .dev_id = I28F008SA,
  912. .name = "Intel 28F008SA",
  913. .devtypes = CFI_DEVICETYPE_X8,
  914. .uaddr = MTD_UADDR_UNNECESSARY,
  915. .dev_size = SIZE_1MiB,
  916. .cmd_set = P_ID_INTEL_STD,
  917. .nr_regions = 1,
  918. .regions = {
  919. ERASEINFO(0x10000, 16),
  920. }
  921. }, {
  922. .mfr_id = CFI_MFR_INTEL,
  923. .dev_id = I28F800B3B,
  924. .name = "Intel 28F800B3B",
  925. .devtypes = CFI_DEVICETYPE_X16,
  926. .uaddr = MTD_UADDR_UNNECESSARY,
  927. .dev_size = SIZE_1MiB,
  928. .cmd_set = P_ID_INTEL_STD,
  929. .nr_regions = 2,
  930. .regions = {
  931. ERASEINFO(0x02000, 8),
  932. ERASEINFO(0x10000, 15),
  933. }
  934. }, {
  935. .mfr_id = CFI_MFR_INTEL,
  936. .dev_id = I28F800B3T,
  937. .name = "Intel 28F800B3T",
  938. .devtypes = CFI_DEVICETYPE_X16,
  939. .uaddr = MTD_UADDR_UNNECESSARY,
  940. .dev_size = SIZE_1MiB,
  941. .cmd_set = P_ID_INTEL_STD,
  942. .nr_regions = 2,
  943. .regions = {
  944. ERASEINFO(0x10000, 15),
  945. ERASEINFO(0x02000, 8),
  946. }
  947. }, {
  948. .mfr_id = CFI_MFR_INTEL,
  949. .dev_id = I28F016B3B,
  950. .name = "Intel 28F016B3B",
  951. .devtypes = CFI_DEVICETYPE_X8,
  952. .uaddr = MTD_UADDR_UNNECESSARY,
  953. .dev_size = SIZE_2MiB,
  954. .cmd_set = P_ID_INTEL_STD,
  955. .nr_regions = 2,
  956. .regions = {
  957. ERASEINFO(0x02000, 8),
  958. ERASEINFO(0x10000, 31),
  959. }
  960. }, {
  961. .mfr_id = CFI_MFR_INTEL,
  962. .dev_id = I28F016S3,
  963. .name = "Intel I28F016S3",
  964. .devtypes = CFI_DEVICETYPE_X8,
  965. .uaddr = MTD_UADDR_UNNECESSARY,
  966. .dev_size = SIZE_2MiB,
  967. .cmd_set = P_ID_INTEL_STD,
  968. .nr_regions = 1,
  969. .regions = {
  970. ERASEINFO(0x10000, 32),
  971. }
  972. }, {
  973. .mfr_id = CFI_MFR_INTEL,
  974. .dev_id = I28F016B3T,
  975. .name = "Intel 28F016B3T",
  976. .devtypes = CFI_DEVICETYPE_X8,
  977. .uaddr = MTD_UADDR_UNNECESSARY,
  978. .dev_size = SIZE_2MiB,
  979. .cmd_set = P_ID_INTEL_STD,
  980. .nr_regions = 2,
  981. .regions = {
  982. ERASEINFO(0x10000, 31),
  983. ERASEINFO(0x02000, 8),
  984. }
  985. }, {
  986. .mfr_id = CFI_MFR_INTEL,
  987. .dev_id = I28F160B3B,
  988. .name = "Intel 28F160B3B",
  989. .devtypes = CFI_DEVICETYPE_X16,
  990. .uaddr = MTD_UADDR_UNNECESSARY,
  991. .dev_size = SIZE_2MiB,
  992. .cmd_set = P_ID_INTEL_STD,
  993. .nr_regions = 2,
  994. .regions = {
  995. ERASEINFO(0x02000, 8),
  996. ERASEINFO(0x10000, 31),
  997. }
  998. }, {
  999. .mfr_id = CFI_MFR_INTEL,
  1000. .dev_id = I28F160B3T,
  1001. .name = "Intel 28F160B3T",
  1002. .devtypes = CFI_DEVICETYPE_X16,
  1003. .uaddr = MTD_UADDR_UNNECESSARY,
  1004. .dev_size = SIZE_2MiB,
  1005. .cmd_set = P_ID_INTEL_STD,
  1006. .nr_regions = 2,
  1007. .regions = {
  1008. ERASEINFO(0x10000, 31),
  1009. ERASEINFO(0x02000, 8),
  1010. }
  1011. }, {
  1012. .mfr_id = CFI_MFR_INTEL,
  1013. .dev_id = I28F320B3B,
  1014. .name = "Intel 28F320B3B",
  1015. .devtypes = CFI_DEVICETYPE_X16,
  1016. .uaddr = MTD_UADDR_UNNECESSARY,
  1017. .dev_size = SIZE_4MiB,
  1018. .cmd_set = P_ID_INTEL_STD,
  1019. .nr_regions = 2,
  1020. .regions = {
  1021. ERASEINFO(0x02000, 8),
  1022. ERASEINFO(0x10000, 63),
  1023. }
  1024. }, {
  1025. .mfr_id = CFI_MFR_INTEL,
  1026. .dev_id = I28F320B3T,
  1027. .name = "Intel 28F320B3T",
  1028. .devtypes = CFI_DEVICETYPE_X16,
  1029. .uaddr = MTD_UADDR_UNNECESSARY,
  1030. .dev_size = SIZE_4MiB,
  1031. .cmd_set = P_ID_INTEL_STD,
  1032. .nr_regions = 2,
  1033. .regions = {
  1034. ERASEINFO(0x10000, 63),
  1035. ERASEINFO(0x02000, 8),
  1036. }
  1037. }, {
  1038. .mfr_id = CFI_MFR_INTEL,
  1039. .dev_id = I28F640B3B,
  1040. .name = "Intel 28F640B3B",
  1041. .devtypes = CFI_DEVICETYPE_X16,
  1042. .uaddr = MTD_UADDR_UNNECESSARY,
  1043. .dev_size = SIZE_8MiB,
  1044. .cmd_set = P_ID_INTEL_STD,
  1045. .nr_regions = 2,
  1046. .regions = {
  1047. ERASEINFO(0x02000, 8),
  1048. ERASEINFO(0x10000, 127),
  1049. }
  1050. }, {
  1051. .mfr_id = CFI_MFR_INTEL,
  1052. .dev_id = I28F640B3T,
  1053. .name = "Intel 28F640B3T",
  1054. .devtypes = CFI_DEVICETYPE_X16,
  1055. .uaddr = MTD_UADDR_UNNECESSARY,
  1056. .dev_size = SIZE_8MiB,
  1057. .cmd_set = P_ID_INTEL_STD,
  1058. .nr_regions = 2,
  1059. .regions = {
  1060. ERASEINFO(0x10000, 127),
  1061. ERASEINFO(0x02000, 8),
  1062. }
  1063. }, {
  1064. .mfr_id = CFI_MFR_INTEL,
  1065. .dev_id = I28F640C3B,
  1066. .name = "Intel 28F640C3B",
  1067. .devtypes = CFI_DEVICETYPE_X16,
  1068. .uaddr = MTD_UADDR_UNNECESSARY,
  1069. .dev_size = SIZE_8MiB,
  1070. .cmd_set = P_ID_INTEL_STD,
  1071. .nr_regions = 2,
  1072. .regions = {
  1073. ERASEINFO(0x02000, 8),
  1074. ERASEINFO(0x10000, 127),
  1075. }
  1076. }, {
  1077. .mfr_id = CFI_MFR_INTEL,
  1078. .dev_id = I82802AB,
  1079. .name = "Intel 82802AB",
  1080. .devtypes = CFI_DEVICETYPE_X8,
  1081. .uaddr = MTD_UADDR_UNNECESSARY,
  1082. .dev_size = SIZE_512KiB,
  1083. .cmd_set = P_ID_INTEL_EXT,
  1084. .nr_regions = 1,
  1085. .regions = {
  1086. ERASEINFO(0x10000,8),
  1087. }
  1088. }, {
  1089. .mfr_id = CFI_MFR_INTEL,
  1090. .dev_id = I82802AC,
  1091. .name = "Intel 82802AC",
  1092. .devtypes = CFI_DEVICETYPE_X8,
  1093. .uaddr = MTD_UADDR_UNNECESSARY,
  1094. .dev_size = SIZE_1MiB,
  1095. .cmd_set = P_ID_INTEL_EXT,
  1096. .nr_regions = 1,
  1097. .regions = {
  1098. ERASEINFO(0x10000,16),
  1099. }
  1100. }, {
  1101. .mfr_id = CFI_MFR_MACRONIX,
  1102. .dev_id = MX29LV040C,
  1103. .name = "Macronix MX29LV040C",
  1104. .devtypes = CFI_DEVICETYPE_X8,
  1105. .uaddr = MTD_UADDR_0x0555_0x02AA,
  1106. .dev_size = SIZE_512KiB,
  1107. .cmd_set = P_ID_AMD_STD,
  1108. .nr_regions = 1,
  1109. .regions = {
  1110. ERASEINFO(0x10000,8),
  1111. }
  1112. }, {
  1113. .mfr_id = CFI_MFR_MACRONIX,
  1114. .dev_id = MX29LV160T,
  1115. .name = "MXIC MX29LV160T",
  1116. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  1117. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  1118. .dev_size = SIZE_2MiB,
  1119. .cmd_set = P_ID_AMD_STD,
  1120. .nr_regions = 4,
  1121. .regions = {
  1122. ERASEINFO(0x10000,31),
  1123. ERASEINFO(0x08000,1),
  1124. ERASEINFO(0x02000,2),
  1125. ERASEINFO(0x04000,1)
  1126. }
  1127. }, {
  1128. .mfr_id = CFI_MFR_NEC,
  1129. .dev_id = UPD29F064115,
  1130. .name = "NEC uPD29F064115",
  1131. .devtypes = CFI_DEVICETYPE_X16,
  1132. .uaddr = MTD_UADDR_0xAAAA_0x5555,
  1133. .dev_size = SIZE_8MiB,
  1134. .cmd_set = P_ID_AMD_STD,
  1135. .nr_regions = 3,
  1136. .regions = {
  1137. ERASEINFO(0x2000,8),
  1138. ERASEINFO(0x10000,126),
  1139. ERASEINFO(0x2000,8),
  1140. }
  1141. }, {
  1142. .mfr_id = CFI_MFR_MACRONIX,
  1143. .dev_id = MX29LV160B,
  1144. .name = "MXIC MX29LV160B",
  1145. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  1146. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  1147. .dev_size = SIZE_2MiB,
  1148. .cmd_set = P_ID_AMD_STD,
  1149. .nr_regions = 4,
  1150. .regions = {
  1151. ERASEINFO(0x04000,1),
  1152. ERASEINFO(0x02000,2),
  1153. ERASEINFO(0x08000,1),
  1154. ERASEINFO(0x10000,31)
  1155. }
  1156. }, {
  1157. .mfr_id = CFI_MFR_MACRONIX,
  1158. .dev_id = MX29F040,
  1159. .name = "Macronix MX29F040",
  1160. .devtypes = CFI_DEVICETYPE_X8,
  1161. .uaddr = MTD_UADDR_0x0555_0x02AA,
  1162. .dev_size = SIZE_512KiB,
  1163. .cmd_set = P_ID_AMD_STD,
  1164. .nr_regions = 1,
  1165. .regions = {
  1166. ERASEINFO(0x10000,8),
  1167. }
  1168. }, {
  1169. .mfr_id = CFI_MFR_MACRONIX,
  1170. .dev_id = MX29F016,
  1171. .name = "Macronix MX29F016",
  1172. .devtypes = CFI_DEVICETYPE_X8,
  1173. .uaddr = MTD_UADDR_0x0555_0x02AA,
  1174. .dev_size = SIZE_2MiB,
  1175. .cmd_set = P_ID_AMD_STD,
  1176. .nr_regions = 1,
  1177. .regions = {
  1178. ERASEINFO(0x10000,32),
  1179. }
  1180. }, {
  1181. .mfr_id = CFI_MFR_MACRONIX,
  1182. .dev_id = MX29F004T,
  1183. .name = "Macronix MX29F004T",
  1184. .devtypes = CFI_DEVICETYPE_X8,
  1185. .uaddr = MTD_UADDR_0x0555_0x02AA,
  1186. .dev_size = SIZE_512KiB,
  1187. .cmd_set = P_ID_AMD_STD,
  1188. .nr_regions = 4,
  1189. .regions = {
  1190. ERASEINFO(0x10000,7),
  1191. ERASEINFO(0x08000,1),
  1192. ERASEINFO(0x02000,2),
  1193. ERASEINFO(0x04000,1),
  1194. }
  1195. }, {
  1196. .mfr_id = CFI_MFR_MACRONIX,
  1197. .dev_id = MX29F004B,
  1198. .name = "Macronix MX29F004B",
  1199. .devtypes = CFI_DEVICETYPE_X8,
  1200. .uaddr = MTD_UADDR_0x0555_0x02AA,
  1201. .dev_size = SIZE_512KiB,
  1202. .cmd_set = P_ID_AMD_STD,
  1203. .nr_regions = 4,
  1204. .regions = {
  1205. ERASEINFO(0x04000,1),
  1206. ERASEINFO(0x02000,2),
  1207. ERASEINFO(0x08000,1),
  1208. ERASEINFO(0x10000,7),
  1209. }
  1210. }, {
  1211. .mfr_id = CFI_MFR_MACRONIX,
  1212. .dev_id = MX29F002T,
  1213. .name = "Macronix MX29F002T",
  1214. .devtypes = CFI_DEVICETYPE_X8,
  1215. .uaddr = MTD_UADDR_0x0555_0x02AA,
  1216. .dev_size = SIZE_256KiB,
  1217. .cmd_set = P_ID_AMD_STD,
  1218. .nr_regions = 4,
  1219. .regions = {
  1220. ERASEINFO(0x10000,3),
  1221. ERASEINFO(0x08000,1),
  1222. ERASEINFO(0x02000,2),
  1223. ERASEINFO(0x04000,1),
  1224. }
  1225. }, {
  1226. .mfr_id = CFI_MFR_PMC,
  1227. .dev_id = PM49FL002,
  1228. .name = "PMC Pm49FL002",
  1229. .devtypes = CFI_DEVICETYPE_X8,
  1230. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1231. .dev_size = SIZE_256KiB,
  1232. .cmd_set = P_ID_AMD_STD,
  1233. .nr_regions = 1,
  1234. .regions = {
  1235. ERASEINFO( 0x01000, 64 )
  1236. }
  1237. }, {
  1238. .mfr_id = CFI_MFR_PMC,
  1239. .dev_id = PM49FL004,
  1240. .name = "PMC Pm49FL004",
  1241. .devtypes = CFI_DEVICETYPE_X8,
  1242. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1243. .dev_size = SIZE_512KiB,
  1244. .cmd_set = P_ID_AMD_STD,
  1245. .nr_regions = 1,
  1246. .regions = {
  1247. ERASEINFO( 0x01000, 128 )
  1248. }
  1249. }, {
  1250. .mfr_id = CFI_MFR_PMC,
  1251. .dev_id = PM49FL008,
  1252. .name = "PMC Pm49FL008",
  1253. .devtypes = CFI_DEVICETYPE_X8,
  1254. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1255. .dev_size = SIZE_1MiB,
  1256. .cmd_set = P_ID_AMD_STD,
  1257. .nr_regions = 1,
  1258. .regions = {
  1259. ERASEINFO( 0x01000, 256 )
  1260. }
  1261. }, {
  1262. .mfr_id = CFI_MFR_SHARP,
  1263. .dev_id = LH28F640BF,
  1264. .name = "LH28F640BF",
  1265. .devtypes = CFI_DEVICETYPE_X8,
  1266. .uaddr = MTD_UADDR_UNNECESSARY,
  1267. .dev_size = SIZE_4MiB,
  1268. .cmd_set = P_ID_INTEL_STD,
  1269. .nr_regions = 1,
  1270. .regions = {
  1271. ERASEINFO(0x40000,16),
  1272. }
  1273. }, {
  1274. .mfr_id = CFI_MFR_SST,
  1275. .dev_id = SST39LF512,
  1276. .name = "SST 39LF512",
  1277. .devtypes = CFI_DEVICETYPE_X8,
  1278. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1279. .dev_size = SIZE_64KiB,
  1280. .cmd_set = P_ID_AMD_STD,
  1281. .nr_regions = 1,
  1282. .regions = {
  1283. ERASEINFO(0x01000,16),
  1284. }
  1285. }, {
  1286. .mfr_id = CFI_MFR_SST,
  1287. .dev_id = SST39LF010,
  1288. .name = "SST 39LF010",
  1289. .devtypes = CFI_DEVICETYPE_X8,
  1290. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1291. .dev_size = SIZE_128KiB,
  1292. .cmd_set = P_ID_AMD_STD,
  1293. .nr_regions = 1,
  1294. .regions = {
  1295. ERASEINFO(0x01000,32),
  1296. }
  1297. }, {
  1298. .mfr_id = CFI_MFR_SST,
  1299. .dev_id = SST29EE020,
  1300. .name = "SST 29EE020",
  1301. .devtypes = CFI_DEVICETYPE_X8,
  1302. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1303. .dev_size = SIZE_256KiB,
  1304. .cmd_set = P_ID_SST_PAGE,
  1305. .nr_regions = 1,
  1306. .regions = {ERASEINFO(0x01000,64),
  1307. }
  1308. }, {
  1309. .mfr_id = CFI_MFR_SST,
  1310. .dev_id = SST29LE020,
  1311. .name = "SST 29LE020",
  1312. .devtypes = CFI_DEVICETYPE_X8,
  1313. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1314. .dev_size = SIZE_256KiB,
  1315. .cmd_set = P_ID_SST_PAGE,
  1316. .nr_regions = 1,
  1317. .regions = {ERASEINFO(0x01000,64),
  1318. }
  1319. }, {
  1320. .mfr_id = CFI_MFR_SST,
  1321. .dev_id = SST39LF020,
  1322. .name = "SST 39LF020",
  1323. .devtypes = CFI_DEVICETYPE_X8,
  1324. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1325. .dev_size = SIZE_256KiB,
  1326. .cmd_set = P_ID_AMD_STD,
  1327. .nr_regions = 1,
  1328. .regions = {
  1329. ERASEINFO(0x01000,64),
  1330. }
  1331. }, {
  1332. .mfr_id = CFI_MFR_SST,
  1333. .dev_id = SST39LF040,
  1334. .name = "SST 39LF040",
  1335. .devtypes = CFI_DEVICETYPE_X8,
  1336. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1337. .dev_size = SIZE_512KiB,
  1338. .cmd_set = P_ID_AMD_STD,
  1339. .nr_regions = 1,
  1340. .regions = {
  1341. ERASEINFO(0x01000,128),
  1342. }
  1343. }, {
  1344. .mfr_id = CFI_MFR_SST,
  1345. .dev_id = SST39SF010A,
  1346. .name = "SST 39SF010A",
  1347. .devtypes = CFI_DEVICETYPE_X8,
  1348. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1349. .dev_size = SIZE_128KiB,
  1350. .cmd_set = P_ID_AMD_STD,
  1351. .nr_regions = 1,
  1352. .regions = {
  1353. ERASEINFO(0x01000,32),
  1354. }
  1355. }, {
  1356. .mfr_id = CFI_MFR_SST,
  1357. .dev_id = SST39SF020A,
  1358. .name = "SST 39SF020A",
  1359. .devtypes = CFI_DEVICETYPE_X8,
  1360. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1361. .dev_size = SIZE_256KiB,
  1362. .cmd_set = P_ID_AMD_STD,
  1363. .nr_regions = 1,
  1364. .regions = {
  1365. ERASEINFO(0x01000,64),
  1366. }
  1367. }, {
  1368. .mfr_id = CFI_MFR_SST,
  1369. .dev_id = SST39SF040,
  1370. .name = "SST 39SF040",
  1371. .devtypes = CFI_DEVICETYPE_X8,
  1372. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1373. .dev_size = SIZE_512KiB,
  1374. .cmd_set = P_ID_AMD_STD,
  1375. .nr_regions = 1,
  1376. .regions = {
  1377. ERASEINFO(0x01000,128),
  1378. }
  1379. }, {
  1380. .mfr_id = CFI_MFR_SST,
  1381. .dev_id = SST49LF040B,
  1382. .name = "SST 49LF040B",
  1383. .devtypes = CFI_DEVICETYPE_X8,
  1384. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1385. .dev_size = SIZE_512KiB,
  1386. .cmd_set = P_ID_AMD_STD,
  1387. .nr_regions = 1,
  1388. .regions = {
  1389. ERASEINFO(0x01000,128),
  1390. }
  1391. }, {
  1392. .mfr_id = CFI_MFR_SST,
  1393. .dev_id = SST49LF004B,
  1394. .name = "SST 49LF004B",
  1395. .devtypes = CFI_DEVICETYPE_X8,
  1396. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1397. .dev_size = SIZE_512KiB,
  1398. .cmd_set = P_ID_AMD_STD,
  1399. .nr_regions = 1,
  1400. .regions = {
  1401. ERASEINFO(0x01000,128),
  1402. }
  1403. }, {
  1404. .mfr_id = CFI_MFR_SST,
  1405. .dev_id = SST49LF008A,
  1406. .name = "SST 49LF008A",
  1407. .devtypes = CFI_DEVICETYPE_X8,
  1408. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1409. .dev_size = SIZE_1MiB,
  1410. .cmd_set = P_ID_AMD_STD,
  1411. .nr_regions = 1,
  1412. .regions = {
  1413. ERASEINFO(0x01000,256),
  1414. }
  1415. }, {
  1416. .mfr_id = CFI_MFR_SST,
  1417. .dev_id = SST49LF030A,
  1418. .name = "SST 49LF030A",
  1419. .devtypes = CFI_DEVICETYPE_X8,
  1420. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1421. .dev_size = SIZE_512KiB,
  1422. .cmd_set = P_ID_AMD_STD,
  1423. .nr_regions = 1,
  1424. .regions = {
  1425. ERASEINFO(0x01000,96),
  1426. }
  1427. }, {
  1428. .mfr_id = CFI_MFR_SST,
  1429. .dev_id = SST49LF040A,
  1430. .name = "SST 49LF040A",
  1431. .devtypes = CFI_DEVICETYPE_X8,
  1432. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1433. .dev_size = SIZE_512KiB,
  1434. .cmd_set = P_ID_AMD_STD,
  1435. .nr_regions = 1,
  1436. .regions = {
  1437. ERASEINFO(0x01000,128),
  1438. }
  1439. }, {
  1440. .mfr_id = CFI_MFR_SST,
  1441. .dev_id = SST49LF080A,
  1442. .name = "SST 49LF080A",
  1443. .devtypes = CFI_DEVICETYPE_X8,
  1444. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1445. .dev_size = SIZE_1MiB,
  1446. .cmd_set = P_ID_AMD_STD,
  1447. .nr_regions = 1,
  1448. .regions = {
  1449. ERASEINFO(0x01000,256),
  1450. }
  1451. }, {
  1452. .mfr_id = CFI_MFR_SST, /* should be CFI */
  1453. .dev_id = SST39LF160,
  1454. .name = "SST 39LF160",
  1455. .devtypes = CFI_DEVICETYPE_X16,
  1456. .uaddr = MTD_UADDR_0xAAAA_0x5555,
  1457. .dev_size = SIZE_2MiB,
  1458. .cmd_set = P_ID_AMD_STD,
  1459. .nr_regions = 2,
  1460. .regions = {
  1461. ERASEINFO(0x1000,256),
  1462. ERASEINFO(0x1000,256)
  1463. }
  1464. }, {
  1465. .mfr_id = CFI_MFR_SST, /* should be CFI */
  1466. .dev_id = SST39VF1601,
  1467. .name = "SST 39VF1601",
  1468. .devtypes = CFI_DEVICETYPE_X16,
  1469. .uaddr = MTD_UADDR_0xAAAA_0x5555,
  1470. .dev_size = SIZE_2MiB,
  1471. .cmd_set = P_ID_AMD_STD,
  1472. .nr_regions = 2,
  1473. .regions = {
  1474. ERASEINFO(0x1000,256),
  1475. ERASEINFO(0x1000,256)
  1476. }
  1477. }, {
  1478. /* CFI is broken: reports AMD_STD, but needs custom uaddr */
  1479. .mfr_id = CFI_MFR_SST,
  1480. .dev_id = SST39WF1601,
  1481. .name = "SST 39WF1601",
  1482. .devtypes = CFI_DEVICETYPE_X16,
  1483. .uaddr = MTD_UADDR_0xAAAA_0x5555,
  1484. .dev_size = SIZE_2MiB,
  1485. .cmd_set = P_ID_AMD_STD,
  1486. .nr_regions = 2,
  1487. .regions = {
  1488. ERASEINFO(0x1000,256),
  1489. ERASEINFO(0x1000,256)
  1490. }
  1491. }, {
  1492. /* CFI is broken: reports AMD_STD, but needs custom uaddr */
  1493. .mfr_id = CFI_MFR_SST,
  1494. .dev_id = SST39WF1602,
  1495. .name = "SST 39WF1602",
  1496. .devtypes = CFI_DEVICETYPE_X16,
  1497. .uaddr = MTD_UADDR_0xAAAA_0x5555,
  1498. .dev_size = SIZE_2MiB,
  1499. .cmd_set = P_ID_AMD_STD,
  1500. .nr_regions = 2,
  1501. .regions = {
  1502. ERASEINFO(0x1000,256),
  1503. ERASEINFO(0x1000,256)
  1504. }
  1505. }, {
  1506. .mfr_id = CFI_MFR_SST, /* should be CFI */
  1507. .dev_id = SST39VF3201,
  1508. .name = "SST 39VF3201",
  1509. .devtypes = CFI_DEVICETYPE_X16,
  1510. .uaddr = MTD_UADDR_0xAAAA_0x5555,
  1511. .dev_size = SIZE_4MiB,
  1512. .cmd_set = P_ID_AMD_STD,
  1513. .nr_regions = 4,
  1514. .regions = {
  1515. ERASEINFO(0x1000,256),
  1516. ERASEINFO(0x1000,256),
  1517. ERASEINFO(0x1000,256),
  1518. ERASEINFO(0x1000,256)
  1519. }
  1520. }, {
  1521. .mfr_id = CFI_MFR_SST,
  1522. .dev_id = SST36VF3203,
  1523. .name = "SST 36VF3203",
  1524. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  1525. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  1526. .dev_size = SIZE_4MiB,
  1527. .cmd_set = P_ID_AMD_STD,
  1528. .nr_regions = 1,
  1529. .regions = {
  1530. ERASEINFO(0x10000,64),
  1531. }
  1532. }, {
  1533. .mfr_id = CFI_MFR_ST,
  1534. .dev_id = M29F800AB,
  1535. .name = "ST M29F800AB",
  1536. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  1537. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  1538. .dev_size = SIZE_1MiB,
  1539. .cmd_set = P_ID_AMD_STD,
  1540. .nr_regions = 4,
  1541. .regions = {
  1542. ERASEINFO(0x04000,1),
  1543. ERASEINFO(0x02000,2),
  1544. ERASEINFO(0x08000,1),
  1545. ERASEINFO(0x10000,15),
  1546. }
  1547. }, {
  1548. .mfr_id = CFI_MFR_ST, /* FIXME - CFI device? */
  1549. .dev_id = M29W800DT,
  1550. .name = "ST M29W800DT",
  1551. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  1552. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  1553. .dev_size = SIZE_1MiB,
  1554. .cmd_set = P_ID_AMD_STD,
  1555. .nr_regions = 4,
  1556. .regions = {
  1557. ERASEINFO(0x10000,15),
  1558. ERASEINFO(0x08000,1),
  1559. ERASEINFO(0x02000,2),
  1560. ERASEINFO(0x04000,1)
  1561. }
  1562. }, {
  1563. .mfr_id = CFI_MFR_ST, /* FIXME - CFI device? */
  1564. .dev_id = M29W800DB,
  1565. .name = "ST M29W800DB",
  1566. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  1567. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  1568. .dev_size = SIZE_1MiB,
  1569. .cmd_set = P_ID_AMD_STD,
  1570. .nr_regions = 4,
  1571. .regions = {
  1572. ERASEINFO(0x04000,1),
  1573. ERASEINFO(0x02000,2),
  1574. ERASEINFO(0x08000,1),
  1575. ERASEINFO(0x10000,15)
  1576. }
  1577. }, {
  1578. .mfr_id = CFI_MFR_ST,
  1579. .dev_id = M29W400DT,
  1580. .name = "ST M29W400DT",
  1581. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  1582. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  1583. .dev_size = SIZE_512KiB,
  1584. .cmd_set = P_ID_AMD_STD,
  1585. .nr_regions = 4,
  1586. .regions = {
  1587. ERASEINFO(0x04000,7),
  1588. ERASEINFO(0x02000,1),
  1589. ERASEINFO(0x08000,2),
  1590. ERASEINFO(0x10000,1)
  1591. }
  1592. }, {
  1593. .mfr_id = CFI_MFR_ST,
  1594. .dev_id = M29W400DB,
  1595. .name = "ST M29W400DB",
  1596. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  1597. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  1598. .dev_size = SIZE_512KiB,
  1599. .cmd_set = P_ID_AMD_STD,
  1600. .nr_regions = 4,
  1601. .regions = {
  1602. ERASEINFO(0x04000,1),
  1603. ERASEINFO(0x02000,2),
  1604. ERASEINFO(0x08000,1),
  1605. ERASEINFO(0x10000,7)
  1606. }
  1607. }, {
  1608. .mfr_id = CFI_MFR_ST, /* FIXME - CFI device? */
  1609. .dev_id = M29W160DT,
  1610. .name = "ST M29W160DT",
  1611. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  1612. .uaddr = MTD_UADDR_0x0555_0x02AA, /* ???? */
  1613. .dev_size = SIZE_2MiB,
  1614. .cmd_set = P_ID_AMD_STD,
  1615. .nr_regions = 4,
  1616. .regions = {
  1617. ERASEINFO(0x10000,31),
  1618. ERASEINFO(0x08000,1),
  1619. ERASEINFO(0x02000,2),
  1620. ERASEINFO(0x04000,1)
  1621. }
  1622. }, {
  1623. .mfr_id = CFI_MFR_ST, /* FIXME - CFI device? */
  1624. .dev_id = M29W160DB,
  1625. .name = "ST M29W160DB",
  1626. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  1627. .uaddr = MTD_UADDR_0x0555_0x02AA, /* ???? */
  1628. .dev_size = SIZE_2MiB,
  1629. .cmd_set = P_ID_AMD_STD,
  1630. .nr_regions = 4,
  1631. .regions = {
  1632. ERASEINFO(0x04000,1),
  1633. ERASEINFO(0x02000,2),
  1634. ERASEINFO(0x08000,1),
  1635. ERASEINFO(0x10000,31)
  1636. }
  1637. }, {
  1638. .mfr_id = CFI_MFR_ST,
  1639. .dev_id = M29W040B,
  1640. .name = "ST M29W040B",
  1641. .devtypes = CFI_DEVICETYPE_X8,
  1642. .uaddr = MTD_UADDR_0x0555_0x02AA,
  1643. .dev_size = SIZE_512KiB,
  1644. .cmd_set = P_ID_AMD_STD,
  1645. .nr_regions = 1,
  1646. .regions = {
  1647. ERASEINFO(0x10000,8),
  1648. }
  1649. }, {
  1650. .mfr_id = CFI_MFR_ST,
  1651. .dev_id = M50FW040,
  1652. .name = "ST M50FW040",
  1653. .devtypes = CFI_DEVICETYPE_X8,
  1654. .uaddr = MTD_UADDR_UNNECESSARY,
  1655. .dev_size = SIZE_512KiB,
  1656. .cmd_set = P_ID_INTEL_EXT,
  1657. .nr_regions = 1,
  1658. .regions = {
  1659. ERASEINFO(0x10000,8),
  1660. }
  1661. }, {
  1662. .mfr_id = CFI_MFR_ST,
  1663. .dev_id = M50FW080,
  1664. .name = "ST M50FW080",
  1665. .devtypes = CFI_DEVICETYPE_X8,
  1666. .uaddr = MTD_UADDR_UNNECESSARY,
  1667. .dev_size = SIZE_1MiB,
  1668. .cmd_set = P_ID_INTEL_EXT,
  1669. .nr_regions = 1,
  1670. .regions = {
  1671. ERASEINFO(0x10000,16),
  1672. }
  1673. }, {
  1674. .mfr_id = CFI_MFR_ST,
  1675. .dev_id = M50FW016,
  1676. .name = "ST M50FW016",
  1677. .devtypes = CFI_DEVICETYPE_X8,
  1678. .uaddr = MTD_UADDR_UNNECESSARY,
  1679. .dev_size = SIZE_2MiB,
  1680. .cmd_set = P_ID_INTEL_EXT,
  1681. .nr_regions = 1,
  1682. .regions = {
  1683. ERASEINFO(0x10000,32),
  1684. }
  1685. }, {
  1686. .mfr_id = CFI_MFR_ST,
  1687. .dev_id = M50LPW080,
  1688. .name = "ST M50LPW080",
  1689. .devtypes = CFI_DEVICETYPE_X8,
  1690. .uaddr = MTD_UADDR_UNNECESSARY,
  1691. .dev_size = SIZE_1MiB,
  1692. .cmd_set = P_ID_INTEL_EXT,
  1693. .nr_regions = 1,
  1694. .regions = {
  1695. ERASEINFO(0x10000,16),
  1696. },
  1697. }, {
  1698. .mfr_id = CFI_MFR_ST,
  1699. .dev_id = M50FLW080A,
  1700. .name = "ST M50FLW080A",
  1701. .devtypes = CFI_DEVICETYPE_X8,
  1702. .uaddr = MTD_UADDR_UNNECESSARY,
  1703. .dev_size = SIZE_1MiB,
  1704. .cmd_set = P_ID_INTEL_EXT,
  1705. .nr_regions = 4,
  1706. .regions = {
  1707. ERASEINFO(0x1000,16),
  1708. ERASEINFO(0x10000,13),
  1709. ERASEINFO(0x1000,16),
  1710. ERASEINFO(0x1000,16),
  1711. }
  1712. }, {
  1713. .mfr_id = CFI_MFR_ST,
  1714. .dev_id = M50FLW080B,
  1715. .name = "ST M50FLW080B",
  1716. .devtypes = CFI_DEVICETYPE_X8,
  1717. .uaddr = MTD_UADDR_UNNECESSARY,
  1718. .dev_size = SIZE_1MiB,
  1719. .cmd_set = P_ID_INTEL_EXT,
  1720. .nr_regions = 4,
  1721. .regions = {
  1722. ERASEINFO(0x1000,16),
  1723. ERASEINFO(0x1000,16),
  1724. ERASEINFO(0x10000,13),
  1725. ERASEINFO(0x1000,16),
  1726. }
  1727. }, {
  1728. .mfr_id = 0xff00 | CFI_MFR_ST,
  1729. .dev_id = 0xff00 | PSD4256G6V,
  1730. .name = "ST PSD4256G6V",
  1731. .devtypes = CFI_DEVICETYPE_X16,
  1732. .uaddr = MTD_UADDR_0x0AAA_0x0554,
  1733. .dev_size = SIZE_1MiB,
  1734. .cmd_set = P_ID_AMD_STD,
  1735. .nr_regions = 1,
  1736. .regions = {
  1737. ERASEINFO(0x10000,16),
  1738. }
  1739. }, {
  1740. .mfr_id = CFI_MFR_TOSHIBA,
  1741. .dev_id = TC58FVT160,
  1742. .name = "Toshiba TC58FVT160",
  1743. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  1744. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  1745. .dev_size = SIZE_2MiB,
  1746. .cmd_set = P_ID_AMD_STD,
  1747. .nr_regions = 4,
  1748. .regions = {
  1749. ERASEINFO(0x10000,31),
  1750. ERASEINFO(0x08000,1),
  1751. ERASEINFO(0x02000,2),
  1752. ERASEINFO(0x04000,1)
  1753. }
  1754. }, {
  1755. .mfr_id = CFI_MFR_TOSHIBA,
  1756. .dev_id = TC58FVB160,
  1757. .name = "Toshiba TC58FVB160",
  1758. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  1759. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  1760. .dev_size = SIZE_2MiB,
  1761. .cmd_set = P_ID_AMD_STD,
  1762. .nr_regions = 4,
  1763. .regions = {
  1764. ERASEINFO(0x04000,1),
  1765. ERASEINFO(0x02000,2),
  1766. ERASEINFO(0x08000,1),
  1767. ERASEINFO(0x10000,31)
  1768. }
  1769. }, {
  1770. .mfr_id = CFI_MFR_TOSHIBA,
  1771. .dev_id = TC58FVB321,
  1772. .name = "Toshiba TC58FVB321",
  1773. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  1774. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  1775. .dev_size = SIZE_4MiB,
  1776. .cmd_set = P_ID_AMD_STD,
  1777. .nr_regions = 2,
  1778. .regions = {
  1779. ERASEINFO(0x02000,8),
  1780. ERASEINFO(0x10000,63)
  1781. }
  1782. }, {
  1783. .mfr_id = CFI_MFR_TOSHIBA,
  1784. .dev_id = TC58FVT321,
  1785. .name = "Toshiba TC58FVT321",
  1786. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  1787. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  1788. .dev_size = SIZE_4MiB,
  1789. .cmd_set = P_ID_AMD_STD,
  1790. .nr_regions = 2,
  1791. .regions = {
  1792. ERASEINFO(0x10000,63),
  1793. ERASEINFO(0x02000,8)
  1794. }
  1795. }, {
  1796. .mfr_id = CFI_MFR_TOSHIBA,
  1797. .dev_id = TC58FVB641,
  1798. .name = "Toshiba TC58FVB641",
  1799. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  1800. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  1801. .dev_size = SIZE_8MiB,
  1802. .cmd_set = P_ID_AMD_STD,
  1803. .nr_regions = 2,
  1804. .regions = {
  1805. ERASEINFO(0x02000,8),
  1806. ERASEINFO(0x10000,127)
  1807. }
  1808. }, {
  1809. .mfr_id = CFI_MFR_TOSHIBA,
  1810. .dev_id = TC58FVT641,
  1811. .name = "Toshiba TC58FVT641",
  1812. .devtypes = CFI_DEVICETYPE_X16|CFI_DEVICETYPE_X8,
  1813. .uaddr = MTD_UADDR_0x0AAA_0x0555,
  1814. .dev_size = SIZE_8MiB,
  1815. .cmd_set = P_ID_AMD_STD,
  1816. .nr_regions = 2,
  1817. .regions = {
  1818. ERASEINFO(0x10000,127),
  1819. ERASEINFO(0x02000,8)
  1820. }
  1821. }, {
  1822. .mfr_id = CFI_MFR_WINBOND,
  1823. .dev_id = W49V002A,
  1824. .name = "Winbond W49V002A",
  1825. .devtypes = CFI_DEVICETYPE_X8,
  1826. .uaddr = MTD_UADDR_0x5555_0x2AAA,
  1827. .dev_size = SIZE_256KiB,
  1828. .cmd_set = P_ID_AMD_STD,
  1829. .nr_regions = 4,
  1830. .regions = {
  1831. ERASEINFO(0x10000, 3),
  1832. ERASEINFO(0x08000, 1),
  1833. ERASEINFO(0x02000, 2),
  1834. ERASEINFO(0x04000, 1),
  1835. }
  1836. }
  1837. };
  1838. static inline u32 jedec_read_mfr(struct map_info *map, uint32_t base,
  1839. struct cfi_private *cfi)
  1840. {
  1841. map_word result;
  1842. unsigned long mask;
  1843. int bank = 0;
  1844. /* According to JEDEC "Standard Manufacturer's Identification Code"
  1845. * (http://www.jedec.org/download/search/jep106W.pdf)
  1846. * several first banks can contain 0x7f instead of actual ID
  1847. */
  1848. do {
  1849. uint32_t ofs = cfi_build_cmd_addr(0 + (bank << 8), map, cfi);
  1850. mask = (1 << (cfi->device_type * 8)) - 1;
  1851. result = map_read(map, base + ofs);
  1852. bank++;
  1853. } while ((result.x[0] & mask) == CFI_MFR_CONTINUATION);
  1854. return result.x[0] & mask;
  1855. }
  1856. static inline u32 jedec_read_id(struct map_info *map, uint32_t base,
  1857. struct cfi_private *cfi)
  1858. {
  1859. map_word result;
  1860. unsigned long mask;
  1861. u32 ofs = cfi_build_cmd_addr(1, map, cfi);
  1862. mask = (1 << (cfi->device_type * 8)) -1;
  1863. result = map_read(map, base + ofs);
  1864. return result.x[0] & mask;
  1865. }
  1866. static void jedec_reset(u32 base, struct map_info *map, struct cfi_private *cfi)
  1867. {
  1868. /* Reset */
  1869. /* after checking the datasheets for SST, MACRONIX and ATMEL
  1870. * (oh and incidentaly the jedec spec - 3.5.3.3) the reset
  1871. * sequence is *supposed* to be 0xaa at 0x5555, 0x55 at
  1872. * 0x2aaa, 0xF0 at 0x5555 this will not affect the AMD chips
  1873. * as they will ignore the writes and dont care what address
  1874. * the F0 is written to */
  1875. if (cfi->addr_unlock1) {
  1876. DEBUG( MTD_DEBUG_LEVEL3,
  1877. "reset unlock called %x %x \n",
  1878. cfi->addr_unlock1,cfi->addr_unlock2);
  1879. cfi_send_gen_cmd(0xaa, cfi->addr_unlock1, base, map, cfi, cfi->device_type, NULL);
  1880. cfi_send_gen_cmd(0x55, cfi->addr_unlock2, base, map, cfi, cfi->device_type, NULL);
  1881. }
  1882. cfi_send_gen_cmd(0xF0, cfi->addr_unlock1, base, map, cfi, cfi->device_type, NULL);
  1883. /* Some misdesigned Intel chips do not respond for 0xF0 for a reset,
  1884. * so ensure we're in read mode. Send both the Intel and the AMD command
  1885. * for this. Intel uses 0xff for this, AMD uses 0xff for NOP, so
  1886. * this should be safe.
  1887. */
  1888. cfi_send_gen_cmd(0xFF, 0, base, map, cfi, cfi->device_type, NULL);
  1889. /* FIXME - should have reset delay before continuing */
  1890. }
  1891. static int cfi_jedec_setup(struct map_info *map, struct cfi_private *cfi, int index)
  1892. {
  1893. int i,num_erase_regions;
  1894. uint8_t uaddr;
  1895. if (!(jedec_table[index].devtypes & cfi->device_type)) {
  1896. DEBUG(MTD_DEBUG_LEVEL1, "Rejecting potential %s with incompatible %d-bit device type\n",
  1897. jedec_table[index].name, 4 * (1<<cfi->device_type));
  1898. return 0;
  1899. }
  1900. printk(KERN_INFO "Found: %s\n",jedec_table[index].name);
  1901. num_erase_regions = jedec_table[index].nr_regions;
  1902. cfi->cfiq = kmalloc(sizeof(struct cfi_ident) + num_erase_regions * 4, GFP_KERNEL);
  1903. if (!cfi->cfiq) {
  1904. //xx printk(KERN_WARNING "%s: kmalloc failed for CFI ident structure\n", map->name);
  1905. return 0;
  1906. }
  1907. memset(cfi->cfiq, 0, sizeof(struct cfi_ident));
  1908. cfi->cfiq->P_ID = jedec_table[index].cmd_set;
  1909. cfi->cfiq->NumEraseRegions = jedec_table[index].nr_regions;
  1910. cfi->cfiq->DevSize = jedec_table[index].dev_size;
  1911. cfi->cfi_mode = CFI_MODE_JEDEC;
  1912. cfi->sector_erase_cmd = CMD(0x30);
  1913. for (i=0; i<num_erase_regions; i++){
  1914. cfi->cfiq->EraseRegionInfo[i] = jedec_table[index].regions[i];
  1915. }
  1916. cfi->cmdset_priv = NULL;
  1917. /* This may be redundant for some cases, but it doesn't hurt */
  1918. cfi->mfr = jedec_table[index].mfr_id;
  1919. cfi->id = jedec_table[index].dev_id;
  1920. uaddr = jedec_table[index].uaddr;
  1921. /* The table has unlock addresses in _bytes_, and we try not to let
  1922. our brains explode when we see the datasheets talking about address
  1923. lines numbered from A-1 to A18. The CFI table has unlock addresses
  1924. in device-words according to the mode the device is connected in */
  1925. cfi->addr_unlock1 = unlock_addrs[uaddr].addr1 / cfi->device_type;
  1926. cfi->addr_unlock2 = unlock_addrs[uaddr].addr2 / cfi->device_type;
  1927. return 1; /* ok */
  1928. }
  1929. /*
  1930. * There is a BIG problem properly ID'ing the JEDEC device and guaranteeing
  1931. * the mapped address, unlock addresses, and proper chip ID. This function
  1932. * attempts to minimize errors. It is doubtfull that this probe will ever
  1933. * be perfect - consequently there should be some module parameters that
  1934. * could be manually specified to force the chip info.
  1935. */
  1936. static inline int jedec_match( uint32_t base,
  1937. struct map_info *map,
  1938. struct cfi_private *cfi,
  1939. const struct amd_flash_info *finfo )
  1940. {
  1941. int rc = 0; /* failure until all tests pass */
  1942. u32 mfr, id;
  1943. uint8_t uaddr;
  1944. /*
  1945. * The IDs must match. For X16 and X32 devices operating in
  1946. * a lower width ( X8 or X16 ), the device ID's are usually just
  1947. * the lower byte(s) of the larger device ID for wider mode. If
  1948. * a part is found that doesn't fit this assumption (device id for
  1949. * smaller width mode is completely unrealated to full-width mode)
  1950. * then the jedec_table[] will have to be augmented with the IDs
  1951. * for different widths.
  1952. */
  1953. switch (cfi->device_type) {
  1954. case CFI_DEVICETYPE_X8:
  1955. mfr = (uint8_t)finfo->mfr_id;
  1956. id = (uint8_t)finfo->dev_id;
  1957. /* bjd: it seems that if we do this, we can end up
  1958. * detecting 16bit flashes as an 8bit device, even though
  1959. * there aren't.
  1960. */
  1961. if (finfo->dev_id > 0xff) {
  1962. DEBUG( MTD_DEBUG_LEVEL3, "%s(): ID is not 8bit\n",
  1963. __func__);
  1964. goto match_done;
  1965. }
  1966. break;
  1967. case CFI_DEVICETYPE_X16:
  1968. mfr = (uint16_t)finfo->mfr_id;
  1969. id = (uint16_t)finfo->dev_id;
  1970. break;
  1971. case CFI_DEVICETYPE_X3