/kern_2.6.32/arch/sh/include/asm/addrspace.h

http://omnia2droid.googlecode.com/ · C++ Header · 64 lines · 26 code · 10 blank · 28 comment · 1 complexity · e830c1933ad3831d5310e4a70b4f4f70 MD5 · raw file

  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * Copyright (C) 1999 by Kaz Kojima
  7. *
  8. * Defitions for the address spaces of the SH CPUs.
  9. */
  10. #ifndef __ASM_SH_ADDRSPACE_H
  11. #define __ASM_SH_ADDRSPACE_H
  12. #ifdef __KERNEL__
  13. #include <cpu/addrspace.h>
  14. /* If this CPU supports segmentation, hook up the helpers */
  15. #ifdef P1SEG
  16. /*
  17. [ P0/U0 (virtual) ] 0x00000000 <------ User space
  18. [ P1 (fixed) cached ] 0x80000000 <------ Kernel space
  19. [ P2 (fixed) non-cachable] 0xA0000000 <------ Physical access
  20. [ P3 (virtual) cached] 0xC0000000 <------ vmalloced area
  21. [ P4 control ] 0xE0000000
  22. */
  23. /* Returns the privileged segment base of a given address */
  24. #define PXSEG(a) (((unsigned long)(a)) & 0xe0000000)
  25. /* Returns the physical address of a PnSEG (n=1,2) address */
  26. #define PHYSADDR(a) (((unsigned long)(a)) & 0x1fffffff)
  27. #if defined(CONFIG_29BIT) || defined(CONFIG_PMB_FIXED)
  28. /*
  29. * Map an address to a certain privileged segment
  30. */
  31. #define P1SEGADDR(a) \
  32. ((__typeof__(a))(((unsigned long)(a) & 0x1fffffff) | P1SEG))
  33. #define P2SEGADDR(a) \
  34. ((__typeof__(a))(((unsigned long)(a) & 0x1fffffff) | P2SEG))
  35. #define P3SEGADDR(a) \
  36. ((__typeof__(a))(((unsigned long)(a) & 0x1fffffff) | P3SEG))
  37. #define P4SEGADDR(a) \
  38. ((__typeof__(a))(((unsigned long)(a) & 0x1fffffff) | P4SEG))
  39. #endif /* 29BIT || PMB_FIXED */
  40. #endif /* P1SEG */
  41. /* Check if an address can be reached in 29 bits */
  42. #define IS_29BIT(a) (((unsigned long)(a)) < 0x20000000)
  43. #ifdef CONFIG_SH_STORE_QUEUES
  44. /*
  45. * This is a special case for the SH-4 store queues, as pages for this
  46. * space still need to be faulted in before it's possible to flush the
  47. * store queue cache for writeout to the remapped region.
  48. */
  49. #define P3_ADDR_MAX (P4SEG_STORE_QUE + 0x04000000)
  50. #else
  51. #define P3_ADDR_MAX P4SEG
  52. #endif
  53. #endif /* __KERNEL__ */
  54. #endif /* __ASM_SH_ADDRSPACE_H */