/kern_oII/arch/s390/kernel/entry.S

http://omnia2droid.googlecode.com/ · Assembly · 1115 lines · 1069 code · 18 blank · 28 comment · 2 complexity · 4b2347bf8db9d99a74dbb7b903153f4a MD5 · raw file

  1. /*
  2. * arch/s390/kernel/entry.S
  3. * S390 low-level entry points.
  4. *
  5. * Copyright (C) IBM Corp. 1999,2006
  6. * Author(s): Martin Schwidefsky (schwidefsky@de.ibm.com),
  7. * Hartmut Penner (hp@de.ibm.com),
  8. * Denis Joseph Barrow (djbarrow@de.ibm.com,barrow_dj@yahoo.com),
  9. * Heiko Carstens <heiko.carstens@de.ibm.com>
  10. */
  11. #include <linux/sys.h>
  12. #include <linux/linkage.h>
  13. #include <linux/init.h>
  14. #include <asm/cache.h>
  15. #include <asm/lowcore.h>
  16. #include <asm/errno.h>
  17. #include <asm/ptrace.h>
  18. #include <asm/thread_info.h>
  19. #include <asm/asm-offsets.h>
  20. #include <asm/unistd.h>
  21. #include <asm/page.h>
  22. /*
  23. * Stack layout for the system_call stack entry.
  24. * The first few entries are identical to the user_regs_struct.
  25. */
  26. SP_PTREGS = STACK_FRAME_OVERHEAD
  27. SP_ARGS = STACK_FRAME_OVERHEAD + __PT_ARGS
  28. SP_PSW = STACK_FRAME_OVERHEAD + __PT_PSW
  29. SP_R0 = STACK_FRAME_OVERHEAD + __PT_GPRS
  30. SP_R1 = STACK_FRAME_OVERHEAD + __PT_GPRS + 4
  31. SP_R2 = STACK_FRAME_OVERHEAD + __PT_GPRS + 8
  32. SP_R3 = STACK_FRAME_OVERHEAD + __PT_GPRS + 12
  33. SP_R4 = STACK_FRAME_OVERHEAD + __PT_GPRS + 16
  34. SP_R5 = STACK_FRAME_OVERHEAD + __PT_GPRS + 20
  35. SP_R6 = STACK_FRAME_OVERHEAD + __PT_GPRS + 24
  36. SP_R7 = STACK_FRAME_OVERHEAD + __PT_GPRS + 28
  37. SP_R8 = STACK_FRAME_OVERHEAD + __PT_GPRS + 32
  38. SP_R9 = STACK_FRAME_OVERHEAD + __PT_GPRS + 36
  39. SP_R10 = STACK_FRAME_OVERHEAD + __PT_GPRS + 40
  40. SP_R11 = STACK_FRAME_OVERHEAD + __PT_GPRS + 44
  41. SP_R12 = STACK_FRAME_OVERHEAD + __PT_GPRS + 48
  42. SP_R13 = STACK_FRAME_OVERHEAD + __PT_GPRS + 52
  43. SP_R14 = STACK_FRAME_OVERHEAD + __PT_GPRS + 56
  44. SP_R15 = STACK_FRAME_OVERHEAD + __PT_GPRS + 60
  45. SP_ORIG_R2 = STACK_FRAME_OVERHEAD + __PT_ORIG_GPR2
  46. SP_ILC = STACK_FRAME_OVERHEAD + __PT_ILC
  47. SP_SVCNR = STACK_FRAME_OVERHEAD + __PT_SVCNR
  48. SP_SIZE = STACK_FRAME_OVERHEAD + __PT_SIZE
  49. _TIF_WORK_SVC = (_TIF_SIGPENDING | _TIF_NOTIFY_RESUME | _TIF_NEED_RESCHED | \
  50. _TIF_MCCK_PENDING | _TIF_RESTART_SVC | _TIF_SINGLE_STEP )
  51. _TIF_WORK_INT = (_TIF_SIGPENDING | _TIF_NOTIFY_RESUME | _TIF_NEED_RESCHED | \
  52. _TIF_MCCK_PENDING)
  53. _TIF_SYSCALL = (_TIF_SYSCALL_TRACE>>8 | _TIF_SYSCALL_AUDIT>>8 | \
  54. _TIF_SECCOMP>>8 | _TIF_SYSCALL_FTRACE>>8)
  55. STACK_SHIFT = PAGE_SHIFT + THREAD_ORDER
  56. STACK_SIZE = 1 << STACK_SHIFT
  57. #define BASED(name) name-system_call(%r13)
  58. #ifdef CONFIG_TRACE_IRQFLAGS
  59. .macro TRACE_IRQS_ON
  60. basr %r2,%r0
  61. l %r1,BASED(.Ltrace_irq_on_caller)
  62. basr %r14,%r1
  63. .endm
  64. .macro TRACE_IRQS_OFF
  65. basr %r2,%r0
  66. l %r1,BASED(.Ltrace_irq_off_caller)
  67. basr %r14,%r1
  68. .endm
  69. .macro TRACE_IRQS_CHECK
  70. basr %r2,%r0
  71. tm SP_PSW(%r15),0x03 # irqs enabled?
  72. jz 0f
  73. l %r1,BASED(.Ltrace_irq_on_caller)
  74. basr %r14,%r1
  75. j 1f
  76. 0: l %r1,BASED(.Ltrace_irq_off_caller)
  77. basr %r14,%r1
  78. 1:
  79. .endm
  80. #else
  81. #define TRACE_IRQS_ON
  82. #define TRACE_IRQS_OFF
  83. #define TRACE_IRQS_CHECK
  84. #endif
  85. #ifdef CONFIG_LOCKDEP
  86. .macro LOCKDEP_SYS_EXIT
  87. tm SP_PSW+1(%r15),0x01 # returning to user ?
  88. jz 0f
  89. l %r1,BASED(.Llockdep_sys_exit)
  90. basr %r14,%r1
  91. 0:
  92. .endm
  93. #else
  94. #define LOCKDEP_SYS_EXIT
  95. #endif
  96. /*
  97. * Register usage in interrupt handlers:
  98. * R9 - pointer to current task structure
  99. * R13 - pointer to literal pool
  100. * R14 - return register for function calls
  101. * R15 - kernel stack pointer
  102. */
  103. .macro UPDATE_VTIME lc_from,lc_to,lc_sum
  104. lm %r10,%r11,\lc_from
  105. sl %r10,\lc_to
  106. sl %r11,\lc_to+4
  107. bc 3,BASED(0f)
  108. sl %r10,BASED(.Lc_1)
  109. 0: al %r10,\lc_sum
  110. al %r11,\lc_sum+4
  111. bc 12,BASED(1f)
  112. al %r10,BASED(.Lc_1)
  113. 1: stm %r10,%r11,\lc_sum
  114. .endm
  115. .macro SAVE_ALL_BASE savearea
  116. stm %r12,%r15,\savearea
  117. l %r13,__LC_SVC_NEW_PSW+4 # load &system_call to %r13
  118. .endm
  119. .macro SAVE_ALL_SVC psworg,savearea
  120. la %r12,\psworg
  121. l %r15,__LC_KERNEL_STACK # problem state -> load ksp
  122. .endm
  123. .macro SAVE_ALL_SYNC psworg,savearea
  124. la %r12,\psworg
  125. tm \psworg+1,0x01 # test problem state bit
  126. bz BASED(2f) # skip stack setup save
  127. l %r15,__LC_KERNEL_STACK # problem state -> load ksp
  128. #ifdef CONFIG_CHECK_STACK
  129. b BASED(3f)
  130. 2: tml %r15,STACK_SIZE - CONFIG_STACK_GUARD
  131. bz BASED(stack_overflow)
  132. 3:
  133. #endif
  134. 2:
  135. .endm
  136. .macro SAVE_ALL_ASYNC psworg,savearea
  137. la %r12,\psworg
  138. tm \psworg+1,0x01 # test problem state bit
  139. bnz BASED(1f) # from user -> load async stack
  140. clc \psworg+4(4),BASED(.Lcritical_end)
  141. bhe BASED(0f)
  142. clc \psworg+4(4),BASED(.Lcritical_start)
  143. bl BASED(0f)
  144. l %r14,BASED(.Lcleanup_critical)
  145. basr %r14,%r14
  146. tm 1(%r12),0x01 # retest problem state after cleanup
  147. bnz BASED(1f)
  148. 0: l %r14,__LC_ASYNC_STACK # are we already on the async stack ?
  149. slr %r14,%r15
  150. sra %r14,STACK_SHIFT
  151. be BASED(2f)
  152. 1: l %r15,__LC_ASYNC_STACK
  153. #ifdef CONFIG_CHECK_STACK
  154. b BASED(3f)
  155. 2: tml %r15,STACK_SIZE - CONFIG_STACK_GUARD
  156. bz BASED(stack_overflow)
  157. 3:
  158. #endif
  159. 2:
  160. .endm
  161. .macro CREATE_STACK_FRAME psworg,savearea
  162. s %r15,BASED(.Lc_spsize) # make room for registers & psw
  163. mvc SP_PSW(8,%r15),0(%r12) # move user PSW to stack
  164. st %r2,SP_ORIG_R2(%r15) # store original content of gpr 2
  165. icm %r12,3,__LC_SVC_ILC
  166. stm %r0,%r11,SP_R0(%r15) # store gprs %r0-%r11 to kernel stack
  167. st %r12,SP_SVCNR(%r15)
  168. mvc SP_R12(16,%r15),\savearea # move %r12-%r15 to stack
  169. la %r12,0
  170. st %r12,__SF_BACKCHAIN(%r15) # clear back chain
  171. .endm
  172. .macro RESTORE_ALL psworg,sync
  173. mvc \psworg(8),SP_PSW(%r15) # move user PSW to lowcore
  174. .if !\sync
  175. ni \psworg+1,0xfd # clear wait state bit
  176. .endif
  177. lm %r0,%r15,SP_R0(%r15) # load gprs 0-15 of user
  178. stpt __LC_EXIT_TIMER
  179. lpsw \psworg # back to caller
  180. .endm
  181. /*
  182. * Scheduler resume function, called by switch_to
  183. * gpr2 = (task_struct *) prev
  184. * gpr3 = (task_struct *) next
  185. * Returns:
  186. * gpr2 = prev
  187. */
  188. .globl __switch_to
  189. __switch_to:
  190. basr %r1,0
  191. __switch_to_base:
  192. tm __THREAD_per(%r3),0xe8 # new process is using per ?
  193. bz __switch_to_noper-__switch_to_base(%r1) # if not we're fine
  194. stctl %c9,%c11,__SF_EMPTY(%r15) # We are using per stuff
  195. clc __THREAD_per(12,%r3),__SF_EMPTY(%r15)
  196. be __switch_to_noper-__switch_to_base(%r1) # we got away w/o bashing TLB's
  197. lctl %c9,%c11,__THREAD_per(%r3) # Nope we didn't
  198. __switch_to_noper:
  199. l %r4,__THREAD_info(%r2) # get thread_info of prev
  200. tm __TI_flags+3(%r4),_TIF_MCCK_PENDING # machine check pending?
  201. bz __switch_to_no_mcck-__switch_to_base(%r1)
  202. ni __TI_flags+3(%r4),255-_TIF_MCCK_PENDING # clear flag in prev
  203. l %r4,__THREAD_info(%r3) # get thread_info of next
  204. oi __TI_flags+3(%r4),_TIF_MCCK_PENDING # set it in next
  205. __switch_to_no_mcck:
  206. stm %r6,%r15,__SF_GPRS(%r15)# store __switch_to registers of prev task
  207. st %r15,__THREAD_ksp(%r2) # store kernel stack to prev->tss.ksp
  208. l %r15,__THREAD_ksp(%r3) # load kernel stack from next->tss.ksp
  209. lm %r6,%r15,__SF_GPRS(%r15)# load __switch_to registers of next task
  210. st %r3,__LC_CURRENT # __LC_CURRENT = current task struct
  211. lctl %c4,%c4,__TASK_pid(%r3) # load pid to control reg. 4
  212. l %r3,__THREAD_info(%r3) # load thread_info from task struct
  213. st %r3,__LC_THREAD_INFO
  214. ahi %r3,STACK_SIZE
  215. st %r3,__LC_KERNEL_STACK # __LC_KERNEL_STACK = new kernel stack
  216. br %r14
  217. __critical_start:
  218. /*
  219. * SVC interrupt handler routine. System calls are synchronous events and
  220. * are executed with interrupts enabled.
  221. */
  222. .globl system_call
  223. system_call:
  224. stpt __LC_SYNC_ENTER_TIMER
  225. sysc_saveall:
  226. SAVE_ALL_BASE __LC_SAVE_AREA
  227. SAVE_ALL_SVC __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  228. CREATE_STACK_FRAME __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  229. lh %r7,0x8a # get svc number from lowcore
  230. sysc_vtime:
  231. UPDATE_VTIME __LC_EXIT_TIMER,__LC_SYNC_ENTER_TIMER,__LC_USER_TIMER
  232. sysc_stime:
  233. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  234. sysc_update:
  235. mvc __LC_LAST_UPDATE_TIMER(8),__LC_SYNC_ENTER_TIMER
  236. sysc_do_svc:
  237. l %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  238. ltr %r7,%r7 # test for svc 0
  239. bnz BASED(sysc_nr_ok) # svc number > 0
  240. # svc 0: system call number in %r1
  241. cl %r1,BASED(.Lnr_syscalls)
  242. bnl BASED(sysc_nr_ok)
  243. lr %r7,%r1 # copy svc number to %r7
  244. sysc_nr_ok:
  245. mvc SP_ARGS(4,%r15),SP_R7(%r15)
  246. sysc_do_restart:
  247. sth %r7,SP_SVCNR(%r15)
  248. sll %r7,2 # svc number *4
  249. l %r8,BASED(.Lsysc_table)
  250. tm __TI_flags+2(%r9),_TIF_SYSCALL
  251. l %r8,0(%r7,%r8) # get system call addr.
  252. bnz BASED(sysc_tracesys)
  253. basr %r14,%r8 # call sys_xxxx
  254. st %r2,SP_R2(%r15) # store return value (change R2 on stack)
  255. sysc_return:
  256. tm __TI_flags+3(%r9),_TIF_WORK_SVC
  257. bnz BASED(sysc_work) # there is work to do (signals etc.)
  258. sysc_restore:
  259. #ifdef CONFIG_TRACE_IRQFLAGS
  260. la %r1,BASED(sysc_restore_trace_psw)
  261. lpsw 0(%r1)
  262. sysc_restore_trace:
  263. TRACE_IRQS_CHECK
  264. LOCKDEP_SYS_EXIT
  265. #endif
  266. sysc_leave:
  267. RESTORE_ALL __LC_RETURN_PSW,1
  268. sysc_done:
  269. #ifdef CONFIG_TRACE_IRQFLAGS
  270. .align 8
  271. .globl sysc_restore_trace_psw
  272. sysc_restore_trace_psw:
  273. .long 0, sysc_restore_trace + 0x80000000
  274. #endif
  275. #
  276. # recheck if there is more work to do
  277. #
  278. sysc_work_loop:
  279. tm __TI_flags+3(%r9),_TIF_WORK_SVC
  280. bz BASED(sysc_restore) # there is no work to do
  281. #
  282. # One of the work bits is on. Find out which one.
  283. #
  284. sysc_work:
  285. tm SP_PSW+1(%r15),0x01 # returning to user ?
  286. bno BASED(sysc_restore)
  287. tm __TI_flags+3(%r9),_TIF_MCCK_PENDING
  288. bo BASED(sysc_mcck_pending)
  289. tm __TI_flags+3(%r9),_TIF_NEED_RESCHED
  290. bo BASED(sysc_reschedule)
  291. tm __TI_flags+3(%r9),_TIF_SIGPENDING
  292. bnz BASED(sysc_sigpending)
  293. tm __TI_flags+3(%r9),_TIF_NOTIFY_RESUME
  294. bnz BASED(sysc_notify_resume)
  295. tm __TI_flags+3(%r9),_TIF_RESTART_SVC
  296. bo BASED(sysc_restart)
  297. tm __TI_flags+3(%r9),_TIF_SINGLE_STEP
  298. bo BASED(sysc_singlestep)
  299. b BASED(sysc_restore)
  300. sysc_work_done:
  301. #
  302. # _TIF_NEED_RESCHED is set, call schedule
  303. #
  304. sysc_reschedule:
  305. l %r1,BASED(.Lschedule)
  306. la %r14,BASED(sysc_work_loop)
  307. br %r1 # call scheduler
  308. #
  309. # _TIF_MCCK_PENDING is set, call handler
  310. #
  311. sysc_mcck_pending:
  312. l %r1,BASED(.Ls390_handle_mcck)
  313. la %r14,BASED(sysc_work_loop)
  314. br %r1 # TIF bit will be cleared by handler
  315. #
  316. # _TIF_SIGPENDING is set, call do_signal
  317. #
  318. sysc_sigpending:
  319. ni __TI_flags+3(%r9),255-_TIF_SINGLE_STEP # clear TIF_SINGLE_STEP
  320. la %r2,SP_PTREGS(%r15) # load pt_regs
  321. l %r1,BASED(.Ldo_signal)
  322. basr %r14,%r1 # call do_signal
  323. tm __TI_flags+3(%r9),_TIF_RESTART_SVC
  324. bo BASED(sysc_restart)
  325. tm __TI_flags+3(%r9),_TIF_SINGLE_STEP
  326. bo BASED(sysc_singlestep)
  327. b BASED(sysc_work_loop)
  328. #
  329. # _TIF_NOTIFY_RESUME is set, call do_notify_resume
  330. #
  331. sysc_notify_resume:
  332. la %r2,SP_PTREGS(%r15) # load pt_regs
  333. l %r1,BASED(.Ldo_notify_resume)
  334. la %r14,BASED(sysc_work_loop)
  335. br %r1 # call do_notify_resume
  336. #
  337. # _TIF_RESTART_SVC is set, set up registers and restart svc
  338. #
  339. sysc_restart:
  340. ni __TI_flags+3(%r9),255-_TIF_RESTART_SVC # clear TIF_RESTART_SVC
  341. l %r7,SP_R2(%r15) # load new svc number
  342. mvc SP_R2(4,%r15),SP_ORIG_R2(%r15) # restore first argument
  343. lm %r2,%r6,SP_R2(%r15) # load svc arguments
  344. b BASED(sysc_do_restart) # restart svc
  345. #
  346. # _TIF_SINGLE_STEP is set, call do_single_step
  347. #
  348. sysc_singlestep:
  349. ni __TI_flags+3(%r9),255-_TIF_SINGLE_STEP # clear TIF_SINGLE_STEP
  350. mvi SP_SVCNR(%r15),0xff # set trap indication to pgm check
  351. mvi SP_SVCNR+1(%r15),0xff
  352. la %r2,SP_PTREGS(%r15) # address of register-save area
  353. l %r1,BASED(.Lhandle_per) # load adr. of per handler
  354. la %r14,BASED(sysc_return) # load adr. of system return
  355. br %r1 # branch to do_single_step
  356. #
  357. # call tracehook_report_syscall_entry/tracehook_report_syscall_exit before
  358. # and after the system call
  359. #
  360. sysc_tracesys:
  361. l %r1,BASED(.Ltrace_entry)
  362. la %r2,SP_PTREGS(%r15) # load pt_regs
  363. la %r3,0
  364. srl %r7,2
  365. st %r7,SP_R2(%r15)
  366. basr %r14,%r1
  367. cl %r2,BASED(.Lnr_syscalls)
  368. bnl BASED(sysc_tracenogo)
  369. l %r8,BASED(.Lsysc_table)
  370. lr %r7,%r2
  371. sll %r7,2 # svc number *4
  372. l %r8,0(%r7,%r8)
  373. sysc_tracego:
  374. lm %r3,%r6,SP_R3(%r15)
  375. l %r2,SP_ORIG_R2(%r15)
  376. basr %r14,%r8 # call sys_xxx
  377. st %r2,SP_R2(%r15) # store return value
  378. sysc_tracenogo:
  379. tm __TI_flags+2(%r9),_TIF_SYSCALL
  380. bz BASED(sysc_return)
  381. l %r1,BASED(.Ltrace_exit)
  382. la %r2,SP_PTREGS(%r15) # load pt_regs
  383. la %r14,BASED(sysc_return)
  384. br %r1
  385. #
  386. # a new process exits the kernel with ret_from_fork
  387. #
  388. .globl ret_from_fork
  389. ret_from_fork:
  390. l %r13,__LC_SVC_NEW_PSW+4
  391. l %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  392. tm SP_PSW+1(%r15),0x01 # forking a kernel thread ?
  393. bo BASED(0f)
  394. st %r15,SP_R15(%r15) # store stack pointer for new kthread
  395. 0: l %r1,BASED(.Lschedtail)
  396. basr %r14,%r1
  397. TRACE_IRQS_ON
  398. stosm __SF_EMPTY(%r15),0x03 # reenable interrupts
  399. b BASED(sysc_tracenogo)
  400. #
  401. # kernel_execve function needs to deal with pt_regs that is not
  402. # at the usual place
  403. #
  404. .globl kernel_execve
  405. kernel_execve:
  406. stm %r12,%r15,48(%r15)
  407. lr %r14,%r15
  408. l %r13,__LC_SVC_NEW_PSW+4
  409. s %r15,BASED(.Lc_spsize)
  410. st %r14,__SF_BACKCHAIN(%r15)
  411. la %r12,SP_PTREGS(%r15)
  412. xc 0(__PT_SIZE,%r12),0(%r12)
  413. l %r1,BASED(.Ldo_execve)
  414. lr %r5,%r12
  415. basr %r14,%r1
  416. ltr %r2,%r2
  417. be BASED(0f)
  418. a %r15,BASED(.Lc_spsize)
  419. lm %r12,%r15,48(%r15)
  420. br %r14
  421. # execve succeeded.
  422. 0: stnsm __SF_EMPTY(%r15),0xfc # disable interrupts
  423. l %r15,__LC_KERNEL_STACK # load ksp
  424. s %r15,BASED(.Lc_spsize) # make room for registers & psw
  425. l %r9,__LC_THREAD_INFO
  426. mvc SP_PTREGS(__PT_SIZE,%r15),0(%r12) # copy pt_regs
  427. xc __SF_BACKCHAIN(4,%r15),__SF_BACKCHAIN(%r15)
  428. stosm __SF_EMPTY(%r15),0x03 # reenable interrupts
  429. l %r1,BASED(.Lexecve_tail)
  430. basr %r14,%r1
  431. b BASED(sysc_return)
  432. /*
  433. * Program check handler routine
  434. */
  435. .globl pgm_check_handler
  436. pgm_check_handler:
  437. /*
  438. * First we need to check for a special case:
  439. * Single stepping an instruction that disables the PER event mask will
  440. * cause a PER event AFTER the mask has been set. Example: SVC or LPSW.
  441. * For a single stepped SVC the program check handler gets control after
  442. * the SVC new PSW has been loaded. But we want to execute the SVC first and
  443. * then handle the PER event. Therefore we update the SVC old PSW to point
  444. * to the pgm_check_handler and branch to the SVC handler after we checked
  445. * if we have to load the kernel stack register.
  446. * For every other possible cause for PER event without the PER mask set
  447. * we just ignore the PER event (FIXME: is there anything we have to do
  448. * for LPSW?).
  449. */
  450. stpt __LC_SYNC_ENTER_TIMER
  451. SAVE_ALL_BASE __LC_SAVE_AREA
  452. tm __LC_PGM_INT_CODE+1,0x80 # check whether we got a per exception
  453. bnz BASED(pgm_per) # got per exception -> special case
  454. SAVE_ALL_SYNC __LC_PGM_OLD_PSW,__LC_SAVE_AREA
  455. CREATE_STACK_FRAME __LC_PGM_OLD_PSW,__LC_SAVE_AREA
  456. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  457. bz BASED(pgm_no_vtime)
  458. UPDATE_VTIME __LC_EXIT_TIMER,__LC_SYNC_ENTER_TIMER,__LC_USER_TIMER
  459. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  460. mvc __LC_LAST_UPDATE_TIMER(8),__LC_SYNC_ENTER_TIMER
  461. pgm_no_vtime:
  462. l %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  463. TRACE_IRQS_OFF
  464. l %r3,__LC_PGM_ILC # load program interruption code
  465. la %r8,0x7f
  466. nr %r8,%r3
  467. pgm_do_call:
  468. l %r7,BASED(.Ljump_table)
  469. sll %r8,2
  470. l %r7,0(%r8,%r7) # load address of handler routine
  471. la %r2,SP_PTREGS(%r15) # address of register-save area
  472. la %r14,BASED(sysc_return)
  473. br %r7 # branch to interrupt-handler
  474. #
  475. # handle per exception
  476. #
  477. pgm_per:
  478. tm __LC_PGM_OLD_PSW,0x40 # test if per event recording is on
  479. bnz BASED(pgm_per_std) # ok, normal per event from user space
  480. # ok its one of the special cases, now we need to find out which one
  481. clc __LC_PGM_OLD_PSW(8),__LC_SVC_NEW_PSW
  482. be BASED(pgm_svcper)
  483. # no interesting special case, ignore PER event
  484. lm %r12,%r15,__LC_SAVE_AREA
  485. lpsw 0x28
  486. #
  487. # Normal per exception
  488. #
  489. pgm_per_std:
  490. SAVE_ALL_SYNC __LC_PGM_OLD_PSW,__LC_SAVE_AREA
  491. CREATE_STACK_FRAME __LC_PGM_OLD_PSW,__LC_SAVE_AREA
  492. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  493. bz BASED(pgm_no_vtime2)
  494. UPDATE_VTIME __LC_EXIT_TIMER,__LC_SYNC_ENTER_TIMER,__LC_USER_TIMER
  495. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  496. mvc __LC_LAST_UPDATE_TIMER(8),__LC_SYNC_ENTER_TIMER
  497. pgm_no_vtime2:
  498. l %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  499. TRACE_IRQS_OFF
  500. l %r1,__TI_task(%r9)
  501. mvc __THREAD_per+__PER_atmid(2,%r1),__LC_PER_ATMID
  502. mvc __THREAD_per+__PER_address(4,%r1),__LC_PER_ADDRESS
  503. mvc __THREAD_per+__PER_access_id(1,%r1),__LC_PER_ACCESS_ID
  504. oi __TI_flags+3(%r9),_TIF_SINGLE_STEP # set TIF_SINGLE_STEP
  505. tm SP_PSW+1(%r15),0x01 # kernel per event ?
  506. bz BASED(kernel_per)
  507. l %r3,__LC_PGM_ILC # load program interruption code
  508. la %r8,0x7f
  509. nr %r8,%r3 # clear per-event-bit and ilc
  510. be BASED(sysc_return) # only per or per+check ?
  511. b BASED(pgm_do_call)
  512. #
  513. # it was a single stepped SVC that is causing all the trouble
  514. #
  515. pgm_svcper:
  516. SAVE_ALL_SYNC __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  517. CREATE_STACK_FRAME __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  518. UPDATE_VTIME __LC_EXIT_TIMER,__LC_SYNC_ENTER_TIMER,__LC_USER_TIMER
  519. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  520. mvc __LC_LAST_UPDATE_TIMER(8),__LC_SYNC_ENTER_TIMER
  521. lh %r7,0x8a # get svc number from lowcore
  522. l %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  523. TRACE_IRQS_OFF
  524. l %r1,__TI_task(%r9)
  525. mvc __THREAD_per+__PER_atmid(2,%r1),__LC_PER_ATMID
  526. mvc __THREAD_per+__PER_address(4,%r1),__LC_PER_ADDRESS
  527. mvc __THREAD_per+__PER_access_id(1,%r1),__LC_PER_ACCESS_ID
  528. oi __TI_flags+3(%r9),_TIF_SINGLE_STEP # set TIF_SINGLE_STEP
  529. TRACE_IRQS_ON
  530. stosm __SF_EMPTY(%r15),0x03 # reenable interrupts
  531. b BASED(sysc_do_svc)
  532. #
  533. # per was called from kernel, must be kprobes
  534. #
  535. kernel_per:
  536. mvi SP_SVCNR(%r15),0xff # set trap indication to pgm check
  537. mvi SP_SVCNR+1(%r15),0xff
  538. la %r2,SP_PTREGS(%r15) # address of register-save area
  539. l %r1,BASED(.Lhandle_per) # load adr. of per handler
  540. la %r14,BASED(sysc_restore)# load adr. of system return
  541. br %r1 # branch to do_single_step
  542. /*
  543. * IO interrupt handler routine
  544. */
  545. .globl io_int_handler
  546. io_int_handler:
  547. stck __LC_INT_CLOCK
  548. stpt __LC_ASYNC_ENTER_TIMER
  549. SAVE_ALL_BASE __LC_SAVE_AREA+16
  550. SAVE_ALL_ASYNC __LC_IO_OLD_PSW,__LC_SAVE_AREA+16
  551. CREATE_STACK_FRAME __LC_IO_OLD_PSW,__LC_SAVE_AREA+16
  552. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  553. bz BASED(io_no_vtime)
  554. UPDATE_VTIME __LC_EXIT_TIMER,__LC_ASYNC_ENTER_TIMER,__LC_USER_TIMER
  555. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  556. mvc __LC_LAST_UPDATE_TIMER(8),__LC_ASYNC_ENTER_TIMER
  557. io_no_vtime:
  558. l %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  559. TRACE_IRQS_OFF
  560. l %r1,BASED(.Ldo_IRQ) # load address of do_IRQ
  561. la %r2,SP_PTREGS(%r15) # address of register-save area
  562. basr %r14,%r1 # branch to standard irq handler
  563. io_return:
  564. tm __TI_flags+3(%r9),_TIF_WORK_INT
  565. bnz BASED(io_work) # there is work to do (signals etc.)
  566. io_restore:
  567. #ifdef CONFIG_TRACE_IRQFLAGS
  568. la %r1,BASED(io_restore_trace_psw)
  569. lpsw 0(%r1)
  570. io_restore_trace:
  571. TRACE_IRQS_CHECK
  572. LOCKDEP_SYS_EXIT
  573. #endif
  574. io_leave:
  575. RESTORE_ALL __LC_RETURN_PSW,0
  576. io_done:
  577. #ifdef CONFIG_TRACE_IRQFLAGS
  578. .align 8
  579. .globl io_restore_trace_psw
  580. io_restore_trace_psw:
  581. .long 0, io_restore_trace + 0x80000000
  582. #endif
  583. #
  584. # switch to kernel stack, then check the TIF bits
  585. #
  586. io_work:
  587. tm SP_PSW+1(%r15),0x01 # returning to user ?
  588. #ifndef CONFIG_PREEMPT
  589. bno BASED(io_restore) # no-> skip resched & signal
  590. #else
  591. bnz BASED(io_work_user) # no -> check for preemptive scheduling
  592. # check for preemptive scheduling
  593. icm %r0,15,__TI_precount(%r9)
  594. bnz BASED(io_restore) # preemption disabled
  595. l %r1,SP_R15(%r15)
  596. s %r1,BASED(.Lc_spsize)
  597. mvc SP_PTREGS(__PT_SIZE,%r1),SP_PTREGS(%r15)
  598. xc __SF_BACKCHAIN(4,%r1),__SF_BACKCHAIN(%r1) # clear back chain
  599. lr %r15,%r1
  600. io_resume_loop:
  601. tm __TI_flags+3(%r9),_TIF_NEED_RESCHED
  602. bno BASED(io_restore)
  603. l %r1,BASED(.Lpreempt_schedule_irq)
  604. la %r14,BASED(io_resume_loop)
  605. br %r1 # call schedule
  606. #endif
  607. io_work_user:
  608. l %r1,__LC_KERNEL_STACK
  609. s %r1,BASED(.Lc_spsize)
  610. mvc SP_PTREGS(__PT_SIZE,%r1),SP_PTREGS(%r15)
  611. xc __SF_BACKCHAIN(4,%r1),__SF_BACKCHAIN(%r1) # clear back chain
  612. lr %r15,%r1
  613. #
  614. # One of the work bits is on. Find out which one.
  615. # Checked are: _TIF_SIGPENDING, _TIF_NEED_RESCHED
  616. # and _TIF_MCCK_PENDING
  617. #
  618. io_work_loop:
  619. tm __TI_flags+3(%r9),_TIF_MCCK_PENDING
  620. bo BASED(io_mcck_pending)
  621. tm __TI_flags+3(%r9),_TIF_NEED_RESCHED
  622. bo BASED(io_reschedule)
  623. tm __TI_flags+3(%r9),_TIF_SIGPENDING
  624. bnz BASED(io_sigpending)
  625. tm __TI_flags+3(%r9),_TIF_NOTIFY_RESUME
  626. bnz BASED(io_notify_resume)
  627. b BASED(io_restore)
  628. io_work_done:
  629. #
  630. # _TIF_MCCK_PENDING is set, call handler
  631. #
  632. io_mcck_pending:
  633. l %r1,BASED(.Ls390_handle_mcck)
  634. basr %r14,%r1 # TIF bit will be cleared by handler
  635. b BASED(io_work_loop)
  636. #
  637. # _TIF_NEED_RESCHED is set, call schedule
  638. #
  639. io_reschedule:
  640. TRACE_IRQS_ON
  641. l %r1,BASED(.Lschedule)
  642. stosm __SF_EMPTY(%r15),0x03 # reenable interrupts
  643. basr %r14,%r1 # call scheduler
  644. stnsm __SF_EMPTY(%r15),0xfc # disable I/O and ext. interrupts
  645. TRACE_IRQS_OFF
  646. tm __TI_flags+3(%r9),_TIF_WORK_INT
  647. bz BASED(io_restore) # there is no work to do
  648. b BASED(io_work_loop)
  649. #
  650. # _TIF_SIGPENDING is set, call do_signal
  651. #
  652. io_sigpending:
  653. TRACE_IRQS_ON
  654. stosm __SF_EMPTY(%r15),0x03 # reenable interrupts
  655. la %r2,SP_PTREGS(%r15) # load pt_regs
  656. l %r1,BASED(.Ldo_signal)
  657. basr %r14,%r1 # call do_signal
  658. stnsm __SF_EMPTY(%r15),0xfc # disable I/O and ext. interrupts
  659. TRACE_IRQS_OFF
  660. b BASED(io_work_loop)
  661. #
  662. # _TIF_SIGPENDING is set, call do_signal
  663. #
  664. io_notify_resume:
  665. TRACE_IRQS_ON
  666. stosm __SF_EMPTY(%r15),0x03 # reenable interrupts
  667. la %r2,SP_PTREGS(%r15) # load pt_regs
  668. l %r1,BASED(.Ldo_notify_resume)
  669. basr %r14,%r1 # call do_signal
  670. stnsm __SF_EMPTY(%r15),0xfc # disable I/O and ext. interrupts
  671. TRACE_IRQS_OFF
  672. b BASED(io_work_loop)
  673. /*
  674. * External interrupt handler routine
  675. */
  676. .globl ext_int_handler
  677. ext_int_handler:
  678. stck __LC_INT_CLOCK
  679. stpt __LC_ASYNC_ENTER_TIMER
  680. SAVE_ALL_BASE __LC_SAVE_AREA+16
  681. SAVE_ALL_ASYNC __LC_EXT_OLD_PSW,__LC_SAVE_AREA+16
  682. CREATE_STACK_FRAME __LC_EXT_OLD_PSW,__LC_SAVE_AREA+16
  683. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  684. bz BASED(ext_no_vtime)
  685. UPDATE_VTIME __LC_EXIT_TIMER,__LC_ASYNC_ENTER_TIMER,__LC_USER_TIMER
  686. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  687. mvc __LC_LAST_UPDATE_TIMER(8),__LC_ASYNC_ENTER_TIMER
  688. ext_no_vtime:
  689. l %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  690. TRACE_IRQS_OFF
  691. la %r2,SP_PTREGS(%r15) # address of register-save area
  692. lh %r3,__LC_EXT_INT_CODE # get interruption code
  693. l %r1,BASED(.Ldo_extint)
  694. basr %r14,%r1
  695. b BASED(io_return)
  696. __critical_end:
  697. /*
  698. * Machine check handler routines
  699. */
  700. .globl mcck_int_handler
  701. mcck_int_handler:
  702. stck __LC_INT_CLOCK
  703. spt __LC_CPU_TIMER_SAVE_AREA # revalidate cpu timer
  704. lm %r0,%r15,__LC_GPREGS_SAVE_AREA # revalidate gprs
  705. SAVE_ALL_BASE __LC_SAVE_AREA+32
  706. la %r12,__LC_MCK_OLD_PSW
  707. tm __LC_MCCK_CODE,0x80 # system damage?
  708. bo BASED(mcck_int_main) # yes -> rest of mcck code invalid
  709. mvc __LC_SAVE_AREA+52(8),__LC_ASYNC_ENTER_TIMER
  710. mvc __LC_ASYNC_ENTER_TIMER(8),__LC_CPU_TIMER_SAVE_AREA
  711. tm __LC_MCCK_CODE+5,0x02 # stored cpu timer value valid?
  712. bo BASED(1f)
  713. la %r14,__LC_SYNC_ENTER_TIMER
  714. clc 0(8,%r14),__LC_ASYNC_ENTER_TIMER
  715. bl BASED(0f)
  716. la %r14,__LC_ASYNC_ENTER_TIMER
  717. 0: clc 0(8,%r14),__LC_EXIT_TIMER
  718. bl BASED(0f)
  719. la %r14,__LC_EXIT_TIMER
  720. 0: clc 0(8,%r14),__LC_LAST_UPDATE_TIMER
  721. bl BASED(0f)
  722. la %r14,__LC_LAST_UPDATE_TIMER
  723. 0: spt 0(%r14)
  724. mvc __LC_ASYNC_ENTER_TIMER(8),0(%r14)
  725. 1: tm __LC_MCCK_CODE+2,0x09 # mwp + ia of old psw valid?
  726. bno BASED(mcck_int_main) # no -> skip cleanup critical
  727. tm __LC_MCK_OLD_PSW+1,0x01 # test problem state bit
  728. bnz BASED(mcck_int_main) # from user -> load async stack
  729. clc __LC_MCK_OLD_PSW+4(4),BASED(.Lcritical_end)
  730. bhe BASED(mcck_int_main)
  731. clc __LC_MCK_OLD_PSW+4(4),BASED(.Lcritical_start)
  732. bl BASED(mcck_int_main)
  733. l %r14,BASED(.Lcleanup_critical)
  734. basr %r14,%r14
  735. mcck_int_main:
  736. l %r14,__LC_PANIC_STACK # are we already on the panic stack?
  737. slr %r14,%r15
  738. sra %r14,PAGE_SHIFT
  739. be BASED(0f)
  740. l %r15,__LC_PANIC_STACK # load panic stack
  741. 0: CREATE_STACK_FRAME __LC_MCK_OLD_PSW,__LC_SAVE_AREA+32
  742. tm __LC_MCCK_CODE+2,0x08 # mwp of old psw valid?
  743. bno BASED(mcck_no_vtime) # no -> skip cleanup critical
  744. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  745. bz BASED(mcck_no_vtime)
  746. UPDATE_VTIME __LC_EXIT_TIMER,__LC_ASYNC_ENTER_TIMER,__LC_USER_TIMER
  747. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  748. mvc __LC_LAST_UPDATE_TIMER(8),__LC_ASYNC_ENTER_TIMER
  749. mcck_no_vtime:
  750. l %r9,__LC_THREAD_INFO # load pointer to thread_info struct
  751. la %r2,SP_PTREGS(%r15) # load pt_regs
  752. l %r1,BASED(.Ls390_mcck)
  753. basr %r14,%r1 # call machine check handler
  754. tm SP_PSW+1(%r15),0x01 # returning to user ?
  755. bno BASED(mcck_return)
  756. l %r1,__LC_KERNEL_STACK # switch to kernel stack
  757. s %r1,BASED(.Lc_spsize)
  758. mvc SP_PTREGS(__PT_SIZE,%r1),SP_PTREGS(%r15)
  759. xc __SF_BACKCHAIN(4,%r1),__SF_BACKCHAIN(%r1) # clear back chain
  760. lr %r15,%r1
  761. stosm __SF_EMPTY(%r15),0x04 # turn dat on
  762. tm __TI_flags+3(%r9),_TIF_MCCK_PENDING
  763. bno BASED(mcck_return)
  764. TRACE_IRQS_OFF
  765. l %r1,BASED(.Ls390_handle_mcck)
  766. basr %r14,%r1 # call machine check handler
  767. TRACE_IRQS_ON
  768. mcck_return:
  769. mvc __LC_RETURN_MCCK_PSW(8),SP_PSW(%r15) # move return PSW
  770. ni __LC_RETURN_MCCK_PSW+1,0xfd # clear wait state bit
  771. mvc __LC_ASYNC_ENTER_TIMER(8),__LC_SAVE_AREA+52
  772. tm __LC_RETURN_MCCK_PSW+1,0x01 # returning to user ?
  773. bno BASED(0f)
  774. lm %r0,%r15,SP_R0(%r15) # load gprs 0-15
  775. stpt __LC_EXIT_TIMER
  776. lpsw __LC_RETURN_MCCK_PSW # back to caller
  777. 0: lm %r0,%r15,SP_R0(%r15) # load gprs 0-15
  778. lpsw __LC_RETURN_MCCK_PSW # back to caller
  779. RESTORE_ALL __LC_RETURN_MCCK_PSW,0
  780. /*
  781. * Restart interruption handler, kick starter for additional CPUs
  782. */
  783. #ifdef CONFIG_SMP
  784. __CPUINIT
  785. .globl restart_int_handler
  786. restart_int_handler:
  787. basr %r1,0
  788. restart_base:
  789. spt restart_vtime-restart_base(%r1)
  790. stck __LC_LAST_UPDATE_CLOCK
  791. mvc __LC_LAST_UPDATE_TIMER(8),restart_vtime-restart_base(%r1)
  792. mvc __LC_EXIT_TIMER(8),restart_vtime-restart_base(%r1)
  793. l %r15,__LC_SAVE_AREA+60 # load ksp
  794. lctl %c0,%c15,__LC_CREGS_SAVE_AREA # get new ctl regs
  795. lam %a0,%a15,__LC_AREGS_SAVE_AREA
  796. lm %r6,%r15,__SF_GPRS(%r15) # load registers from clone
  797. l %r1,__LC_THREAD_INFO
  798. mvc __LC_USER_TIMER(8),__TI_user_timer(%r1)
  799. mvc __LC_SYSTEM_TIMER(8),__TI_system_timer(%r1)
  800. xc __LC_STEAL_TIMER(8),__LC_STEAL_TIMER
  801. stosm __SF_EMPTY(%r15),0x04 # now we can turn dat on
  802. basr %r14,0
  803. l %r14,restart_addr-.(%r14)
  804. br %r14 # branch to start_secondary
  805. restart_addr:
  806. .long start_secondary
  807. .align 8
  808. restart_vtime:
  809. .long 0x7fffffff,0xffffffff
  810. .previous
  811. #else
  812. /*
  813. * If we do not run with SMP enabled, let the new CPU crash ...
  814. */
  815. .globl restart_int_handler
  816. restart_int_handler:
  817. basr %r1,0
  818. restart_base:
  819. lpsw restart_crash-restart_base(%r1)
  820. .align 8
  821. restart_crash:
  822. .long 0x000a0000,0x00000000
  823. restart_go:
  824. #endif
  825. #ifdef CONFIG_CHECK_STACK
  826. /*
  827. * The synchronous or the asynchronous stack overflowed. We are dead.
  828. * No need to properly save the registers, we are going to panic anyway.
  829. * Setup a pt_regs so that show_trace can provide a good call trace.
  830. */
  831. stack_overflow:
  832. l %r15,__LC_PANIC_STACK # change to panic stack
  833. sl %r15,BASED(.Lc_spsize)
  834. mvc SP_PSW(8,%r15),0(%r12) # move user PSW to stack
  835. stm %r0,%r11,SP_R0(%r15) # store gprs %r0-%r11 to kernel stack
  836. la %r1,__LC_SAVE_AREA
  837. ch %r12,BASED(.L0x020) # old psw addr == __LC_SVC_OLD_PSW ?
  838. be BASED(0f)
  839. ch %r12,BASED(.L0x028) # old psw addr == __LC_PGM_OLD_PSW ?
  840. be BASED(0f)
  841. la %r1,__LC_SAVE_AREA+16
  842. 0: mvc SP_R12(16,%r15),0(%r1) # move %r12-%r15 to stack
  843. xc __SF_BACKCHAIN(4,%r15),__SF_BACKCHAIN(%r15) # clear back chain
  844. l %r1,BASED(1f) # branch to kernel_stack_overflow
  845. la %r2,SP_PTREGS(%r15) # load pt_regs
  846. br %r1
  847. 1: .long kernel_stack_overflow
  848. #endif
  849. cleanup_table_system_call:
  850. .long system_call + 0x80000000, sysc_do_svc + 0x80000000
  851. cleanup_table_sysc_return:
  852. .long sysc_return + 0x80000000, sysc_leave + 0x80000000
  853. cleanup_table_sysc_leave:
  854. .long sysc_leave + 0x80000000, sysc_done + 0x80000000
  855. cleanup_table_sysc_work_loop:
  856. .long sysc_work_loop + 0x80000000, sysc_work_done + 0x80000000
  857. cleanup_table_io_return:
  858. .long io_return + 0x80000000, io_leave + 0x80000000
  859. cleanup_table_io_leave:
  860. .long io_leave + 0x80000000, io_done + 0x80000000
  861. cleanup_table_io_work_loop:
  862. .long io_work_loop + 0x80000000, io_work_done + 0x80000000
  863. cleanup_critical:
  864. clc 4(4,%r12),BASED(cleanup_table_system_call)
  865. bl BASED(0f)
  866. clc 4(4,%r12),BASED(cleanup_table_system_call+4)
  867. bl BASED(cleanup_system_call)
  868. 0:
  869. clc 4(4,%r12),BASED(cleanup_table_sysc_return)
  870. bl BASED(0f)
  871. clc 4(4,%r12),BASED(cleanup_table_sysc_return+4)
  872. bl BASED(cleanup_sysc_return)
  873. 0:
  874. clc 4(4,%r12),BASED(cleanup_table_sysc_leave)
  875. bl BASED(0f)
  876. clc 4(4,%r12),BASED(cleanup_table_sysc_leave+4)
  877. bl BASED(cleanup_sysc_leave)
  878. 0:
  879. clc 4(4,%r12),BASED(cleanup_table_sysc_work_loop)
  880. bl BASED(0f)
  881. clc 4(4,%r12),BASED(cleanup_table_sysc_work_loop+4)
  882. bl BASED(cleanup_sysc_return)
  883. 0:
  884. clc 4(4,%r12),BASED(cleanup_table_io_return)
  885. bl BASED(0f)
  886. clc 4(4,%r12),BASED(cleanup_table_io_return+4)
  887. bl BASED(cleanup_io_return)
  888. 0:
  889. clc 4(4,%r12),BASED(cleanup_table_io_leave)
  890. bl BASED(0f)
  891. clc 4(4,%r12),BASED(cleanup_table_io_leave+4)
  892. bl BASED(cleanup_io_leave)
  893. 0:
  894. clc 4(4,%r12),BASED(cleanup_table_io_work_loop)
  895. bl BASED(0f)
  896. clc 4(4,%r12),BASED(cleanup_table_io_work_loop+4)
  897. bl BASED(cleanup_io_return)
  898. 0:
  899. br %r14
  900. cleanup_system_call:
  901. mvc __LC_RETURN_PSW(8),0(%r12)
  902. c %r12,BASED(.Lmck_old_psw)
  903. be BASED(0f)
  904. la %r12,__LC_SAVE_AREA+16
  905. b BASED(1f)
  906. 0: la %r12,__LC_SAVE_AREA+32
  907. 1:
  908. clc __LC_RETURN_PSW+4(4),BASED(cleanup_system_call_insn+4)
  909. bh BASED(0f)
  910. mvc __LC_SYNC_ENTER_TIMER(8),__LC_ASYNC_ENTER_TIMER
  911. 0: clc __LC_RETURN_PSW+4(4),BASED(cleanup_system_call_insn+8)
  912. bhe BASED(cleanup_vtime)
  913. clc __LC_RETURN_PSW+4(4),BASED(cleanup_system_call_insn)
  914. bh BASED(0f)
  915. mvc __LC_SAVE_AREA(16),0(%r12)
  916. 0: st %r13,4(%r12)
  917. st %r12,__LC_SAVE_AREA+48 # argh
  918. SAVE_ALL_SYNC __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  919. CREATE_STACK_FRAME __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  920. l %r12,__LC_SAVE_AREA+48 # argh
  921. st %r15,12(%r12)
  922. lh %r7,0x8a
  923. cleanup_vtime:
  924. clc __LC_RETURN_PSW+4(4),BASED(cleanup_system_call_insn+12)
  925. bhe BASED(cleanup_stime)
  926. UPDATE_VTIME __LC_EXIT_TIMER,__LC_SYNC_ENTER_TIMER,__LC_USER_TIMER
  927. cleanup_stime:
  928. clc __LC_RETURN_PSW+4(4),BASED(cleanup_system_call_insn+16)
  929. bh BASED(cleanup_update)
  930. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  931. cleanup_update:
  932. mvc __LC_LAST_UPDATE_TIMER(8),__LC_SYNC_ENTER_TIMER
  933. mvc __LC_RETURN_PSW+4(4),BASED(cleanup_table_system_call+4)
  934. la %r12,__LC_RETURN_PSW
  935. br %r14
  936. cleanup_system_call_insn:
  937. .long sysc_saveall + 0x80000000
  938. .long system_call + 0x80000000
  939. .long sysc_vtime + 0x80000000
  940. .long sysc_stime + 0x80000000
  941. .long sysc_update + 0x80000000
  942. cleanup_sysc_return:
  943. mvc __LC_RETURN_PSW(4),0(%r12)
  944. mvc __LC_RETURN_PSW+4(4),BASED(cleanup_table_sysc_return)
  945. la %r12,__LC_RETURN_PSW
  946. br %r14
  947. cleanup_sysc_leave:
  948. clc 4(4,%r12),BASED(cleanup_sysc_leave_insn)
  949. be BASED(2f)
  950. mvc __LC_EXIT_TIMER(8),__LC_ASYNC_ENTER_TIMER
  951. clc 4(4,%r12),BASED(cleanup_sysc_leave_insn+4)
  952. be BASED(2f)
  953. mvc __LC_RETURN_PSW(8),SP_PSW(%r15)
  954. c %r12,BASED(.Lmck_old_psw)
  955. bne BASED(0f)
  956. mvc __LC_SAVE_AREA+32(16),SP_R12(%r15)
  957. b BASED(1f)
  958. 0: mvc __LC_SAVE_AREA+16(16),SP_R12(%r15)
  959. 1: lm %r0,%r11,SP_R0(%r15)
  960. l %r15,SP_R15(%r15)
  961. 2: la %r12,__LC_RETURN_PSW
  962. br %r14
  963. cleanup_sysc_leave_insn:
  964. .long sysc_done - 4 + 0x80000000
  965. .long sysc_done - 8 + 0x80000000
  966. cleanup_io_return:
  967. mvc __LC_RETURN_PSW(4),0(%r12)
  968. mvc __LC_RETURN_PSW+4(4),BASED(cleanup_table_io_work_loop)
  969. la %r12,__LC_RETURN_PSW
  970. br %r14
  971. cleanup_io_leave:
  972. clc 4(4,%r12),BASED(cleanup_io_leave_insn)
  973. be BASED(2f)
  974. mvc __LC_EXIT_TIMER(8),__LC_ASYNC_ENTER_TIMER
  975. clc 4(4,%r12),BASED(cleanup_io_leave_insn+4)
  976. be BASED(2f)
  977. mvc __LC_RETURN_PSW(8),SP_PSW(%r15)
  978. c %r12,BASED(.Lmck_old_psw)
  979. bne BASED(0f)
  980. mvc __LC_SAVE_AREA+32(16),SP_R12(%r15)
  981. b BASED(1f)
  982. 0: mvc __LC_SAVE_AREA+16(16),SP_R12(%r15)
  983. 1: lm %r0,%r11,SP_R0(%r15)
  984. l %r15,SP_R15(%r15)
  985. 2: la %r12,__LC_RETURN_PSW
  986. br %r14
  987. cleanup_io_leave_insn:
  988. .long io_done - 4 + 0x80000000
  989. .long io_done - 8 + 0x80000000
  990. /*
  991. * Integer constants
  992. */
  993. .align 4
  994. .Lc_spsize: .long SP_SIZE
  995. .Lc_overhead: .long STACK_FRAME_OVERHEAD
  996. .Lnr_syscalls: .long NR_syscalls
  997. .L0x018: .short 0x018
  998. .L0x020: .short 0x020
  999. .L0x028: .short 0x028
  1000. .L0x030: .short 0x030
  1001. .L0x038: .short 0x038
  1002. .Lc_1: .long 1
  1003. /*
  1004. * Symbol constants
  1005. */
  1006. .Ls390_mcck: .long s390_do_machine_check
  1007. .Ls390_handle_mcck:
  1008. .long s390_handle_mcck
  1009. .Lmck_old_psw: .long __LC_MCK_OLD_PSW
  1010. .Ldo_IRQ: .long do_IRQ
  1011. .Ldo_extint: .long do_extint
  1012. .Ldo_signal: .long do_signal
  1013. .Ldo_notify_resume:
  1014. .long do_notify_resume
  1015. .Lhandle_per: .long do_single_step
  1016. .Ldo_execve: .long do_execve
  1017. .Lexecve_tail: .long execve_tail
  1018. .Ljump_table: .long pgm_check_table
  1019. .Lschedule: .long schedule
  1020. #ifdef CONFIG_PREEMPT
  1021. .Lpreempt_schedule_irq:
  1022. .long preempt_schedule_irq
  1023. #endif
  1024. .Ltrace_entry: .long do_syscall_trace_enter
  1025. .Ltrace_exit: .long do_syscall_trace_exit
  1026. .Lschedtail: .long schedule_tail
  1027. .Lsysc_table: .long sys_call_table
  1028. #ifdef CONFIG_TRACE_IRQFLAGS
  1029. .Ltrace_irq_on_caller:
  1030. .long trace_hardirqs_on_caller
  1031. .Ltrace_irq_off_caller:
  1032. .long trace_hardirqs_off_caller
  1033. #endif
  1034. #ifdef CONFIG_LOCKDEP
  1035. .Llockdep_sys_exit:
  1036. .long lockdep_sys_exit
  1037. #endif
  1038. .Lcritical_start:
  1039. .long __critical_start + 0x80000000
  1040. .Lcritical_end:
  1041. .long __critical_end + 0x80000000
  1042. .Lcleanup_critical:
  1043. .long cleanup_critical
  1044. .section .rodata, "a"
  1045. #define SYSCALL(esa,esame,emu) .long esa
  1046. .globl sys_call_table
  1047. sys_call_table:
  1048. #include "syscalls.S"
  1049. #undef SYSCALL