PageRenderTime 94ms CodeModel.GetById 39ms app.highlight 1ms RepoModel.GetById 4ms app.codeStats 0ms

/arch/mips/include/asm/pmc-sierra/msp71xx/war.h

https://bitbucket.org/thekraven/iscream_thunderc-2.6.35
C++ Header | 30 lines | 21 code | 2 blank | 7 comment | 2 complexity | 44397af05fdd1c9cd23624ee9b299ba7 MD5 | raw file
Possible License(s): GPL-2.0, LGPL-2.0, AGPL-1.0
 1/*
 2 * This file is subject to the terms and conditions of the GNU General Public
 3 * License.  See the file "COPYING" in the main directory of this archive
 4 * for more details.
 5 *
 6 * Copyright (C) 2002, 2004, 2007 by Ralf Baechle <ralf@linux-mips.org>
 7 */
 8#ifndef __ASM_MIPS_PMC_SIERRA_WAR_H
 9#define __ASM_MIPS_PMC_SIERRA_WAR_H
10
11#define R4600_V1_INDEX_ICACHEOP_WAR	0
12#define R4600_V1_HIT_CACHEOP_WAR	0
13#define R4600_V2_HIT_CACHEOP_WAR	0
14#define R5432_CP0_INTERRUPT_WAR		0
15#define BCM1250_M3_WAR			0
16#define SIBYTE_1956_WAR			0
17#define MIPS4K_ICACHE_REFILL_WAR	0
18#define MIPS_CACHE_SYNC_WAR		0
19#define TX49XX_ICACHE_INDEX_INV_WAR	0
20#define RM9000_CDEX_SMP_WAR		0
21#define ICACHE_REFILLS_WORKAROUND_WAR	0
22#define R10000_LLSC_WAR			0
23#if defined(CONFIG_PMC_MSP7120_EVAL) || defined(CONFIG_PMC_MSP7120_GW) || \
24	defined(CONFIG_PMC_MSP7120_FPGA)
25#define MIPS34K_MISSED_ITLB_WAR         1
26#else
27#define MIPS34K_MISSED_ITLB_WAR         0
28#endif
29
30#endif /* __ASM_MIPS_PMC_SIERRA_WAR_H */