/drivers/net/ethoc.c
C | 1200 lines | 878 code | 211 blank | 111 comment | 98 complexity | 173feff1c0f77b3c0deaeaff07527df3 MD5 | raw file
Possible License(s): GPL-2.0, LGPL-2.0, AGPL-1.0
- /*
- * linux/drivers/net/ethoc.c
- *
- * Copyright (C) 2007-2008 Avionic Design Development GmbH
- * Copyright (C) 2008-2009 Avionic Design GmbH
- *
- * This program is free software; you can redistribute it and/or modify
- * it under the terms of the GNU General Public License version 2 as
- * published by the Free Software Foundation.
- *
- * Written by Thierry Reding <thierry.reding@avionic-design.de>
- */
- #include <linux/etherdevice.h>
- #include <linux/crc32.h>
- #include <linux/io.h>
- #include <linux/mii.h>
- #include <linux/phy.h>
- #include <linux/platform_device.h>
- #include <linux/sched.h>
- #include <linux/slab.h>
- #include <linux/of.h>
- #include <net/ethoc.h>
- static int buffer_size = 0x8000; /* 32 KBytes */
- module_param(buffer_size, int, 0);
- MODULE_PARM_DESC(buffer_size, "DMA buffer allocation size");
- /* register offsets */
- #define MODER 0x00
- #define INT_SOURCE 0x04
- #define INT_MASK 0x08
- #define IPGT 0x0c
- #define IPGR1 0x10
- #define IPGR2 0x14
- #define PACKETLEN 0x18
- #define COLLCONF 0x1c
- #define TX_BD_NUM 0x20
- #define CTRLMODER 0x24
- #define MIIMODER 0x28
- #define MIICOMMAND 0x2c
- #define MIIADDRESS 0x30
- #define MIITX_DATA 0x34
- #define MIIRX_DATA 0x38
- #define MIISTATUS 0x3c
- #define MAC_ADDR0 0x40
- #define MAC_ADDR1 0x44
- #define ETH_HASH0 0x48
- #define ETH_HASH1 0x4c
- #define ETH_TXCTRL 0x50
- /* mode register */
- #define MODER_RXEN (1 << 0) /* receive enable */
- #define MODER_TXEN (1 << 1) /* transmit enable */
- #define MODER_NOPRE (1 << 2) /* no preamble */
- #define MODER_BRO (1 << 3) /* broadcast address */
- #define MODER_IAM (1 << 4) /* individual address mode */
- #define MODER_PRO (1 << 5) /* promiscuous mode */
- #define MODER_IFG (1 << 6) /* interframe gap for incoming frames */
- #define MODER_LOOP (1 << 7) /* loopback */
- #define MODER_NBO (1 << 8) /* no back-off */
- #define MODER_EDE (1 << 9) /* excess defer enable */
- #define MODER_FULLD (1 << 10) /* full duplex */
- #define MODER_RESET (1 << 11) /* FIXME: reset (undocumented) */
- #define MODER_DCRC (1 << 12) /* delayed CRC enable */
- #define MODER_CRC (1 << 13) /* CRC enable */
- #define MODER_HUGE (1 << 14) /* huge packets enable */
- #define MODER_PAD (1 << 15) /* padding enabled */
- #define MODER_RSM (1 << 16) /* receive small packets */
- /* interrupt source and mask registers */
- #define INT_MASK_TXF (1 << 0) /* transmit frame */
- #define INT_MASK_TXE (1 << 1) /* transmit error */
- #define INT_MASK_RXF (1 << 2) /* receive frame */
- #define INT_MASK_RXE (1 << 3) /* receive error */
- #define INT_MASK_BUSY (1 << 4)
- #define INT_MASK_TXC (1 << 5) /* transmit control frame */
- #define INT_MASK_RXC (1 << 6) /* receive control frame */
- #define INT_MASK_TX (INT_MASK_TXF | INT_MASK_TXE)
- #define INT_MASK_RX (INT_MASK_RXF | INT_MASK_RXE)
- #define INT_MASK_ALL ( \
- INT_MASK_TXF | INT_MASK_TXE | \
- INT_MASK_RXF | INT_MASK_RXE | \
- INT_MASK_TXC | INT_MASK_RXC | \
- INT_MASK_BUSY \
- )
- /* packet length register */
- #define PACKETLEN_MIN(min) (((min) & 0xffff) << 16)
- #define PACKETLEN_MAX(max) (((max) & 0xffff) << 0)
- #define PACKETLEN_MIN_MAX(min, max) (PACKETLEN_MIN(min) | \
- PACKETLEN_MAX(max))
- /* transmit buffer number register */
- #define TX_BD_NUM_VAL(x) (((x) <= 0x80) ? (x) : 0x80)
- /* control module mode register */
- #define CTRLMODER_PASSALL (1 << 0) /* pass all receive frames */
- #define CTRLMODER_RXFLOW (1 << 1) /* receive control flow */
- #define CTRLMODER_TXFLOW (1 << 2) /* transmit control flow */
- /* MII mode register */
- #define MIIMODER_CLKDIV(x) ((x) & 0xfe) /* needs to be an even number */
- #define MIIMODER_NOPRE (1 << 8) /* no preamble */
- /* MII command register */
- #define MIICOMMAND_SCAN (1 << 0) /* scan status */
- #define MIICOMMAND_READ (1 << 1) /* read status */
- #define MIICOMMAND_WRITE (1 << 2) /* write control data */
- /* MII address register */
- #define MIIADDRESS_FIAD(x) (((x) & 0x1f) << 0)
- #define MIIADDRESS_RGAD(x) (((x) & 0x1f) << 8)
- #define MIIADDRESS_ADDR(phy, reg) (MIIADDRESS_FIAD(phy) | \
- MIIADDRESS_RGAD(reg))
- /* MII transmit data register */
- #define MIITX_DATA_VAL(x) ((x) & 0xffff)
- /* MII receive data register */
- #define MIIRX_DATA_VAL(x) ((x) & 0xffff)
- /* MII status register */
- #define MIISTATUS_LINKFAIL (1 << 0)
- #define MIISTATUS_BUSY (1 << 1)
- #define MIISTATUS_INVALID (1 << 2)
- /* TX buffer descriptor */
- #define TX_BD_CS (1 << 0) /* carrier sense lost */
- #define TX_BD_DF (1 << 1) /* defer indication */
- #define TX_BD_LC (1 << 2) /* late collision */
- #define TX_BD_RL (1 << 3) /* retransmission limit */
- #define TX_BD_RETRY_MASK (0x00f0)
- #define TX_BD_RETRY(x) (((x) & 0x00f0) >> 4)
- #define TX_BD_UR (1 << 8) /* transmitter underrun */
- #define TX_BD_CRC (1 << 11) /* TX CRC enable */
- #define TX_BD_PAD (1 << 12) /* pad enable for short packets */
- #define TX_BD_WRAP (1 << 13)
- #define TX_BD_IRQ (1 << 14) /* interrupt request enable */
- #define TX_BD_READY (1 << 15) /* TX buffer ready */
- #define TX_BD_LEN(x) (((x) & 0xffff) << 16)
- #define TX_BD_LEN_MASK (0xffff << 16)
- #define TX_BD_STATS (TX_BD_CS | TX_BD_DF | TX_BD_LC | \
- TX_BD_RL | TX_BD_RETRY_MASK | TX_BD_UR)
- /* RX buffer descriptor */
- #define RX_BD_LC (1 << 0) /* late collision */
- #define RX_BD_CRC (1 << 1) /* RX CRC error */
- #define RX_BD_SF (1 << 2) /* short frame */
- #define RX_BD_TL (1 << 3) /* too long */
- #define RX_BD_DN (1 << 4) /* dribble nibble */
- #define RX_BD_IS (1 << 5) /* invalid symbol */
- #define RX_BD_OR (1 << 6) /* receiver overrun */
- #define RX_BD_MISS (1 << 7)
- #define RX_BD_CF (1 << 8) /* control frame */
- #define RX_BD_WRAP (1 << 13)
- #define RX_BD_IRQ (1 << 14) /* interrupt request enable */
- #define RX_BD_EMPTY (1 << 15)
- #define RX_BD_LEN(x) (((x) & 0xffff) << 16)
- #define RX_BD_STATS (RX_BD_LC | RX_BD_CRC | RX_BD_SF | RX_BD_TL | \
- RX_BD_DN | RX_BD_IS | RX_BD_OR | RX_BD_MISS)
- #define ETHOC_BUFSIZ 1536
- #define ETHOC_ZLEN 64
- #define ETHOC_BD_BASE 0x400
- #define ETHOC_TIMEOUT (HZ / 2)
- #define ETHOC_MII_TIMEOUT (1 + (HZ / 5))
- /**
- * struct ethoc - driver-private device structure
- * @iobase: pointer to I/O memory region
- * @membase: pointer to buffer memory region
- * @dma_alloc: dma allocated buffer size
- * @io_region_size: I/O memory region size
- * @num_tx: number of send buffers
- * @cur_tx: last send buffer written
- * @dty_tx: last buffer actually sent
- * @num_rx: number of receive buffers
- * @cur_rx: current receive buffer
- * @vma: pointer to array of virtual memory addresses for buffers
- * @netdev: pointer to network device structure
- * @napi: NAPI structure
- * @msg_enable: device state flags
- * @lock: device lock
- * @phy: attached PHY
- * @mdio: MDIO bus for PHY access
- * @phy_id: address of attached PHY
- */
- struct ethoc {
- void __iomem *iobase;
- void __iomem *membase;
- int dma_alloc;
- resource_size_t io_region_size;
- unsigned int num_tx;
- unsigned int cur_tx;
- unsigned int dty_tx;
- unsigned int num_rx;
- unsigned int cur_rx;
- void** vma;
- struct net_device *netdev;
- struct napi_struct napi;
- u32 msg_enable;
- spinlock_t lock;
- struct phy_device *phy;
- struct mii_bus *mdio;
- s8 phy_id;
- };
- /**
- * struct ethoc_bd - buffer descriptor
- * @stat: buffer statistics
- * @addr: physical memory address
- */
- struct ethoc_bd {
- u32 stat;
- u32 addr;
- };
- static inline u32 ethoc_read(struct ethoc *dev, loff_t offset)
- {
- return ioread32(dev->iobase + offset);
- }
- static inline void ethoc_write(struct ethoc *dev, loff_t offset, u32 data)
- {
- iowrite32(data, dev->iobase + offset);
- }
- static inline void ethoc_read_bd(struct ethoc *dev, int index,
- struct ethoc_bd *bd)
- {
- loff_t offset = ETHOC_BD_BASE + (index * sizeof(struct ethoc_bd));
- bd->stat = ethoc_read(dev, offset + 0);
- bd->addr = ethoc_read(dev, offset + 4);
- }
- static inline void ethoc_write_bd(struct ethoc *dev, int index,
-