/arch/arm/mach-stmp3xxx/include/mach/regs-clkctrl.h

https://github.com/clearwater/linux-2.6-imx · C Header · 275 lines · 253 code · 3 blank · 19 comment · 0 complexity · 35ff9ba4ad3706709c6305397a644ff7 MD5 · raw file

  1. /*
  2. * STMP CLKCTRL Register Definitions
  3. *
  4. * Copyright 2008-2009 Freescale Semiconductor
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  19. */
  20. #ifndef __ARCH_ARM___CLKCTRL_H
  21. #define __ARCH_ARM___CLKCTRL_H 1
  22. #include <mach/stmp3xxx_regs.h>
  23. #define REGS_CLKCTRL_BASE (REGS_BASE + 0x40000)
  24. #define REGS_CLKCTRL_BASE_PHYS (0x80040000)
  25. #define REGS_CLKCTRL_SIZE 0x00002000
  26. HW_REGISTER(HW_CLKCTRL_PLLCTRL0, REGS_CLKCTRL_BASE, 0x00000000)
  27. #define HW_CLKCTRL_PLLCTRL0_ADDR (REGS_CLKCTRL_BASE + 0x00000000)
  28. #define BP_CLKCTRL_PLLCTRL0_LFR_SEL 28
  29. #define BM_CLKCTRL_PLLCTRL0_LFR_SEL 0x30000000
  30. #define BF_CLKCTRL_PLLCTRL0_LFR_SEL(v) \
  31. (((v) << 28) & BM_CLKCTRL_PLLCTRL0_LFR_SEL)
  32. #define BV_CLKCTRL_PLLCTRL0_LFR_SEL__DEFAULT 0x0
  33. #define BV_CLKCTRL_PLLCTRL0_LFR_SEL__TIMES_2 0x1
  34. #define BV_CLKCTRL_PLLCTRL0_LFR_SEL__TIMES_05 0x2
  35. #define BV_CLKCTRL_PLLCTRL0_LFR_SEL__UNDEFINED 0x3
  36. #define BP_CLKCTRL_PLLCTRL0_CP_SEL 24
  37. #define BM_CLKCTRL_PLLCTRL0_CP_SEL 0x03000000
  38. #define BF_CLKCTRL_PLLCTRL0_CP_SEL(v) \
  39. (((v) << 24) & BM_CLKCTRL_PLLCTRL0_CP_SEL)
  40. #define BV_CLKCTRL_PLLCTRL0_CP_SEL__DEFAULT 0x0
  41. #define BV_CLKCTRL_PLLCTRL0_CP_SEL__TIMES_2 0x1
  42. #define BV_CLKCTRL_PLLCTRL0_CP_SEL__TIMES_05 0x2
  43. #define BV_CLKCTRL_PLLCTRL0_CP_SEL__UNDEFINED 0x3
  44. #define BP_CLKCTRL_PLLCTRL0_DIV_SEL 20
  45. #define BM_CLKCTRL_PLLCTRL0_DIV_SEL 0x00300000
  46. #define BF_CLKCTRL_PLLCTRL0_DIV_SEL(v) \
  47. (((v) << 20) & BM_CLKCTRL_PLLCTRL0_DIV_SEL)
  48. #define BV_CLKCTRL_PLLCTRL0_DIV_SEL__DEFAULT 0x0
  49. #define BV_CLKCTRL_PLLCTRL0_DIV_SEL__LOWER 0x1
  50. #define BV_CLKCTRL_PLLCTRL0_DIV_SEL__LOWEST 0x2
  51. #define BV_CLKCTRL_PLLCTRL0_DIV_SEL__UNDEFINED 0x3
  52. #define BM_CLKCTRL_PLLCTRL0_EN_USB_CLKS 0x00040000
  53. #define BM_CLKCTRL_PLLCTRL0_POWER 0x00010000
  54. HW_REGISTER_0(HW_CLKCTRL_PLLCTRL1, REGS_CLKCTRL_BASE, 0x00000010)
  55. #define HW_CLKCTRL_PLLCTRL1_ADDR (REGS_CLKCTRL_BASE + 0x00000010)
  56. #define BM_CLKCTRL_PLLCTRL1_LOCK 0x80000000
  57. #define BM_CLKCTRL_PLLCTRL1_FORCE_LOCK 0x40000000
  58. #define BP_CLKCTRL_PLLCTRL1_LOCK_COUNT 0
  59. #define BM_CLKCTRL_PLLCTRL1_LOCK_COUNT 0x0000FFFF
  60. #define BF_CLKCTRL_PLLCTRL1_LOCK_COUNT(v) \
  61. (((v) << 0) & BM_CLKCTRL_PLLCTRL1_LOCK_COUNT)
  62. HW_REGISTER(HW_CLKCTRL_CPU, REGS_CLKCTRL_BASE, 0x00000020)
  63. #define HW_CLKCTRL_CPU_ADDR (REGS_CLKCTRL_BASE + 0x00000020)
  64. #define BM_CLKCTRL_CPU_BUSY_REF_XTAL 0x20000000
  65. #define BM_CLKCTRL_CPU_BUSY_REF_CPU 0x10000000
  66. #define BM_CLKCTRL_CPU_DIV_XTAL_FRAC_EN 0x04000000
  67. #define BP_CLKCTRL_CPU_DIV_XTAL 16
  68. #define BM_CLKCTRL_CPU_DIV_XTAL 0x03FF0000
  69. #define BF_CLKCTRL_CPU_DIV_XTAL(v) \
  70. (((v) << 16) & BM_CLKCTRL_CPU_DIV_XTAL)
  71. #define BM_CLKCTRL_CPU_INTERRUPT_WAIT 0x00001000
  72. #define BM_CLKCTRL_CPU_DIV_CPU_FRAC_EN 0x00000400
  73. #define BP_CLKCTRL_CPU_DIV_CPU 0
  74. #define BM_CLKCTRL_CPU_DIV_CPU 0x0000003F
  75. #define BF_CLKCTRL_CPU_DIV_CPU(v) \
  76. (((v) << 0) & BM_CLKCTRL_CPU_DIV_CPU)
  77. HW_REGISTER(HW_CLKCTRL_HBUS, REGS_CLKCTRL_BASE, 0x00000030)
  78. #define HW_CLKCTRL_HBUS_ADDR (REGS_CLKCTRL_BASE + 0x00000030)
  79. #define BM_CLKCTRL_HBUS_BUSY 0x20000000
  80. #define BM_CLKCTRL_HBUS_DCP_AS_ENABLE 0x10000000
  81. #define BM_CLKCTRL_HBUS_PXP_AS_ENABLE 0x08000000
  82. #define BM_CLKCTRL_HBUS_APBHDMA_AS_ENABLE 0x04000000
  83. #define BM_CLKCTRL_HBUS_APBXDMA_AS_ENABLE 0x02000000
  84. #define BM_CLKCTRL_HBUS_TRAFFIC_JAM_AS_ENABLE 0x01000000
  85. #define BM_CLKCTRL_HBUS_TRAFFIC_AS_ENABLE 0x00800000
  86. #define BM_CLKCTRL_HBUS_CPU_DATA_AS_ENABLE 0x00400000
  87. #define BM_CLKCTRL_HBUS_CPU_INSTR_AS_ENABLE 0x00200000
  88. #define BM_CLKCTRL_HBUS_AUTO_SLOW_MODE 0x00100000
  89. #define BP_CLKCTRL_HBUS_SLOW_DIV 16
  90. #define BM_CLKCTRL_HBUS_SLOW_DIV 0x00070000
  91. #define BF_CLKCTRL_HBUS_SLOW_DIV(v) \
  92. (((v) << 16) & BM_CLKCTRL_HBUS_SLOW_DIV)
  93. #define BV_CLKCTRL_HBUS_SLOW_DIV__BY1 0x0
  94. #define BV_CLKCTRL_HBUS_SLOW_DIV__BY2 0x1
  95. #define BV_CLKCTRL_HBUS_SLOW_DIV__BY4 0x2
  96. #define BV_CLKCTRL_HBUS_SLOW_DIV__BY8 0x3
  97. #define BV_CLKCTRL_HBUS_SLOW_DIV__BY16 0x4
  98. #define BV_CLKCTRL_HBUS_SLOW_DIV__BY32 0x5
  99. #define BM_CLKCTRL_HBUS_DIV_FRAC_EN 0x00000020
  100. #define BP_CLKCTRL_HBUS_DIV 0
  101. #define BM_CLKCTRL_HBUS_DIV 0x0000001F
  102. #define BF_CLKCTRL_HBUS_DIV(v) \
  103. (((v) << 0) & BM_CLKCTRL_HBUS_DIV)
  104. HW_REGISTER_0(HW_CLKCTRL_XBUS, REGS_CLKCTRL_BASE, 0x00000040)
  105. #define HW_CLKCTRL_XBUS_ADDR (REGS_CLKCTRL_BASE + 0x00000040)
  106. #define BM_CLKCTRL_XBUS_BUSY 0x80000000
  107. #define BM_CLKCTRL_XBUS_DIV_FRAC_EN 0x00000400
  108. #define BP_CLKCTRL_XBUS_DIV 0
  109. #define BM_CLKCTRL_XBUS_DIV 0x000003FF
  110. #define BF_CLKCTRL_XBUS_DIV(v) \
  111. (((v) << 0) & BM_CLKCTRL_XBUS_DIV)
  112. HW_REGISTER(HW_CLKCTRL_XTAL, REGS_CLKCTRL_BASE, 0x00000050)
  113. #define HW_CLKCTRL_XTAL_ADDR (REGS_CLKCTRL_BASE + 0x00000050)
  114. #define BM_CLKCTRL_XTAL_UART_CLK_GATE 0x80000000
  115. #define BM_CLKCTRL_XTAL_FILT_CLK24M_GATE 0x40000000
  116. #define BM_CLKCTRL_XTAL_PWM_CLK24M_GATE 0x20000000
  117. #define BM_CLKCTRL_XTAL_DRI_CLK24M_GATE 0x10000000
  118. #define BM_CLKCTRL_XTAL_DIGCTRL_CLK1M_GATE 0x08000000
  119. #define BM_CLKCTRL_XTAL_TIMROT_CLK32K_GATE 0x04000000
  120. #define BP_CLKCTRL_XTAL_DIV_UART 0
  121. #define BM_CLKCTRL_XTAL_DIV_UART 0x00000003
  122. #define BF_CLKCTRL_XTAL_DIV_UART(v) \
  123. (((v) << 0) & BM_CLKCTRL_XTAL_DIV_UART)
  124. HW_REGISTER_0(HW_CLKCTRL_PIX, REGS_CLKCTRL_BASE, 0x00000060)
  125. #define HW_CLKCTRL_PIX_ADDR (REGS_CLKCTRL_BASE + 0x00000060)
  126. #define BM_CLKCTRL_PIX_CLKGATE 0x80000000
  127. #define BM_CLKCTRL_PIX_BUSY 0x20000000
  128. #define BM_CLKCTRL_PIX_DIV_FRAC_EN 0x00001000
  129. #define BP_CLKCTRL_PIX_DIV 0
  130. #define BM_CLKCTRL_PIX_DIV 0x00000FFF
  131. #define BF_CLKCTRL_PIX_DIV(v) \
  132. (((v) << 0) & BM_CLKCTRL_PIX_DIV)
  133. HW_REGISTER_0(HW_CLKCTRL_SSP, REGS_CLKCTRL_BASE, 0x00000070)
  134. #define HW_CLKCTRL_SSP_ADDR (REGS_CLKCTRL_BASE + 0x00000070)
  135. #define BM_CLKCTRL_SSP_CLKGATE 0x80000000
  136. #define BM_CLKCTRL_SSP_BUSY 0x20000000
  137. #define BM_CLKCTRL_SSP_DIV_FRAC_EN 0x00000200
  138. #define BP_CLKCTRL_SSP_DIV 0
  139. #define BM_CLKCTRL_SSP_DIV 0x000001FF
  140. #define BF_CLKCTRL_SSP_DIV(v) \
  141. (((v) << 0) & BM_CLKCTRL_SSP_DIV)
  142. HW_REGISTER_0(HW_CLKCTRL_GPMI, REGS_CLKCTRL_BASE, 0x00000080)
  143. #define HW_CLKCTRL_GPMI_ADDR (REGS_CLKCTRL_BASE + 0x00000080)
  144. #define BM_CLKCTRL_GPMI_CLKGATE 0x80000000
  145. #define BM_CLKCTRL_GPMI_BUSY 0x20000000
  146. #define BM_CLKCTRL_GPMI_DIV_FRAC_EN 0x00000400
  147. #define BP_CLKCTRL_GPMI_DIV 0
  148. #define BM_CLKCTRL_GPMI_DIV 0x000003FF
  149. #define BF_CLKCTRL_GPMI_DIV(v) \
  150. (((v) << 0) & BM_CLKCTRL_GPMI_DIV)
  151. HW_REGISTER_0(HW_CLKCTRL_SPDIF, REGS_CLKCTRL_BASE, 0x00000090)
  152. #define HW_CLKCTRL_SPDIF_ADDR (REGS_CLKCTRL_BASE + 0x00000090)
  153. #define BM_CLKCTRL_SPDIF_CLKGATE 0x80000000
  154. HW_REGISTER_0(HW_CLKCTRL_EMI, REGS_CLKCTRL_BASE, 0x000000a0)
  155. #define HW_CLKCTRL_EMI_ADDR (REGS_CLKCTRL_BASE + 0x000000a0)
  156. #define BM_CLKCTRL_EMI_CLKGATE 0x80000000
  157. #define BM_CLKCTRL_EMI_SYNC_MODE_EN 0x40000000
  158. #define BM_CLKCTRL_EMI_BUSY_REF_XTAL 0x20000000
  159. #define BM_CLKCTRL_EMI_BUSY_REF_EMI 0x10000000
  160. #define BM_CLKCTRL_EMI_BUSY_REF_CPU 0x08000000
  161. #define BM_CLKCTRL_EMI_BUSY_SYNC_MODE 0x04000000
  162. #define BM_CLKCTRL_EMI_BUSY_DCC_RESYNC 0x00020000
  163. #define BM_CLKCTRL_EMI_DCC_RESYNC_ENABLE 0x00010000
  164. #define BP_CLKCTRL_EMI_DIV_XTAL 8
  165. #define BM_CLKCTRL_EMI_DIV_XTAL 0x00000F00
  166. #define BF_CLKCTRL_EMI_DIV_XTAL(v) \
  167. (((v) << 8) & BM_CLKCTRL_EMI_DIV_XTAL)
  168. #define BP_CLKCTRL_EMI_DIV_EMI 0
  169. #define BM_CLKCTRL_EMI_DIV_EMI 0x0000003F
  170. #define BF_CLKCTRL_EMI_DIV_EMI(v) \
  171. (((v) << 0) & BM_CLKCTRL_EMI_DIV_EMI)
  172. HW_REGISTER_0(HW_CLKCTRL_IR, REGS_CLKCTRL_BASE, 0x000000b0)
  173. #define HW_CLKCTRL_IR_ADDR (REGS_CLKCTRL_BASE + 0x000000b0)
  174. #define BM_CLKCTRL_IR_CLKGATE 0x80000000
  175. #define BM_CLKCTRL_IR_AUTO_DIV 0x20000000
  176. #define BM_CLKCTRL_IR_IR_BUSY 0x10000000
  177. #define BM_CLKCTRL_IR_IROV_BUSY 0x08000000
  178. #define BP_CLKCTRL_IR_IROV_DIV 16
  179. #define BM_CLKCTRL_IR_IROV_DIV 0x01FF0000
  180. #define BF_CLKCTRL_IR_IROV_DIV(v) \
  181. (((v) << 16) & BM_CLKCTRL_IR_IROV_DIV)
  182. #define BP_CLKCTRL_IR_IR_DIV 0
  183. #define BM_CLKCTRL_IR_IR_DIV 0x000003FF
  184. #define BF_CLKCTRL_IR_IR_DIV(v) \
  185. (((v) << 0) & BM_CLKCTRL_IR_IR_DIV)
  186. HW_REGISTER_0(HW_CLKCTRL_SAIF, REGS_CLKCTRL_BASE, 0x000000c0)
  187. #define HW_CLKCTRL_SAIF_ADDR (REGS_CLKCTRL_BASE + 0x000000c0)
  188. #define BM_CLKCTRL_SAIF_CLKGATE 0x80000000
  189. #define BM_CLKCTRL_SAIF_BUSY 0x20000000
  190. #define BM_CLKCTRL_SAIF_DIV_FRAC_EN 0x00010000
  191. #define BP_CLKCTRL_SAIF_DIV 0
  192. #define BM_CLKCTRL_SAIF_DIV 0x0000FFFF
  193. #define BF_CLKCTRL_SAIF_DIV(v) \
  194. (((v) << 0) & BM_CLKCTRL_SAIF_DIV)
  195. HW_REGISTER_0(HW_CLKCTRL_TV, REGS_CLKCTRL_BASE, 0x000000d0)
  196. #define HW_CLKCTRL_TV_ADDR (REGS_CLKCTRL_BASE + 0x000000d0)
  197. #define BM_CLKCTRL_TV_CLK_TV108M_GATE 0x80000000
  198. #define BM_CLKCTRL_TV_CLK_TV_GATE 0x40000000
  199. HW_REGISTER_0(HW_CLKCTRL_ETM, REGS_CLKCTRL_BASE, 0x000000e0)
  200. #define HW_CLKCTRL_ETM_ADDR (REGS_CLKCTRL_BASE + 0x000000e0)
  201. #define BM_CLKCTRL_ETM_CLKGATE 0x80000000
  202. #define BM_CLKCTRL_ETM_BUSY 0x20000000
  203. #define BM_CLKCTRL_ETM_DIV_FRAC_EN 0x00000040
  204. #define BP_CLKCTRL_ETM_DIV 0
  205. #define BM_CLKCTRL_ETM_DIV 0x0000003F
  206. #define BF_CLKCTRL_ETM_DIV(v) \
  207. (((v) << 0) & BM_CLKCTRL_ETM_DIV)
  208. HW_REGISTER(HW_CLKCTRL_FRAC, REGS_CLKCTRL_BASE, 0x000000f0)
  209. #define HW_CLKCTRL_FRAC_ADDR (REGS_CLKCTRL_BASE + 0x000000f0)
  210. #define BM_CLKCTRL_FRAC_CLKGATEIO 0x80000000
  211. #define BM_CLKCTRL_FRAC_IO_STABLE 0x40000000
  212. #define BP_CLKCTRL_FRAC_IOFRAC 24
  213. #define BM_CLKCTRL_FRAC_IOFRAC 0x3F000000
  214. #define BF_CLKCTRL_FRAC_IOFRAC(v) \
  215. (((v) << 24) & BM_CLKCTRL_FRAC_IOFRAC)
  216. #define BM_CLKCTRL_FRAC_CLKGATEPIX 0x00800000
  217. #define BM_CLKCTRL_FRAC_PIX_STABLE 0x00400000
  218. #define BP_CLKCTRL_FRAC_PIXFRAC 16
  219. #define BM_CLKCTRL_FRAC_PIXFRAC 0x003F0000
  220. #define BF_CLKCTRL_FRAC_PIXFRAC(v) \
  221. (((v) << 16) & BM_CLKCTRL_FRAC_PIXFRAC)
  222. #define BM_CLKCTRL_FRAC_CLKGATEEMI 0x00008000
  223. #define BM_CLKCTRL_FRAC_EMI_STABLE 0x00004000
  224. #define BP_CLKCTRL_FRAC_EMIFRAC 8
  225. #define BM_CLKCTRL_FRAC_EMIFRAC 0x00003F00
  226. #define BF_CLKCTRL_FRAC_EMIFRAC(v) \
  227. (((v) << 8) & BM_CLKCTRL_FRAC_EMIFRAC)
  228. #define BM_CLKCTRL_FRAC_CLKGATECPU 0x00000080
  229. #define BM_CLKCTRL_FRAC_CPU_STABLE 0x00000040
  230. #define BP_CLKCTRL_FRAC_CPUFRAC 0
  231. #define BM_CLKCTRL_FRAC_CPUFRAC 0x0000003F
  232. #define BF_CLKCTRL_FRAC_CPUFRAC(v) \
  233. (((v) << 0) & BM_CLKCTRL_FRAC_CPUFRAC)
  234. HW_REGISTER(HW_CLKCTRL_FRAC1, REGS_CLKCTRL_BASE, 0x00000100)
  235. #define HW_CLKCTRL_FRAC1_ADDR (REGS_CLKCTRL_BASE + 0x00000100)
  236. #define BM_CLKCTRL_FRAC1_CLKGATEVID 0x80000000
  237. #define BM_CLKCTRL_FRAC1_VID_STABLE 0x40000000
  238. HW_REGISTER(HW_CLKCTRL_CLKSEQ, REGS_CLKCTRL_BASE, 0x00000110)
  239. #define HW_CLKCTRL_CLKSEQ_ADDR (REGS_CLKCTRL_BASE + 0x00000110)
  240. #define BM_CLKCTRL_CLKSEQ_BYPASS_ETM 0x00000100
  241. #define BM_CLKCTRL_CLKSEQ_BYPASS_CPU 0x00000080
  242. #define BM_CLKCTRL_CLKSEQ_BYPASS_EMI 0x00000040
  243. #define BM_CLKCTRL_CLKSEQ_BYPASS_SSP 0x00000020
  244. #define BM_CLKCTRL_CLKSEQ_BYPASS_GPMI 0x00000010
  245. #define BM_CLKCTRL_CLKSEQ_BYPASS_IR 0x00000008
  246. #define BM_CLKCTRL_CLKSEQ_BYPASS_PIX 0x00000002
  247. #define BM_CLKCTRL_CLKSEQ_BYPASS_SAIF 0x00000001
  248. HW_REGISTER_0(HW_CLKCTRL_RESET, REGS_CLKCTRL_BASE, 0x00000120)
  249. #define HW_CLKCTRL_RESET_ADDR (REGS_CLKCTRL_BASE + 0x00000120)
  250. #define BM_CLKCTRL_RESET_CHIP 0x00000002
  251. #define BM_CLKCTRL_RESET_DIG 0x00000001
  252. HW_REGISTER_0(HW_CLKCTRL_STATUS, REGS_CLKCTRL_BASE, 0x00000130)
  253. #define HW_CLKCTRL_STATUS_ADDR (REGS_CLKCTRL_BASE + 0x00000130)
  254. #define BP_CLKCTRL_STATUS_CPU_LIMIT 30
  255. #define BM_CLKCTRL_STATUS_CPU_LIMIT 0xC0000000
  256. #define BF_CLKCTRL_STATUS_CPU_LIMIT(v) \
  257. (((v) << 30) & BM_CLKCTRL_STATUS_CPU_LIMIT)
  258. HW_REGISTER_0(HW_CLKCTRL_VERSION, REGS_CLKCTRL_BASE, 0x00000140)
  259. #define HW_CLKCTRL_VERSION_ADDR (REGS_CLKCTRL_BASE + 0x00000140)
  260. #define BP_CLKCTRL_VERSION_MAJOR 24
  261. #define BM_CLKCTRL_VERSION_MAJOR 0xFF000000
  262. #define BF_CLKCTRL_VERSION_MAJOR(v) \
  263. (((v) << 24) & BM_CLKCTRL_VERSION_MAJOR)
  264. #define BP_CLKCTRL_VERSION_MINOR 16
  265. #define BM_CLKCTRL_VERSION_MINOR 0x00FF0000
  266. #define BF_CLKCTRL_VERSION_MINOR(v) \
  267. (((v) << 16) & BM_CLKCTRL_VERSION_MINOR)
  268. #define BP_CLKCTRL_VERSION_STEP 0
  269. #define BM_CLKCTRL_VERSION_STEP 0x0000FFFF
  270. #define BF_CLKCTRL_VERSION_STEP(v) \
  271. (((v) << 0) & BM_CLKCTRL_VERSION_STEP)
  272. #endif /* __ARCH_ARM___CLKCTRL_H */