/dts/arm/st/l4/stm32l4r5.dtsi
https://github.com/methodpark/zephyr · Device Tree · 235 lines · 204 code · 26 blank · 5 comment · 0 complexity · 8772ee41102a3421dd9d8ed01cc81ccd MD5 · raw file
- /*
- * Copyright (c) 2018 Pushpal Sidhu
- *
- * SPDX-License-Identifier: Apache-2.0
- */
- #include <mem.h>
- #include <st/l4/stm32l4.dtsi>
- / {
- sram0: memory@20000000 {
- reg = <0x20000000 DT_SIZE_K(640)>;
- };
- soc {
- flash-controller@40022000 {
- flash0: flash@8000000 {
- erase-block-size = <4096>;
- };
- };
- pinctrl: pin-controller@48000000 {
- gpiod: gpio@48000c00 {
- compatible = "st,stm32-gpio";
- gpio-controller;
- #gpio-cells = <2>;
- reg = <0x48000c00 0x400>;
- clocks = <&rcc STM32_CLOCK_BUS_AHB2 0x00000008>;
- label = "GPIOD";
- };
- gpioe: gpio@48001000 {
- compatible = "st,stm32-gpio";
- gpio-controller;
- #gpio-cells = <2>;
- reg = <0x48001000 0x400>;
- clocks = <&rcc STM32_CLOCK_BUS_AHB2 0x00000010>;
- label = "GPIOE";
- };
- gpiof: gpio@48001400 {
- compatible = "st,stm32-gpio";
- gpio-controller;
- #gpio-cells = <2>;
- reg = <0x48001400 0x400>;
- clocks = <&rcc STM32_CLOCK_BUS_AHB2 0x00000020>;
- label = "GPIOF";
- };
- gpiog: gpio@48001800 {
- compatible = "st,stm32-gpio";
- gpio-controller;
- #gpio-cells = <2>;
- reg = <0x48001800 0x400>;
- clocks = <&rcc STM32_CLOCK_BUS_AHB2 0x00000040>;
- label = "GPIOG";
- };
- };
- usart3: serial@40004800 {
- compatible = "st,stm32-usart", "st,stm32-uart";
- reg = <0x40004800 0x400>;
- clocks = <&rcc STM32_CLOCK_BUS_APB1 0x00040000>;
- interrupts = <39 0>;
- status = "disabled";
- label = "UART_3";
- };
- uart4: serial@40004c00 {
- compatible = "st,stm32-uart";
- reg = <0x40004c00 0x400>;
- clocks = <&rcc STM32_CLOCK_BUS_APB1 0x00080000>;
- interrupts = <52 0>;
- status = "disabled";
- label = "UART_4";
- };
- uart5: serial@40005000 {
- compatible = "st,stm32-uart";
- reg = <0x40005000 0x400>;
- clocks = <&rcc STM32_CLOCK_BUS_APB1 0x00100000>;
- interrupts = <53 0>;
- status = "disabled";
- label = "UART_5";
- };
- i2c2: i2c@40005800 {
- compatible = "st,stm32-i2c-v2";
- clock-frequency = <I2C_BITRATE_STANDARD>;
- #address-cells = <1>;
- #size-cells = <0>;
- reg = <0x40005800 0x400>;
- clocks = <&rcc STM32_CLOCK_BUS_APB1 0x00400000>;
- interrupts = <33 0>, <34 0>;
- interrupt-names = "event", "error";
- status = "disabled";
- label= "I2C_2";
- };
- i2c4: i2c@40008400 {
- compatible = "st,stm32-i2c-v2";
- clock-frequency = <I2C_BITRATE_STANDARD>;
- #address-cells = <1>;
- #size-cells = <0>;
- reg = <0x40008400 0x400>;
- clocks = <&rcc STM32_CLOCK_BUS_APB1_2 0x00000002>;
- interrupts = <83 0>, <84 0>;
- interrupt-names = "event", "error";
- status = "disabled";
- label= "I2C_4";
- };
- spi2: spi@40003800 {
- compatible = "st,stm32-spi-fifo", "st,stm32-spi";
- #address-cells = <1>;
- #size-cells = <0>;
- reg = <0x40003800 0x400>;
- clocks = <&rcc STM32_CLOCK_BUS_APB1 0x00004000>;
- interrupts = <36 5>;
- status = "disabled";
- label = "SPI_2";
- };
- spi3: spi@40003c00 {
- compatible = "st,stm32-spi-fifo", "st,stm32-spi";
- #address-cells = <1>;
- #size-cells = <0>;
- reg = <0x40003c00 0x400>;
- clocks = <&rcc STM32_CLOCK_BUS_APB1 0x00008000>;
- interrupts = <51 5>;
- status = "disabled";
- label = "SPI_3";
- };
- timers3: timers@40000400 {
- compatible = "st,stm32-timers";
- reg = <0x40000400 0x400>;
- clocks = <&rcc STM32_CLOCK_BUS_APB1 0x00000002>;
- status = "disabled";
- label = "TIMERS_3";
- pwm {
- compatible = "st,stm32-pwm";
- status = "disabled";
- st,prescaler = <0>;
- label = "PWM_3";
- #pwm-cells = <2>;
- };
- };
- timers4: timers@40000800 {
- compatible = "st,stm32-timers";
- reg = <0x40000800 0x400>;
- clocks = <&rcc STM32_CLOCK_BUS_APB1 0x00000004>;
- status = "disabled";
- label = "TIMERS_4";
- pwm {
- compatible = "st,stm32-pwm";
- status = "disabled";
- st,prescaler = <0>;
- label = "PWM_4";
- #pwm-cells = <2>;
- };
- };
- timers5: timers@40000c00 {
- compatible = "st,stm32-timers";
- reg = <0x40000c00 0x400>;
- clocks = <&rcc STM32_CLOCK_BUS_APB1 0x00000008>;
- status = "disabled";
- label = "TIMERS_5";
- pwm {
- compatible = "st,stm32-pwm";
- status = "disabled";
- st,prescaler = <0>;
- label = "PWM_5";
- #pwm-cells = <2>;
- };
- };
- timers8: timers@40013400 {
- compatible = "st,stm32-timers";
- reg = <0x40013400 0x400>;
- clocks = <&rcc STM32_CLOCK_BUS_APB2 0x00002000>;
- status = "disabled";
- label = "TIMERS_8";
- pwm {
- compatible = "st,stm32-pwm";
- status = "disabled";
- st,prescaler = <10000>;
- label = "PWM_8";
- #pwm-cells = <2>;
- };
- };
- timers17: timers@40014800 {
- compatible = "st,stm32-timers";
- reg = <0x40014800 0x400>;
- clocks = <&rcc STM32_CLOCK_BUS_APB2 0x00040000>;
- status = "disabled";
- label = "TIMERS_17";
- pwm {
- compatible = "st,stm32-pwm";
- status = "disabled";
- st,prescaler = <10000>;
- label = "PWM_17";
- #pwm-cells = <2>;
- };
- };
- usbotg_fs: otgfs@50000000 {
- compatible = "st,stm32-otgfs";
- reg = <0x50000000 0x40000>;
- interrupts = <67 0>;
- interrupt-names = "otgfs";
- num-bidir-endpoints = <6>;
- ram-size = <1280>;
- maximum-speed = "full-speed";
- clocks = <&rcc STM32_CLOCK_BUS_AHB2 0x00001000>;
- phys = <&otgfs_phy>;
- status = "disabled";
- label= "OTGFS";
- };
- };
- otgfs_phy: otgfs_phy {
- compatible = "usb-nop-xceiv";
- #phy-cells = <0>;
- label = "OTGFS_PHY";
- };
- };