PageRenderTime 25ms CodeModel.GetById 49ms RepoModel.GetById 1ms app.codeStats 0ms

/arch/powerpc/platforms/cell/setup.c

https://gitlab.com/Sean.W/pru-linux-drivers
C | 291 lines | 212 code | 49 blank | 30 comment | 34 complexity | 17eb1d00898128e65f96a26da53db4af MD5 | raw file
  1. /*
  2. * linux/arch/powerpc/platforms/cell/cell_setup.c
  3. *
  4. * Copyright (C) 1995 Linus Torvalds
  5. * Adapted from 'alpha' version by Gary Thomas
  6. * Modified by Cort Dougan (cort@cs.nmt.edu)
  7. * Modified by PPC64 Team, IBM Corp
  8. * Modified by Cell Team, IBM Deutschland Entwicklung GmbH
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License
  12. * as published by the Free Software Foundation; either version
  13. * 2 of the License, or (at your option) any later version.
  14. */
  15. #undef DEBUG
  16. #include <linux/sched.h>
  17. #include <linux/kernel.h>
  18. #include <linux/mm.h>
  19. #include <linux/stddef.h>
  20. #include <linux/unistd.h>
  21. #include <linux/slab.h>
  22. #include <linux/user.h>
  23. #include <linux/reboot.h>
  24. #include <linux/init.h>
  25. #include <linux/delay.h>
  26. #include <linux/irq.h>
  27. #include <linux/seq_file.h>
  28. #include <linux/root_dev.h>
  29. #include <linux/console.h>
  30. #include <linux/mutex.h>
  31. #include <linux/memory_hotplug.h>
  32. #include <linux/of_platform.h>
  33. #include <asm/mmu.h>
  34. #include <asm/processor.h>
  35. #include <asm/io.h>
  36. #include <asm/pgtable.h>
  37. #include <asm/prom.h>
  38. #include <asm/rtas.h>
  39. #include <asm/pci-bridge.h>
  40. #include <asm/iommu.h>
  41. #include <asm/dma.h>
  42. #include <asm/machdep.h>
  43. #include <asm/time.h>
  44. #include <asm/nvram.h>
  45. #include <asm/cputable.h>
  46. #include <asm/ppc-pci.h>
  47. #include <asm/irq.h>
  48. #include <asm/spu.h>
  49. #include <asm/spu_priv1.h>
  50. #include <asm/udbg.h>
  51. #include <asm/mpic.h>
  52. #include <asm/cell-regs.h>
  53. #include "interrupt.h"
  54. #include "pervasive.h"
  55. #include "ras.h"
  56. #include "io-workarounds.h"
  57. #ifdef DEBUG
  58. #define DBG(fmt...) udbg_printf(fmt)
  59. #else
  60. #define DBG(fmt...)
  61. #endif
  62. static void cell_show_cpuinfo(struct seq_file *m)
  63. {
  64. struct device_node *root;
  65. const char *model = "";
  66. root = of_find_node_by_path("/");
  67. if (root)
  68. model = of_get_property(root, "model", NULL);
  69. seq_printf(m, "machine\t\t: CHRP %s\n", model);
  70. of_node_put(root);
  71. }
  72. static void cell_progress(char *s, unsigned short hex)
  73. {
  74. printk("*** %04x : %s\n", hex, s ? s : "");
  75. }
  76. static void cell_fixup_pcie_rootcomplex(struct pci_dev *dev)
  77. {
  78. struct pci_controller *hose;
  79. const char *s;
  80. int i;
  81. if (!machine_is(cell))
  82. return;
  83. /* We're searching for a direct child of the PHB */
  84. if (dev->bus->self != NULL || dev->devfn != 0)
  85. return;
  86. hose = pci_bus_to_host(dev->bus);
  87. if (hose == NULL)
  88. return;
  89. /* Only on PCIE */
  90. if (!of_device_is_compatible(hose->dn, "pciex"))
  91. return;
  92. /* And only on axon */
  93. s = of_get_property(hose->dn, "model", NULL);
  94. if (!s || strcmp(s, "Axon") != 0)
  95. return;
  96. for (i = 0; i < PCI_BRIDGE_RESOURCES; i++) {
  97. dev->resource[i].start = dev->resource[i].end = 0;
  98. dev->resource[i].flags = 0;
  99. }
  100. printk(KERN_DEBUG "PCI: Hiding resources on Axon PCIE RC %s\n",
  101. pci_name(dev));
  102. }
  103. DECLARE_PCI_FIXUP_HEADER(PCI_ANY_ID, PCI_ANY_ID, cell_fixup_pcie_rootcomplex);
  104. static int __devinit cell_setup_phb(struct pci_controller *phb)
  105. {
  106. const char *model;
  107. struct device_node *np;
  108. int rc = rtas_setup_phb(phb);
  109. if (rc)
  110. return rc;
  111. np = phb->dn;
  112. model = of_get_property(np, "model", NULL);
  113. if (model == NULL || strcmp(np->name, "pci"))
  114. return 0;
  115. /* Setup workarounds for spider */
  116. if (strcmp(model, "Spider"))
  117. return 0;
  118. iowa_register_bus(phb, &spiderpci_ops, &spiderpci_iowa_init,
  119. (void *)SPIDER_PCI_REG_BASE);
  120. io_workaround_init();
  121. return 0;
  122. }
  123. static int __init cell_publish_devices(void)
  124. {
  125. struct device_node *root = of_find_node_by_path("/");
  126. struct device_node *np;
  127. int node;
  128. /* Publish OF platform devices for southbridge IOs */
  129. of_platform_bus_probe(NULL, NULL, NULL);
  130. /* On spider based blades, we need to manually create the OF
  131. * platform devices for the PCI host bridges
  132. */
  133. for_each_child_of_node(root, np) {
  134. if (np->type == NULL || (strcmp(np->type, "pci") != 0 &&
  135. strcmp(np->type, "pciex") != 0))
  136. continue;
  137. of_platform_device_create(np, NULL, NULL);
  138. }
  139. /* There is no device for the MIC memory controller, thus we create
  140. * a platform device for it to attach the EDAC driver to.
  141. */
  142. for_each_online_node(node) {
  143. if (cbe_get_cpu_mic_tm_regs(cbe_node_to_cpu(node)) == NULL)
  144. continue;
  145. platform_device_register_simple("cbe-mic", node, NULL, 0);
  146. }
  147. return 0;
  148. }
  149. machine_subsys_initcall(cell, cell_publish_devices);
  150. static void cell_mpic_cascade(unsigned int irq, struct irq_desc *desc)
  151. {
  152. struct mpic *mpic = desc->handler_data;
  153. unsigned int virq;
  154. virq = mpic_get_one_irq(mpic);
  155. if (virq != NO_IRQ)
  156. generic_handle_irq(virq);
  157. desc->chip->eoi(irq);
  158. }
  159. static void __init mpic_init_IRQ(void)
  160. {
  161. struct device_node *dn;
  162. struct mpic *mpic;
  163. unsigned int virq;
  164. for (dn = NULL;
  165. (dn = of_find_node_by_name(dn, "interrupt-controller"));) {
  166. if (!of_device_is_compatible(dn, "CBEA,platform-open-pic"))
  167. continue;
  168. /* The MPIC driver will get everything it needs from the
  169. * device-tree, just pass 0 to all arguments
  170. */
  171. mpic = mpic_alloc(dn, 0, 0, 0, 0, " MPIC ");
  172. if (mpic == NULL)
  173. continue;
  174. mpic_init(mpic);
  175. virq = irq_of_parse_and_map(dn, 0);
  176. if (virq == NO_IRQ)
  177. continue;
  178. printk(KERN_INFO "%s : hooking up to IRQ %d\n",
  179. dn->full_name, virq);
  180. set_irq_data(virq, mpic);
  181. set_irq_chained_handler(virq, cell_mpic_cascade);
  182. }
  183. }
  184. static void __init cell_init_irq(void)
  185. {
  186. iic_init_IRQ();
  187. spider_init_IRQ();
  188. mpic_init_IRQ();
  189. }
  190. static void __init cell_set_dabrx(void)
  191. {
  192. mtspr(SPRN_DABRX, DABRX_KERNEL | DABRX_USER);
  193. }
  194. static void __init cell_setup_arch(void)
  195. {
  196. #ifdef CONFIG_SPU_BASE
  197. spu_priv1_ops = &spu_priv1_mmio_ops;
  198. spu_management_ops = &spu_management_of_ops;
  199. #endif
  200. cbe_regs_init();
  201. cell_set_dabrx();
  202. #ifdef CONFIG_CBE_RAS
  203. cbe_ras_init();
  204. #endif
  205. #ifdef CONFIG_SMP
  206. smp_init_cell();
  207. #endif
  208. /* init to some ~sane value until calibrate_delay() runs */
  209. loops_per_jiffy = 50000000;
  210. /* Find and initialize PCI host bridges */
  211. init_pci_config_tokens();
  212. cbe_pervasive_init();
  213. #ifdef CONFIG_DUMMY_CONSOLE
  214. conswitchp = &dummy_con;
  215. #endif
  216. mmio_nvram_init();
  217. }
  218. static int __init cell_probe(void)
  219. {
  220. unsigned long root = of_get_flat_dt_root();
  221. if (!of_flat_dt_is_compatible(root, "IBM,CBEA") &&
  222. !of_flat_dt_is_compatible(root, "IBM,CPBW-1.0"))
  223. return 0;
  224. hpte_init_native();
  225. return 1;
  226. }
  227. define_machine(cell) {
  228. .name = "Cell",
  229. .probe = cell_probe,
  230. .setup_arch = cell_setup_arch,
  231. .show_cpuinfo = cell_show_cpuinfo,
  232. .restart = rtas_restart,
  233. .power_off = rtas_power_off,
  234. .halt = rtas_halt,
  235. .get_boot_time = rtas_get_boot_time,
  236. .get_rtc_time = rtas_get_rtc_time,
  237. .set_rtc_time = rtas_set_rtc_time,
  238. .calibrate_decr = generic_calibrate_decr,
  239. .progress = cell_progress,
  240. .init_IRQ = cell_init_irq,
  241. .pci_setup_phb = cell_setup_phb,
  242. };