PageRenderTime 26ms CodeModel.GetById 24ms RepoModel.GetById 1ms app.codeStats 0ms

/drivers/edac/octeon_edac-lmc.c

https://gitlab.com/webhaikal/SenseiOneplus3
C | 353 lines | 285 code | 54 blank | 14 comment | 46 complexity | 16ae45ed8504bce0db69236d3d57c22f MD5 | raw file
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * Copyright (C) 2009 Wind River Systems,
  7. * written by Ralf Baechle <ralf@linux-mips.org>
  8. *
  9. * Copyright (c) 2013 by Cisco Systems, Inc.
  10. * All rights reserved.
  11. */
  12. #include <linux/module.h>
  13. #include <linux/init.h>
  14. #include <linux/slab.h>
  15. #include <linux/io.h>
  16. #include <linux/edac.h>
  17. #include <linux/ctype.h>
  18. #include <asm/octeon/octeon.h>
  19. #include <asm/octeon/cvmx-lmcx-defs.h>
  20. #include "edac_core.h"
  21. #include "edac_module.h"
  22. #define OCTEON_MAX_MC 4
  23. #define to_mci(k) container_of(k, struct mem_ctl_info, dev)
  24. struct octeon_lmc_pvt {
  25. unsigned long inject;
  26. unsigned long error_type;
  27. unsigned long dimm;
  28. unsigned long rank;
  29. unsigned long bank;
  30. unsigned long row;
  31. unsigned long col;
  32. };
  33. static void octeon_lmc_edac_poll(struct mem_ctl_info *mci)
  34. {
  35. union cvmx_lmcx_mem_cfg0 cfg0;
  36. bool do_clear = false;
  37. char msg[64];
  38. cfg0.u64 = cvmx_read_csr(CVMX_LMCX_MEM_CFG0(mci->mc_idx));
  39. if (cfg0.s.sec_err || cfg0.s.ded_err) {
  40. union cvmx_lmcx_fadr fadr;
  41. fadr.u64 = cvmx_read_csr(CVMX_LMCX_FADR(mci->mc_idx));
  42. snprintf(msg, sizeof(msg),
  43. "DIMM %d rank %d bank %d row %d col %d",
  44. fadr.cn30xx.fdimm, fadr.cn30xx.fbunk,
  45. fadr.cn30xx.fbank, fadr.cn30xx.frow, fadr.cn30xx.fcol);
  46. }
  47. if (cfg0.s.sec_err) {
  48. edac_mc_handle_error(HW_EVENT_ERR_CORRECTED, mci, 1, 0, 0, 0,
  49. -1, -1, -1, msg, "");
  50. cfg0.s.sec_err = -1; /* Done, re-arm */
  51. do_clear = true;
  52. }
  53. if (cfg0.s.ded_err) {
  54. edac_mc_handle_error(HW_EVENT_ERR_UNCORRECTED, mci, 1, 0, 0, 0,
  55. -1, -1, -1, msg, "");
  56. cfg0.s.ded_err = -1; /* Done, re-arm */
  57. do_clear = true;
  58. }
  59. if (do_clear)
  60. cvmx_write_csr(CVMX_LMCX_MEM_CFG0(mci->mc_idx), cfg0.u64);
  61. }
  62. static void octeon_lmc_edac_poll_o2(struct mem_ctl_info *mci)
  63. {
  64. struct octeon_lmc_pvt *pvt = mci->pvt_info;
  65. union cvmx_lmcx_int int_reg;
  66. bool do_clear = false;
  67. char msg[64];
  68. if (!pvt->inject)
  69. int_reg.u64 = cvmx_read_csr(CVMX_LMCX_INT(mci->mc_idx));
  70. else {
  71. if (pvt->error_type == 1)
  72. int_reg.s.sec_err = 1;
  73. if (pvt->error_type == 2)
  74. int_reg.s.ded_err = 1;
  75. }
  76. if (int_reg.s.sec_err || int_reg.s.ded_err) {
  77. union cvmx_lmcx_fadr fadr;
  78. if (likely(!pvt->inject))
  79. fadr.u64 = cvmx_read_csr(CVMX_LMCX_FADR(mci->mc_idx));
  80. else {
  81. fadr.cn61xx.fdimm = pvt->dimm;
  82. fadr.cn61xx.fbunk = pvt->rank;
  83. fadr.cn61xx.fbank = pvt->bank;
  84. fadr.cn61xx.frow = pvt->row;
  85. fadr.cn61xx.fcol = pvt->col;
  86. }
  87. snprintf(msg, sizeof(msg),
  88. "DIMM %d rank %d bank %d row %d col %d",
  89. fadr.cn61xx.fdimm, fadr.cn61xx.fbunk,
  90. fadr.cn61xx.fbank, fadr.cn61xx.frow, fadr.cn61xx.fcol);
  91. }
  92. if (int_reg.s.sec_err) {
  93. edac_mc_handle_error(HW_EVENT_ERR_CORRECTED, mci, 1, 0, 0, 0,
  94. -1, -1, -1, msg, "");
  95. int_reg.s.sec_err = -1; /* Done, re-arm */
  96. do_clear = true;
  97. }
  98. if (int_reg.s.ded_err) {
  99. edac_mc_handle_error(HW_EVENT_ERR_UNCORRECTED, mci, 1, 0, 0, 0,
  100. -1, -1, -1, msg, "");
  101. int_reg.s.ded_err = -1; /* Done, re-arm */
  102. do_clear = true;
  103. }
  104. if (do_clear) {
  105. if (likely(!pvt->inject))
  106. cvmx_write_csr(CVMX_LMCX_INT(mci->mc_idx), int_reg.u64);
  107. else
  108. pvt->inject = 0;
  109. }
  110. }
  111. /************************ MC SYSFS parts ***********************************/
  112. /* Only a couple naming differences per template, so very similar */
  113. #define TEMPLATE_SHOW(reg) \
  114. static ssize_t octeon_mc_inject_##reg##_show(struct device *dev, \
  115. struct device_attribute *attr, \
  116. char *data) \
  117. { \
  118. struct mem_ctl_info *mci = to_mci(dev); \
  119. struct octeon_lmc_pvt *pvt = mci->pvt_info; \
  120. return sprintf(data, "%016llu\n", (u64)pvt->reg); \
  121. }
  122. #define TEMPLATE_STORE(reg) \
  123. static ssize_t octeon_mc_inject_##reg##_store(struct device *dev, \
  124. struct device_attribute *attr, \
  125. const char *data, size_t count) \
  126. { \
  127. struct mem_ctl_info *mci = to_mci(dev); \
  128. struct octeon_lmc_pvt *pvt = mci->pvt_info; \
  129. if (isdigit(*data)) { \
  130. if (!kstrtoul(data, 0, &pvt->reg)) \
  131. return count; \
  132. } \
  133. return 0; \
  134. }
  135. TEMPLATE_SHOW(inject);
  136. TEMPLATE_STORE(inject);
  137. TEMPLATE_SHOW(dimm);
  138. TEMPLATE_STORE(dimm);
  139. TEMPLATE_SHOW(bank);
  140. TEMPLATE_STORE(bank);
  141. TEMPLATE_SHOW(rank);
  142. TEMPLATE_STORE(rank);
  143. TEMPLATE_SHOW(row);
  144. TEMPLATE_STORE(row);
  145. TEMPLATE_SHOW(col);
  146. TEMPLATE_STORE(col);
  147. static ssize_t octeon_mc_inject_error_type_store(struct device *dev,
  148. struct device_attribute *attr,
  149. const char *data,
  150. size_t count)
  151. {
  152. struct mem_ctl_info *mci = to_mci(dev);
  153. struct octeon_lmc_pvt *pvt = mci->pvt_info;
  154. if (!strncmp(data, "single", 6))
  155. pvt->error_type = 1;
  156. else if (!strncmp(data, "double", 6))
  157. pvt->error_type = 2;
  158. return count;
  159. }
  160. static ssize_t octeon_mc_inject_error_type_show(struct device *dev,
  161. struct device_attribute *attr,
  162. char *data)
  163. {
  164. struct mem_ctl_info *mci = to_mci(dev);
  165. struct octeon_lmc_pvt *pvt = mci->pvt_info;
  166. if (pvt->error_type == 1)
  167. return sprintf(data, "single");
  168. else if (pvt->error_type == 2)
  169. return sprintf(data, "double");
  170. return 0;
  171. }
  172. static DEVICE_ATTR(inject, S_IRUGO | S_IWUSR,
  173. octeon_mc_inject_inject_show, octeon_mc_inject_inject_store);
  174. static DEVICE_ATTR(error_type, S_IRUGO | S_IWUSR,
  175. octeon_mc_inject_error_type_show, octeon_mc_inject_error_type_store);
  176. static DEVICE_ATTR(dimm, S_IRUGO | S_IWUSR,
  177. octeon_mc_inject_dimm_show, octeon_mc_inject_dimm_store);
  178. static DEVICE_ATTR(rank, S_IRUGO | S_IWUSR,
  179. octeon_mc_inject_rank_show, octeon_mc_inject_rank_store);
  180. static DEVICE_ATTR(bank, S_IRUGO | S_IWUSR,
  181. octeon_mc_inject_bank_show, octeon_mc_inject_bank_store);
  182. static DEVICE_ATTR(row, S_IRUGO | S_IWUSR,
  183. octeon_mc_inject_row_show, octeon_mc_inject_row_store);
  184. static DEVICE_ATTR(col, S_IRUGO | S_IWUSR,
  185. octeon_mc_inject_col_show, octeon_mc_inject_col_store);
  186. static int octeon_set_mc_sysfs_attributes(struct mem_ctl_info *mci)
  187. {
  188. int rc;
  189. rc = device_create_file(&mci->dev, &dev_attr_inject);
  190. if (rc < 0)
  191. return rc;
  192. rc = device_create_file(&mci->dev, &dev_attr_error_type);
  193. if (rc < 0)
  194. return rc;
  195. rc = device_create_file(&mci->dev, &dev_attr_dimm);
  196. if (rc < 0)
  197. return rc;
  198. rc = device_create_file(&mci->dev, &dev_attr_rank);
  199. if (rc < 0)
  200. return rc;
  201. rc = device_create_file(&mci->dev, &dev_attr_bank);
  202. if (rc < 0)
  203. return rc;
  204. rc = device_create_file(&mci->dev, &dev_attr_row);
  205. if (rc < 0)
  206. return rc;
  207. rc = device_create_file(&mci->dev, &dev_attr_col);
  208. if (rc < 0)
  209. return rc;
  210. return 0;
  211. }
  212. static int octeon_lmc_edac_probe(struct platform_device *pdev)
  213. {
  214. struct mem_ctl_info *mci;
  215. struct edac_mc_layer layers[1];
  216. int mc = pdev->id;
  217. opstate_init();
  218. layers[0].type = EDAC_MC_LAYER_CHANNEL;
  219. layers[0].size = 1;
  220. layers[0].is_virt_csrow = false;
  221. if (OCTEON_IS_MODEL(OCTEON_FAM_1_PLUS)) {
  222. union cvmx_lmcx_mem_cfg0 cfg0;
  223. cfg0.u64 = cvmx_read_csr(CVMX_LMCX_MEM_CFG0(0));
  224. if (!cfg0.s.ecc_ena) {
  225. dev_info(&pdev->dev, "Disabled (ECC not enabled)\n");
  226. return 0;
  227. }
  228. mci = edac_mc_alloc(mc, ARRAY_SIZE(layers), layers, sizeof(struct octeon_lmc_pvt));
  229. if (!mci)
  230. return -ENXIO;
  231. mci->pdev = &pdev->dev;
  232. mci->dev_name = dev_name(&pdev->dev);
  233. mci->mod_name = "octeon-lmc";
  234. mci->ctl_name = "octeon-lmc-err";
  235. mci->edac_check = octeon_lmc_edac_poll;
  236. if (edac_mc_add_mc(mci)) {
  237. dev_err(&pdev->dev, "edac_mc_add_mc() failed\n");
  238. edac_mc_free(mci);
  239. return -ENXIO;
  240. }
  241. if (octeon_set_mc_sysfs_attributes(mci)) {
  242. dev_err(&pdev->dev, "octeon_set_mc_sysfs_attributes() failed\n");
  243. return -ENXIO;
  244. }
  245. cfg0.u64 = cvmx_read_csr(CVMX_LMCX_MEM_CFG0(mc));
  246. cfg0.s.intr_ded_ena = 0; /* We poll */
  247. cfg0.s.intr_sec_ena = 0;
  248. cvmx_write_csr(CVMX_LMCX_MEM_CFG0(mc), cfg0.u64);
  249. } else {
  250. /* OCTEON II */
  251. union cvmx_lmcx_int_en en;
  252. union cvmx_lmcx_config config;
  253. config.u64 = cvmx_read_csr(CVMX_LMCX_CONFIG(0));
  254. if (!config.s.ecc_ena) {
  255. dev_info(&pdev->dev, "Disabled (ECC not enabled)\n");
  256. return 0;
  257. }
  258. mci = edac_mc_alloc(mc, ARRAY_SIZE(layers), layers, sizeof(struct octeon_lmc_pvt));
  259. if (!mci)
  260. return -ENXIO;
  261. mci->pdev = &pdev->dev;
  262. mci->dev_name = dev_name(&pdev->dev);
  263. mci->mod_name = "octeon-lmc";
  264. mci->ctl_name = "co_lmc_err";
  265. mci->edac_check = octeon_lmc_edac_poll_o2;
  266. if (edac_mc_add_mc(mci)) {
  267. dev_err(&pdev->dev, "edac_mc_add_mc() failed\n");
  268. edac_mc_free(mci);
  269. return -ENXIO;
  270. }
  271. if (octeon_set_mc_sysfs_attributes(mci)) {
  272. dev_err(&pdev->dev, "octeon_set_mc_sysfs_attributes() failed\n");
  273. return -ENXIO;
  274. }
  275. en.u64 = cvmx_read_csr(CVMX_LMCX_MEM_CFG0(mc));
  276. en.s.intr_ded_ena = 0; /* We poll */
  277. en.s.intr_sec_ena = 0;
  278. cvmx_write_csr(CVMX_LMCX_MEM_CFG0(mc), en.u64);
  279. }
  280. platform_set_drvdata(pdev, mci);
  281. return 0;
  282. }
  283. static int octeon_lmc_edac_remove(struct platform_device *pdev)
  284. {
  285. struct mem_ctl_info *mci = platform_get_drvdata(pdev);
  286. edac_mc_del_mc(&pdev->dev);
  287. edac_mc_free(mci);
  288. return 0;
  289. }
  290. static struct platform_driver octeon_lmc_edac_driver = {
  291. .probe = octeon_lmc_edac_probe,
  292. .remove = octeon_lmc_edac_remove,
  293. .driver = {
  294. .name = "octeon_lmc_edac",
  295. }
  296. };
  297. module_platform_driver(octeon_lmc_edac_driver);
  298. MODULE_LICENSE("GPL");
  299. MODULE_AUTHOR("Ralf Baechle <ralf@linux-mips.org>");