PageRenderTime 44ms CodeModel.GetById 16ms RepoModel.GetById 0ms app.codeStats 0ms

/u-boot-2014.07/include/configs/VCMA9.h

https://gitlab.com/pine64-android/brandy
C Header | 234 lines | 130 code | 46 blank | 58 comment | 0 complexity | 3ecf6c9ad01b2533d36305f828368fbf MD5 | raw file
  1. /*
  2. * (C) Copyright 2002, 2003
  3. * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
  4. * Marius Groeger <mgroeger@sysgo.de>
  5. * Gary Jennejohn <garyj@denx.de>
  6. * David Mueller <d.mueller@elsoft.ch>
  7. *
  8. * Configuation settings for the MPL VCMA9 board.
  9. *
  10. * SPDX-License-Identifier: GPL-2.0+
  11. */
  12. #ifndef __CONFIG_H
  13. #define __CONFIG_H
  14. #define MACH_TYPE_MPL_VCMA9 227
  15. /*
  16. * High Level Configuration Options
  17. * (easy to change)
  18. */
  19. #define CONFIG_ARM920T /* This is an ARM920T Core */
  20. #define CONFIG_S3C24X0 /* in a SAMSUNG S3C24x0-type SoC */
  21. #define CONFIG_S3C2410 /* specifically a SAMSUNG S3C2410 SoC */
  22. #define CONFIG_VCMA9 /* on a MPL VCMA9 Board */
  23. #define CONFIG_MACH_TYPE MACH_TYPE_MPL_VCMA9 /* Machine type */
  24. #define CONFIG_SYS_TEXT_BASE 0x0
  25. #define CONFIG_SYS_ARM_CACHE_WRITETHROUGH
  26. /* input clock of PLL (VCMA9 has 12MHz input clock) */
  27. #define CONFIG_SYS_CLK_FREQ 12000000
  28. #define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
  29. #define CONFIG_SETUP_MEMORY_TAGS
  30. #define CONFIG_INITRD_TAG
  31. /*
  32. * BOOTP options
  33. */
  34. #define CONFIG_BOOTP_BOOTFILESIZE
  35. #define CONFIG_BOOTP_BOOTPATH
  36. #define CONFIG_BOOTP_GATEWAY
  37. #define CONFIG_BOOTP_HOSTNAME
  38. /*
  39. * Command line configuration.
  40. */
  41. #include <config_cmd_default.h>
  42. #define CONFIG_CMD_CACHE
  43. #define CONFIG_CMD_EEPROM
  44. #define CONFIG_CMD_I2C
  45. #define CONFIG_CMD_USB
  46. #define CONFIG_CMD_REGINFO
  47. #define CONFIG_CMD_DATE
  48. #define CONFIG_CMD_ELF
  49. #define CONFIG_CMD_DHCP
  50. #define CONFIG_CMD_PING
  51. #define CONFIG_CMD_BSP
  52. #define CONFIG_CMD_NAND
  53. #define CONFIG_CMD_NAND_YAFFS
  54. #define CONFIG_BOARD_LATE_INIT
  55. #define CONFIG_SYS_HUSH_PARSER
  56. #define CONFIG_CMDLINE_EDITING
  57. /*
  58. * I2C stuff:
  59. * the MPL VCMA9 is equipped with an ATMEL 24C256 EEPROM at
  60. * address 0x50 with 16bit addressing
  61. */
  62. #define CONFIG_SYS_I2C
  63. /* we use the built-in I2C controller */
  64. #define CONFIG_SYS_I2C_S3C24X0
  65. #define CONFIG_SYS_I2C_S3C24X0_SPEED 100000 /* I2C speed */
  66. #define CONFIG_SYS_I2C_S3C24X0_SLAVE 0x7F /* I2C slave addr */
  67. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50
  68. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
  69. /* use EEPROM for environment vars */
  70. #define CONFIG_ENV_IS_IN_EEPROM 1
  71. /* environment starts at offset 0 */
  72. #define CONFIG_ENV_OFFSET 0x000
  73. /* 2KB should be more than enough */
  74. #define CONFIG_ENV_SIZE 0x800
  75. #undef CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW
  76. /* 64 bytes page write mode on 24C256 */
  77. #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 6
  78. #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
  79. /*
  80. * Hardware drivers
  81. */
  82. #define CONFIG_CS8900 /* we have a CS8900 on-board */
  83. #define CONFIG_CS8900_BASE 0x20000300
  84. #define CONFIG_CS8900_BUS16
  85. /*
  86. * select serial console configuration
  87. */
  88. #define CONFIG_S3C24X0_SERIAL
  89. #define CONFIG_SERIAL1 1 /* we use SERIAL 1 on VCMA9 */
  90. /* USB support (currently only works with D-cache off) */
  91. #define CONFIG_USB_OHCI
  92. #define CONFIG_USB_OHCI_S3C24XX
  93. #define CONFIG_USB_KEYBOARD
  94. #define CONFIG_USB_STORAGE
  95. #define CONFIG_DOS_PARTITION
  96. /* Enable needed helper functions */
  97. #define CONFIG_SYS_STDIO_DEREGISTER /* needs stdio_deregister */
  98. /* RTC */
  99. #define CONFIG_RTC_S3C24X0
  100. /* allow to overwrite serial and ethaddr */
  101. #define CONFIG_ENV_OVERWRITE
  102. #define CONFIG_BAUDRATE 9600
  103. #define CONFIG_BOOTDELAY 5
  104. #define CONFIG_BOOT_RETRY_TIME -1
  105. #define CONFIG_RESET_TO_RETRY
  106. #define CONFIG_ZERO_BOOTDELAY_CHECK
  107. #define CONFIG_NETMASK 255.255.255.0
  108. #define CONFIG_IPADDR 10.0.0.110
  109. #define CONFIG_SERVERIP 10.0.0.1
  110. #if defined(CONFIG_CMD_KGDB)
  111. /* speed to run kgdb serial port */
  112. #define CONFIG_KGDB_BAUDRATE 115200
  113. #endif
  114. /* Miscellaneous configurable options */
  115. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  116. #define CONFIG_SYS_PROMPT "VCMA9 # "
  117. #define CONFIG_SYS_CBSIZE 256
  118. /* Print Buffer Size */
  119. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
  120. #define CONFIG_SYS_MAXARGS 16
  121. /* Boot Argument Buffer Size */
  122. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
  123. #define CONFIG_DISPLAY_CPUINFO /* Display cpu info */
  124. #define CONFIG_DISPLAY_BOARDINFO /* Display board info */
  125. #define CONFIG_SYS_MEMTEST_START 0x30000000 /* memtest works on */
  126. #define CONFIG_SYS_MEMTEST_END 0x31FFFFFF /* 32 MB in DRAM */
  127. #define CONFIG_SYS_ALT_MEMTEST
  128. #define CONFIG_SYS_LOAD_ADDR 0x30800000
  129. /* we configure PWM Timer 4 to 1ms 1000Hz */
  130. /* support additional compression methods */
  131. #define CONFIG_BZIP2
  132. #define CONFIG_LZO
  133. #define CONFIG_LZMA
  134. /* Ident */
  135. /*#define VERSION_TAG "released"*/
  136. #define VERSION_TAG "unstable"
  137. #define CONFIG_IDENT_STRING "\n(c) 2003 - 2011 by MPL AG Switzerland, " \
  138. "MEV-10080-001 " VERSION_TAG
  139. /* Physical Memory Map */
  140. #define CONFIG_NR_DRAM_BANKS 1 /* we have 1 bank of DRAM */
  141. #define PHYS_SDRAM_1 0x30000000 /* SDRAM Bank #1 */
  142. #define PHYS_FLASH_1 0x00000000 /* Flash Bank #1 */
  143. #define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1
  144. /* FLASH and environment organization */
  145. #define CONFIG_SYS_FLASH_CFI
  146. #define CONFIG_FLASH_CFI_DRIVER
  147. #define CONFIG_FLASH_CFI_LEGACY
  148. #define CONFIG_SYS_FLASH_LEGACY_512Kx16
  149. #define CONFIG_FLASH_SHOW_PROGRESS 45
  150. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
  151. #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
  152. #define CONFIG_SYS_MAX_FLASH_SECT (19)
  153. /*
  154. * Size of malloc() pool
  155. * BZIP2 / LZO / LZMA need a lot of RAM
  156. */
  157. #define CONFIG_SYS_MALLOC_LEN (4 * 1024 * 1024)
  158. #define CONFIG_SYS_MONITOR_LEN (512 * 1024)
  159. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
  160. /* NAND configuration */
  161. #ifdef CONFIG_CMD_NAND
  162. #define CONFIG_NAND_S3C2410
  163. #define CONFIG_SYS_S3C2410_NAND_HWECC
  164. #define CONFIG_SYS_MAX_NAND_DEVICE 1
  165. #define CONFIG_SYS_NAND_BASE 0x4E000000
  166. #define CONFIG_S3C24XX_CUSTOM_NAND_TIMING
  167. #define CONFIG_S3C24XX_TACLS 1
  168. #define CONFIG_S3C24XX_TWRPH0 5
  169. #define CONFIG_S3C24XX_TWRPH1 3
  170. #endif
  171. #define MULTI_PURPOSE_SOCKET_ADDR 0x08000000
  172. /* File system */
  173. #define CONFIG_CMD_FAT
  174. #define CONFIG_CMD_EXT2
  175. #define CONFIG_CMD_UBI
  176. #define CONFIG_CMD_UBIFS
  177. #define CONFIG_CMD_JFFS2
  178. #define CONFIG_YAFFS2
  179. #define CONFIG_RBTREE
  180. #define CONFIG_MTD_DEVICE /* needed for mtdparts commands */
  181. #define CONFIG_MTD_PARTITIONS
  182. #define CONFIG_CMD_MTDPARTS
  183. #define CONFIG_LZO
  184. #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
  185. #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_SDRAM_BASE + 0x1000 - \
  186. GENERATED_GBL_DATA_SIZE)
  187. #define CONFIG_BOARD_EARLY_INIT_F
  188. #endif /* __CONFIG_H */