PageRenderTime 51ms CodeModel.GetById 25ms RepoModel.GetById 0ms app.codeStats 0ms

/tests/test_arm.c

https://gitlab.com/pranith/capstone
C | 298 lines | 198 code | 40 blank | 60 comment | 39 complexity | fc17292b89b0923df32b68a07025590b MD5 | raw file
  1. /* Capstone Disassembler Engine */
  2. /* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013> */
  3. #include <stdio.h>
  4. #include <stdlib.h>
  5. #include "../myinttypes.h"
  6. #include <capstone.h>
  7. static csh handle;
  8. struct platform {
  9. cs_arch arch;
  10. cs_mode mode;
  11. unsigned char *code;
  12. size_t size;
  13. char *comment;
  14. int syntax;
  15. };
  16. static void print_string_hex(char *comment, unsigned char *str, size_t len)
  17. {
  18. unsigned char *c;
  19. printf("%s", comment);
  20. for (c = str; c < str + len; c++) {
  21. printf("0x%02x ", *c & 0xff);
  22. }
  23. printf("\n");
  24. }
  25. static void print_insn_detail(cs_insn *ins)
  26. {
  27. cs_arm *arm;
  28. int i;
  29. // detail can be NULL on "data" instruction if SKIPDATA option is turned ON
  30. if (ins->detail == NULL)
  31. return;
  32. arm = &(ins->detail->arm);
  33. if (arm->op_count)
  34. printf("\top_count: %u\n", arm->op_count);
  35. for (i = 0; i < arm->op_count; i++) {
  36. cs_arm_op *op = &(arm->operands[i]);
  37. switch((int)op->type) {
  38. default:
  39. break;
  40. case ARM_OP_REG:
  41. printf("\t\toperands[%u].type: REG = %s\n", i, cs_reg_name(handle, op->reg));
  42. break;
  43. case ARM_OP_IMM:
  44. printf("\t\toperands[%u].type: IMM = 0x%x\n", i, op->imm);
  45. break;
  46. case ARM_OP_FP:
  47. printf("\t\toperands[%u].type: FP = %f\n", i, op->fp);
  48. break;
  49. case ARM_OP_MEM:
  50. printf("\t\toperands[%u].type: MEM\n", i);
  51. if (op->mem.base != X86_REG_INVALID)
  52. printf("\t\t\toperands[%u].mem.base: REG = %s\n",
  53. i, cs_reg_name(handle, op->mem.base));
  54. if (op->mem.index != X86_REG_INVALID)
  55. printf("\t\t\toperands[%u].mem.index: REG = %s\n",
  56. i, cs_reg_name(handle, op->mem.index));
  57. if (op->mem.scale != 1)
  58. printf("\t\t\toperands[%u].mem.scale: %u\n", i, op->mem.scale);
  59. if (op->mem.disp != 0)
  60. printf("\t\t\toperands[%u].mem.disp: 0x%x\n", i, op->mem.disp);
  61. break;
  62. case ARM_OP_PIMM:
  63. printf("\t\toperands[%u].type: P-IMM = %u\n", i, op->imm);
  64. break;
  65. case ARM_OP_CIMM:
  66. printf("\t\toperands[%u].type: C-IMM = %u\n", i, op->imm);
  67. break;
  68. case ARM_OP_SETEND:
  69. printf("\t\toperands[%u].type: SETEND = %s\n", i, op->setend == ARM_SETEND_BE? "be" : "le");
  70. break;
  71. case ARM_OP_SYSREG:
  72. printf("\t\toperands[%u].type: SYSREG = %u\n", i, op->reg);
  73. break;
  74. }
  75. if (op->shift.type != ARM_SFT_INVALID && op->shift.value) {
  76. if (op->shift.type < ARM_SFT_ASR_REG)
  77. // shift with constant value
  78. printf("\t\t\tShift: %u = %u\n", op->shift.type, op->shift.value);
  79. else
  80. // shift with register
  81. printf("\t\t\tShift: %u = %s\n", op->shift.type,
  82. cs_reg_name(handle, op->shift.value));
  83. }
  84. if (op->vector_index != -1) {
  85. printf("\t\toperands[%u].vector_index = %u\n", i, op->vector_index);
  86. }
  87. if (op->subtracted)
  88. printf("\t\tSubtracted: True\n");
  89. }
  90. if (arm->cc != ARM_CC_AL && arm->cc != ARM_CC_INVALID)
  91. printf("\tCode condition: %u\n", arm->cc);
  92. if (arm->update_flags)
  93. printf("\tUpdate-flags: True\n");
  94. if (arm->writeback)
  95. printf("\tWrite-back: True\n");
  96. if (arm->cps_mode)
  97. printf("\tCPSI-mode: %u\n", arm->cps_mode);
  98. if (arm->cps_flag)
  99. printf("\tCPSI-flag: %u\n", arm->cps_flag);
  100. if (arm->vector_data)
  101. printf("\tVector-data: %u\n", arm->vector_data);
  102. if (arm->vector_size)
  103. printf("\tVector-size: %u\n", arm->vector_size);
  104. if (arm->usermode)
  105. printf("\tUser-mode: True\n");
  106. if (arm->mem_barrier)
  107. printf("\tMemory-barrier: %u\n", arm->mem_barrier);
  108. printf("\n");
  109. }
  110. static void test()
  111. {
  112. //#define ARM_CODE "\x04\xe0\x2d\xe5" // str lr, [sp, #-0x4]!
  113. //#define ARM_CODE "\xe0\x83\x22\xe5" // str r8, [r2, #-0x3e0]!
  114. //#define ARM_CODE "\xf1\x02\x03\x0e" // mcreq p0x2, #0x0, r0, c0x3, c0x1, #0x7
  115. //#define ARM_CODE "\x00\x00\xa0\xe3" // mov r0, #0x0
  116. //#define ARM_CODE "\x02\x30\xc1\xe7" // strb r3, [r1, r2]
  117. //#define ARM_CODE "\x00\x00\x53\xe3" // cmp r3, #0x0
  118. //#define ARM_CODE "\x02\x00\xa1\xe2" // adc r0, r1, r2
  119. //#define ARM_CODE "\x21\x01\xa0\xe0" // adc r0, r0, r1, lsr #2
  120. //#define ARM_CODE "\x21\x01\xb0\xe0" // adcs r0, r0, r1, lsr #2
  121. //#define ARM_CODE "\x32\x03\xa1\xe0" // adc r0, r1, r2, lsr r3
  122. //#define ARM_CODE "\x22\x01\xa1\xe0" // adc r0, r1, r2, lsr #2
  123. //#define ARM_CODE "\x65\x61\x4f\x50" // subpl r6, pc, r5, ror #2
  124. //#define ARM_CODE "\x30\x30\x53\xe5" // ldrb r3, [r3, #-0x30]
  125. //#define ARM_CODE "\xb6\x10\xdf\xe1" // ldrh r1, [pc, #0x6]
  126. //#define ARM_CODE "\x02\x00\x9f\xef" // svc #0x9f0002
  127. //#define ARM_CODE "\x00\xc0\x27\xea" // b 0x9F0002: FIXME: disasm as "b #0x9f0000"
  128. //#define ARM_CODE "\x12\x13\xa0\xe1" // lsl r1, r2, r3
  129. //#define ARM_CODE "\x82\x11\xa0\xe1" // lsl r1, r2, #0x3
  130. //#define ARM_CODE "\x00\xc0\xa0\xe1" // mov ip, r0
  131. //#define ARM_CODE "\x02\x00\x12\xe3" // tst r2, #2
  132. //#define ARM_CODE "\x51\x12\xa0\xe1" // asr r1, r2
  133. //#define ARM_CODE "\x72\x10\xef\xe6" // uxtb r1, r2
  134. //#define ARM_CODE "\xe0\x0a\xb7\xee" // vcvt.f64.f32 d0, s1
  135. //#define ARM_CODE "\x9f\x0f\x91\xe1" // ldrex r0, [r1]
  136. //#define ARM_CODE "\x0f\x06\x20\xf4" // vld1.8 {d0, d1, d2}, [r0]
  137. //#define ARM_CODE "\x72\x00\xa1\xe6" // sxtab r0, r1, r2
  138. //#define ARM_CODE "\x50\x06\x84\xf2" // vmov.i32 q0, #0x40000000
  139. //#define ARM_CODE "\x73\xe0\xb8\xee" // mrc p0, #5, lr, c8, c3, #3
  140. //#define ARM_CODE "\x12\x02\x81\xe6" // pkhbt r0, r1, r2, lsl #0x4
  141. //#define ARM_CODE "\x12\x00\xa0\xe6" // ssat r0, #0x1, r2
  142. //#define ARM_CODE "\x03\x60\x2d\xe9" // push {r0, r1, sp, lr}
  143. //#define ARM_CODE "\x8f\x40\x60\xf4" // vld4.32 {d20, d21, d22, d23}, [r0]
  144. //#define ARM_CODE "\xd0\x00\xc2\xe1" // ldrd r0, r1, [r2]
  145. //#define ARM_CODE "\x08\xf0\xd0\xf5" // pld [r0, #0x8]
  146. //#define ARM_CODE "\x10\x8b\xbc\xec" // ldc p11, c8, [r12], #64
  147. //#define ARM_CODE "\xd4\x30\xd2\xe1" // ldrsb r3, [r2, #0x4]
  148. //#define ARM_CODE "\x11\x0f\xbe\xf2" // vcvt.s32.f32 d0, d1, #2
  149. //#define ARM_CODE "\x01\x01\x70\xe1" // cmn r0, r1, lsl #2
  150. //#define ARM_CODE "\x06\x00\x91\xe2" // adds r0, r1, #6
  151. //#define ARM_CODE "\x5b\xf0\x7f\xf5" // dmb ish
  152. //#define ARM_CODE "\xf7\xff\xff\xfe"
  153. //#define ARM_CODE "\x00\x20\xbd\xe8" // ldm sp!, {sp}
  154. //#define ARM_CODE "\x00\xa0\xbd\xe8" // pop {sp, pc}
  155. //#define ARM_CODE "\x90\x04\x0E\x00" // muleq lr, r0, r4
  156. //#define ARM_CODE "\x90\x24\x0E\x00" // muleq lr, r0, r4
  157. //#define ARM_CODE "\xb6\x10\x5f\xe1" // ldrh r1, [pc, #-6]
  158. #define ARM_CODE "\xED\xFF\xFF\xEB\x04\xe0\x2d\xe5\x00\x00\x00\x00\xe0\x83\x22\xe5\xf1\x02\x03\x0e\x00\x00\xa0\xe3\x02\x30\xc1\xe7\x00\x00\x53\xe3\x00\x02\x01\xf1\x05\x40\xd0\xe8\xf4\x80\x00\x00"
  159. //#define ARM_CODE2 "\xf0\x24"
  160. //#define ARM_CODE2 "\x83\xb0"
  161. #define ARM_CODE2 "\xd1\xe8\x00\xf0\xf0\x24\x04\x07\x1f\x3c\xf2\xc0\x00\x00\x4f\xf0\x00\x01\x46\x6c"
  162. //#define THUMB_CODE "\x70\x47" // bl 0x26
  163. //#define THUMB_CODE "\x07\xdd" // ble 0x1c
  164. //#define THUMB_CODE "\x00\x47" // bx r0
  165. //#define THUMB_CODE "\x01\x47" // bx r0
  166. //#define THUMB_CODE "\x02\x47" // bx r0
  167. //#define THUMB_CODE "\x0a\xbf" // itet eq
  168. #define THUMB_CODE "\x70\x47\xeb\x46\x83\xb0\xc9\x68\x1f\xb1\x30\xbf\xaf\xf3\x20\x84"
  169. #define THUMB_CODE2 "\x4f\xf0\x00\x01\xbd\xe8\x00\x88\xd1\xe8\x00\xf0\x18\xbf\xad\xbf\xf3\xff\x0b\x0c\x86\xf3\x00\x89\x80\xf3\x00\x8c\x4f\xfa\x99\xf6\xd0\xff\xa2\x01"
  170. #define THUMB_MCLASS "\xef\xf3\x02\x80"
  171. #define ARMV8 "\xe0\x3b\xb2\xee\x42\x00\x01\xe1\x51\xf0\x7f\xf5"
  172. struct platform platforms[] = {
  173. {
  174. CS_ARCH_ARM,
  175. CS_MODE_ARM,
  176. (unsigned char *)ARM_CODE,
  177. sizeof(ARM_CODE) - 1,
  178. "ARM"
  179. },
  180. {
  181. CS_ARCH_ARM,
  182. CS_MODE_THUMB,
  183. (unsigned char *)THUMB_CODE,
  184. sizeof(THUMB_CODE) - 1,
  185. "Thumb"
  186. },
  187. {
  188. CS_ARCH_ARM,
  189. CS_MODE_THUMB,
  190. (unsigned char *)ARM_CODE2,
  191. sizeof(ARM_CODE2) - 1,
  192. "Thumb-mixed"
  193. },
  194. {
  195. CS_ARCH_ARM,
  196. CS_MODE_THUMB,
  197. (unsigned char *)THUMB_CODE2,
  198. sizeof(THUMB_CODE2) - 1,
  199. "Thumb-2 & register named with numbers",
  200. CS_OPT_SYNTAX_NOREGNAME
  201. },
  202. {
  203. CS_ARCH_ARM,
  204. (cs_mode)(CS_MODE_THUMB + CS_MODE_MCLASS),
  205. (unsigned char*)THUMB_MCLASS,
  206. sizeof(THUMB_MCLASS) - 1,
  207. "Thumb-MClass"
  208. },
  209. {
  210. CS_ARCH_ARM,
  211. (cs_mode)(CS_MODE_ARM + CS_MODE_V8),
  212. (unsigned char*)ARMV8,
  213. sizeof(ARMV8) - 1,
  214. "Arm-V8"
  215. },
  216. };
  217. uint64_t address = 0x1000;
  218. cs_insn *insn;
  219. int i;
  220. size_t count;
  221. for (i = 0; i < sizeof(platforms)/sizeof(platforms[0]); i++) {
  222. cs_err err = cs_open(platforms[i].arch, platforms[i].mode, &handle);
  223. if (err) {
  224. printf("Failed on cs_open() with error returned: %u\n", err);
  225. continue;
  226. }
  227. cs_option(handle, CS_OPT_DETAIL, CS_OPT_ON);
  228. if (platforms[i].syntax)
  229. cs_option(handle, CS_OPT_SYNTAX, platforms[i].syntax);
  230. count = cs_disasm(handle, platforms[i].code, platforms[i].size, address, 0, &insn);
  231. if (count) {
  232. size_t j;
  233. printf("****************\n");
  234. printf("Platform: %s\n", platforms[i].comment);
  235. print_string_hex("Code:", platforms[i].code, platforms[i].size);
  236. printf("Disasm:\n");
  237. for (j = 0; j < count; j++) {
  238. printf("0x%"PRIx64":\t%s\t%s\n", insn[j].address, insn[j].mnemonic, insn[j].op_str);
  239. print_insn_detail(&insn[j]);
  240. }
  241. printf("0x%"PRIx64":\n", insn[j-1].address + insn[j-1].size);
  242. // free memory allocated by cs_disasm()
  243. cs_free(insn, count);
  244. } else {
  245. printf("****************\n");
  246. printf("Platform: %s\n", platforms[i].comment);
  247. print_string_hex("Code:", platforms[i].code, platforms[i].size);
  248. printf("ERROR: Failed to disasm given code!\n");
  249. }
  250. printf("\n");
  251. cs_close(&handle);
  252. }
  253. }
  254. int main()
  255. {
  256. test();
  257. return 0;
  258. }