PageRenderTime 26ms CodeModel.GetById 32ms RepoModel.GetById 1ms app.codeStats 0ms

/drivers/net/wan/c101.c

https://github.com/kipill-nn/Kernel-for-Mega
C | 451 lines | 332 code | 98 blank | 21 comment | 49 complexity | 7368a1ac6c91c91b400844305d0452f5 MD5 | raw file
  1. /*
  2. * Moxa C101 synchronous serial card driver for Linux
  3. *
  4. * Copyright (C) 2000-2003 Krzysztof Halasa <khc@pm.waw.pl>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of version 2 of the GNU General Public License
  8. * as published by the Free Software Foundation.
  9. *
  10. * For information see <http://www.kernel.org/pub/linux/utils/net/hdlc/>
  11. *
  12. * Sources of information:
  13. * Hitachi HD64570 SCA User's Manual
  14. * Moxa C101 User's Manual
  15. */
  16. #include <linux/module.h>
  17. #include <linux/kernel.h>
  18. #include <linux/slab.h>
  19. #include <linux/types.h>
  20. #include <linux/string.h>
  21. #include <linux/errno.h>
  22. #include <linux/init.h>
  23. #include <linux/moduleparam.h>
  24. #include <linux/netdevice.h>
  25. #include <linux/hdlc.h>
  26. #include <linux/delay.h>
  27. #include <asm/io.h>
  28. #include "hd64570.h"
  29. static const char* version = "Moxa C101 driver version: 1.15";
  30. static const char* devname = "C101";
  31. #undef DEBUG_PKT
  32. #define DEBUG_RINGS
  33. #define C101_PAGE 0x1D00
  34. #define C101_DTR 0x1E00
  35. #define C101_SCA 0x1F00
  36. #define C101_WINDOW_SIZE 0x2000
  37. #define C101_MAPPED_RAM_SIZE 0x4000
  38. #define RAM_SIZE (256 * 1024)
  39. #define TX_RING_BUFFERS 10
  40. #define RX_RING_BUFFERS ((RAM_SIZE - C101_WINDOW_SIZE) / \
  41. (sizeof(pkt_desc) + HDLC_MAX_MRU) - TX_RING_BUFFERS)
  42. #define CLOCK_BASE 9830400 /* 9.8304 MHz */
  43. #define PAGE0_ALWAYS_MAPPED
  44. static char *hw; /* pointer to hw=xxx command line string */
  45. typedef struct card_s {
  46. struct net_device *dev;
  47. spinlock_t lock; /* TX lock */
  48. u8 __iomem *win0base; /* ISA window base address */
  49. u32 phy_winbase; /* ISA physical base address */
  50. sync_serial_settings settings;
  51. int rxpart; /* partial frame received, next frame invalid*/
  52. unsigned short encoding;
  53. unsigned short parity;
  54. u16 rx_ring_buffers; /* number of buffers in a ring */
  55. u16 tx_ring_buffers;
  56. u16 buff_offset; /* offset of first buffer of first channel */
  57. u16 rxin; /* rx ring buffer 'in' pointer */
  58. u16 txin; /* tx ring buffer 'in' and 'last' pointers */
  59. u16 txlast;
  60. u8 rxs, txs, tmc; /* SCA registers */
  61. u8 irq; /* IRQ (3-15) */
  62. u8 page;
  63. struct card_s *next_card;
  64. }card_t;
  65. typedef card_t port_t;
  66. static card_t *first_card;
  67. static card_t **new_card = &first_card;
  68. #define sca_in(reg, card) readb((card)->win0base + C101_SCA + (reg))
  69. #define sca_out(value, reg, card) writeb(value, (card)->win0base + C101_SCA + (reg))
  70. #define sca_inw(reg, card) readw((card)->win0base + C101_SCA + (reg))
  71. /* EDA address register must be set in EDAL, EDAH order - 8 bit ISA bus */
  72. #define sca_outw(value, reg, card) do { \
  73. writeb(value & 0xFF, (card)->win0base + C101_SCA + (reg)); \
  74. writeb((value >> 8 ) & 0xFF, (card)->win0base + C101_SCA + (reg + 1));\
  75. } while(0)
  76. #define port_to_card(port) (port)
  77. #define log_node(port) (0)
  78. #define phy_node(port) (0)
  79. #define winsize(card) (C101_WINDOW_SIZE)
  80. #define win0base(card) ((card)->win0base)
  81. #define winbase(card) ((card)->win0base + 0x2000)
  82. #define get_port(card, port) (card)
  83. static void sca_msci_intr(port_t *port);
  84. static inline u8 sca_get_page(card_t *card)
  85. {
  86. return card->page;
  87. }
  88. static inline void openwin(card_t *card, u8 page)
  89. {
  90. card->page = page;
  91. writeb(page, card->win0base + C101_PAGE);
  92. }
  93. #include "hd64570.c"
  94. static inline void set_carrier(port_t *port)
  95. {
  96. if (!(sca_in(MSCI1_OFFSET + ST3, port) & ST3_DCD))
  97. netif_carrier_on(port_to_dev(port));
  98. else
  99. netif_carrier_off(port_to_dev(port));
  100. }
  101. static void sca_msci_intr(port_t *port)
  102. {
  103. u8 stat = sca_in(MSCI0_OFFSET + ST1, port); /* read MSCI ST1 status */
  104. /* Reset MSCI TX underrun and CDCD (ignored) status bit */
  105. sca_out(stat & (ST1_UDRN | ST1_CDCD), MSCI0_OFFSET + ST1, port);
  106. if (stat & ST1_UDRN) {
  107. /* TX Underrun error detected */
  108. port_to_dev(port)->stats.tx_errors++;
  109. port_to_dev(port)->stats.tx_fifo_errors++;
  110. }
  111. stat = sca_in(MSCI1_OFFSET + ST1, port); /* read MSCI1 ST1 status */
  112. /* Reset MSCI CDCD status bit - uses ch#2 DCD input */
  113. sca_out(stat & ST1_CDCD, MSCI1_OFFSET + ST1, port);
  114. if (stat & ST1_CDCD)
  115. set_carrier(port);
  116. }
  117. static void c101_set_iface(port_t *port)
  118. {
  119. u8 rxs = port->rxs & CLK_BRG_MASK;
  120. u8 txs = port->txs & CLK_BRG_MASK;
  121. switch(port->settings.clock_type) {
  122. case CLOCK_INT:
  123. rxs |= CLK_BRG_RX; /* TX clock */
  124. txs |= CLK_RXCLK_TX; /* BRG output */
  125. break;
  126. case CLOCK_TXINT:
  127. rxs |= CLK_LINE_RX; /* RXC input */
  128. txs |= CLK_BRG_TX; /* BRG output */
  129. break;
  130. case CLOCK_TXFROMRX:
  131. rxs |= CLK_LINE_RX; /* RXC input */
  132. txs |= CLK_RXCLK_TX; /* RX clock */
  133. break;
  134. default: /* EXTernal clock */
  135. rxs |= CLK_LINE_RX; /* RXC input */
  136. txs |= CLK_LINE_TX; /* TXC input */
  137. }
  138. port->rxs = rxs;
  139. port->txs = txs;
  140. sca_out(rxs, MSCI1_OFFSET + RXS, port);
  141. sca_out(txs, MSCI1_OFFSET + TXS, port);
  142. sca_set_port(port);
  143. }
  144. static int c101_open(struct net_device *dev)
  145. {
  146. port_t *port = dev_to_port(dev);
  147. int result;
  148. result = hdlc_open(dev);
  149. if (result)
  150. return result;
  151. writeb(1, port->win0base + C101_DTR);
  152. sca_out(0, MSCI1_OFFSET + CTL, port); /* RTS uses ch#2 output */
  153. sca_open(dev);
  154. /* DCD is connected to port 2 !@#$%^& - disable MSCI0 CDCD interrupt */
  155. sca_out(IE1_UDRN, MSCI0_OFFSET + IE1, port);
  156. sca_out(IE0_TXINT, MSCI0_OFFSET + IE0, port);
  157. set_carrier(port);
  158. /* enable MSCI1 CDCD interrupt */
  159. sca_out(IE1_CDCD, MSCI1_OFFSET + IE1, port);
  160. sca_out(IE0_RXINTA, MSCI1_OFFSET + IE0, port);
  161. sca_out(0x48, IER0, port); /* TXINT #0 and RXINT #1 */
  162. c101_set_iface(port);
  163. return 0;
  164. }
  165. static int c101_close(struct net_device *dev)
  166. {
  167. port_t *port = dev_to_port(dev);
  168. sca_close(dev);
  169. writeb(0, port->win0base + C101_DTR);
  170. sca_out(CTL_NORTS, MSCI1_OFFSET + CTL, port);
  171. hdlc_close(dev);
  172. return 0;
  173. }
  174. static int c101_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  175. {
  176. const size_t size = sizeof(sync_serial_settings);
  177. sync_serial_settings new_line;
  178. sync_serial_settings __user *line = ifr->ifr_settings.ifs_ifsu.sync;
  179. port_t *port = dev_to_port(dev);
  180. #ifdef DEBUG_RINGS
  181. if (cmd == SIOCDEVPRIVATE) {
  182. sca_dump_rings(dev);
  183. printk(KERN_DEBUG "MSCI1: ST: %02x %02x %02x %02x\n",
  184. sca_in(MSCI1_OFFSET + ST0, port),
  185. sca_in(MSCI1_OFFSET + ST1, port),
  186. sca_in(MSCI1_OFFSET + ST2, port),
  187. sca_in(MSCI1_OFFSET + ST3, port));
  188. return 0;
  189. }
  190. #endif
  191. if (cmd != SIOCWANDEV)
  192. return hdlc_ioctl(dev, ifr, cmd);
  193. switch(ifr->ifr_settings.type) {
  194. case IF_GET_IFACE:
  195. ifr->ifr_settings.type = IF_IFACE_SYNC_SERIAL;
  196. if (ifr->ifr_settings.size < size) {
  197. ifr->ifr_settings.size = size; /* data size wanted */
  198. return -ENOBUFS;
  199. }
  200. if (copy_to_user(line, &port->settings, size))
  201. return -EFAULT;
  202. return 0;
  203. case IF_IFACE_SYNC_SERIAL:
  204. if(!capable(CAP_NET_ADMIN))
  205. return -EPERM;
  206. if (copy_from_user(&new_line, line, size))
  207. return -EFAULT;
  208. if (new_line.clock_type != CLOCK_EXT &&
  209. new_line.clock_type != CLOCK_TXFROMRX &&
  210. new_line.clock_type != CLOCK_INT &&
  211. new_line.clock_type != CLOCK_TXINT)
  212. return -EINVAL; /* No such clock setting */
  213. if (new_line.loopback != 0 && new_line.loopback != 1)
  214. return -EINVAL;
  215. memcpy(&port->settings, &new_line, size); /* Update settings */
  216. c101_set_iface(port);
  217. return 0;
  218. default:
  219. return hdlc_ioctl(dev, ifr, cmd);
  220. }
  221. }
  222. static void c101_destroy_card(card_t *card)
  223. {
  224. readb(card->win0base + C101_PAGE); /* Resets SCA? */
  225. if (card->irq)
  226. free_irq(card->irq, card);
  227. if (card->win0base) {
  228. iounmap(card->win0base);
  229. release_mem_region(card->phy_winbase, C101_MAPPED_RAM_SIZE);
  230. }
  231. free_netdev(card->dev);
  232. kfree(card);
  233. }
  234. static int __init c101_run(unsigned long irq, unsigned long winbase)
  235. {
  236. struct net_device *dev;
  237. hdlc_device *hdlc;
  238. card_t *card;
  239. int result;
  240. if (irq<3 || irq>15 || irq == 6) /* FIXME */ {
  241. printk(KERN_ERR "c101: invalid IRQ value\n");
  242. return -ENODEV;
  243. }
  244. if (winbase < 0xC0000 || winbase > 0xDFFFF || (winbase & 0x3FFF) !=0) {
  245. printk(KERN_ERR "c101: invalid RAM value\n");
  246. return -ENODEV;
  247. }
  248. card = kzalloc(sizeof(card_t), GFP_KERNEL);
  249. if (card == NULL) {
  250. printk(KERN_ERR "c101: unable to allocate memory\n");
  251. return -ENOBUFS;
  252. }
  253. card->dev = alloc_hdlcdev(card);
  254. if (!card->dev) {
  255. printk(KERN_ERR "c101: unable to allocate memory\n");
  256. kfree(card);
  257. return -ENOBUFS;
  258. }
  259. if (request_irq(irq, sca_intr, 0, devname, card)) {
  260. printk(KERN_ERR "c101: could not allocate IRQ\n");
  261. c101_destroy_card(card);
  262. return -EBUSY;
  263. }
  264. card->irq = irq;
  265. if (!request_mem_region(winbase, C101_MAPPED_RAM_SIZE, devname)) {
  266. printk(KERN_ERR "c101: could not request RAM window\n");
  267. c101_destroy_card(card);
  268. return -EBUSY;
  269. }
  270. card->phy_winbase = winbase;
  271. card->win0base = ioremap(winbase, C101_MAPPED_RAM_SIZE);
  272. if (!card->win0base) {
  273. printk(KERN_ERR "c101: could not map I/O address\n");
  274. c101_destroy_card(card);
  275. return -EFAULT;
  276. }
  277. card->tx_ring_buffers = TX_RING_BUFFERS;
  278. card->rx_ring_buffers = RX_RING_BUFFERS;
  279. card->buff_offset = C101_WINDOW_SIZE; /* Bytes 1D00-1FFF reserved */
  280. readb(card->win0base + C101_PAGE); /* Resets SCA? */
  281. udelay(100);
  282. writeb(0, card->win0base + C101_PAGE);
  283. writeb(0, card->win0base + C101_DTR); /* Power-up for RAM? */
  284. sca_init(card, 0);
  285. dev = port_to_dev(card);
  286. hdlc = dev_to_hdlc(dev);
  287. spin_lock_init(&card->lock);
  288. dev->irq = irq;
  289. dev->mem_start = winbase;
  290. dev->mem_end = winbase + C101_MAPPED_RAM_SIZE - 1;
  291. dev->tx_queue_len = 50;
  292. dev->do_ioctl = c101_ioctl;
  293. dev->open = c101_open;
  294. dev->stop = c101_close;
  295. hdlc->attach = sca_attach;
  296. hdlc->xmit = sca_xmit;
  297. card->settings.clock_type = CLOCK_EXT;
  298. result = register_hdlc_device(dev);
  299. if (result) {
  300. printk(KERN_WARNING "c101: unable to register hdlc device\n");
  301. c101_destroy_card(card);
  302. return result;
  303. }
  304. sca_init_port(card); /* Set up C101 memory */
  305. set_carrier(card);
  306. printk(KERN_INFO "%s: Moxa C101 on IRQ%u,"
  307. " using %u TX + %u RX packets rings\n",
  308. dev->name, card->irq,
  309. card->tx_ring_buffers, card->rx_ring_buffers);
  310. *new_card = card;
  311. new_card = &card->next_card;
  312. return 0;
  313. }
  314. static int __init c101_init(void)
  315. {
  316. if (hw == NULL) {
  317. #ifdef MODULE
  318. printk(KERN_INFO "c101: no card initialized\n");
  319. #endif
  320. return -EINVAL; /* no parameters specified, abort */
  321. }
  322. printk(KERN_INFO "%s\n", version);
  323. do {
  324. unsigned long irq, ram;
  325. irq = simple_strtoul(hw, &hw, 0);
  326. if (*hw++ != ',')
  327. break;
  328. ram = simple_strtoul(hw, &hw, 0);
  329. if (*hw == ':' || *hw == '\x0')
  330. c101_run(irq, ram);
  331. if (*hw == '\x0')
  332. return first_card ? 0 : -EINVAL;
  333. }while(*hw++ == ':');
  334. printk(KERN_ERR "c101: invalid hardware parameters\n");
  335. return first_card ? 0 : -EINVAL;
  336. }
  337. static void __exit c101_cleanup(void)
  338. {
  339. card_t *card = first_card;
  340. while (card) {
  341. card_t *ptr = card;
  342. card = card->next_card;
  343. unregister_hdlc_device(port_to_dev(ptr));
  344. c101_destroy_card(ptr);
  345. }
  346. }
  347. module_init(c101_init);
  348. module_exit(c101_cleanup);
  349. MODULE_AUTHOR("Krzysztof Halasa <khc@pm.waw.pl>");
  350. MODULE_DESCRIPTION("Moxa C101 serial port driver");
  351. MODULE_LICENSE("GPL v2");
  352. module_param(hw, charp, 0444);
  353. MODULE_PARM_DESC(hw, "irq,ram:irq,...");