PageRenderTime 143ms CodeModel.GetById 13ms RepoModel.GetById 0ms app.codeStats 1ms

/sys/mips/include/cpuregs.h

https://github.com/okuoku/freebsd-head
C Header | 990 lines | 524 code | 126 blank | 340 comment | 12 complexity | fd574d3ab9feaa5c7699bf4daf6f869f MD5 | raw file
  1. /* $NetBSD: cpuregs.h,v 1.70 2006/05/15 02:26:54 simonb Exp $ */
  2. /*
  3. * Copyright (c) 1992, 1993
  4. * The Regents of the University of California. All rights reserved.
  5. *
  6. * This code is derived from software contributed to Berkeley by
  7. * Ralph Campbell and Rick Macklem.
  8. *
  9. * Redistribution and use in source and binary forms, with or without
  10. * modification, are permitted provided that the following conditions
  11. * are met:
  12. * 1. Redistributions of source code must retain the above copyright
  13. * notice, this list of conditions and the following disclaimer.
  14. * 2. Redistributions in binary form must reproduce the above copyright
  15. * notice, this list of conditions and the following disclaimer in the
  16. * documentation and/or other materials provided with the distribution.
  17. * 3. Neither the name of the University nor the names of its contributors
  18. * may be used to endorse or promote products derived from this software
  19. * without specific prior written permission.
  20. *
  21. * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
  22. * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
  23. * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
  24. * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
  25. * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
  26. * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
  27. * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
  28. * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
  29. * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
  30. * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
  31. * SUCH DAMAGE.
  32. *
  33. * @(#)machConst.h 8.1 (Berkeley) 6/10/93
  34. *
  35. * machConst.h --
  36. *
  37. * Machine dependent constants.
  38. *
  39. * Copyright (C) 1989 Digital Equipment Corporation.
  40. * Permission to use, copy, modify, and distribute this software and
  41. * its documentation for any purpose and without fee is hereby granted,
  42. * provided that the above copyright notice appears in all copies.
  43. * Digital Equipment Corporation makes no representations about the
  44. * suitability of this software for any purpose. It is provided "as is"
  45. * without express or implied warranty.
  46. *
  47. * from: Header: /sprite/src/kernel/mach/ds3100.md/RCS/machConst.h,
  48. * v 9.2 89/10/21 15:55:22 jhh Exp SPRITE (DECWRL)
  49. * from: Header: /sprite/src/kernel/mach/ds3100.md/RCS/machAddrs.h,
  50. * v 1.2 89/08/15 18:28:21 rab Exp SPRITE (DECWRL)
  51. * from: Header: /sprite/src/kernel/vm/ds3100.md/RCS/vmPmaxConst.h,
  52. * v 9.1 89/09/18 17:33:00 shirriff Exp SPRITE (DECWRL)
  53. *
  54. * $FreeBSD$
  55. */
  56. #ifndef _MIPS_CPUREGS_H_
  57. #define _MIPS_CPUREGS_H_
  58. /*
  59. * Address space.
  60. * 32-bit mips CPUS partition their 32-bit address space into four segments:
  61. *
  62. * kuseg 0x00000000 - 0x7fffffff User virtual mem, mapped
  63. * kseg0 0x80000000 - 0x9fffffff Physical memory, cached, unmapped
  64. * kseg1 0xa0000000 - 0xbfffffff Physical memory, uncached, unmapped
  65. * kseg2 0xc0000000 - 0xffffffff kernel-virtual, mapped
  66. *
  67. * Caching of mapped addresses is controlled by bits in the TLB entry.
  68. */
  69. #define MIPS_KSEG0_LARGEST_PHYS (0x20000000)
  70. #define MIPS_KSEG0_PHYS_MASK (0x1fffffff)
  71. #define MIPS_XKPHYS_LARGEST_PHYS (0x10000000000) /* 40 bit PA */
  72. #define MIPS_XKPHYS_PHYS_MASK (0x0ffffffffff)
  73. #ifndef LOCORE
  74. #define MIPS_KUSEG_START 0x00000000
  75. #define MIPS_KSEG0_START ((intptr_t)(int32_t)0x80000000)
  76. #define MIPS_KSEG0_END ((intptr_t)(int32_t)0x9fffffff)
  77. #define MIPS_KSEG1_START ((intptr_t)(int32_t)0xa0000000)
  78. #define MIPS_KSEG1_END ((intptr_t)(int32_t)0xbfffffff)
  79. #define MIPS_KSSEG_START ((intptr_t)(int32_t)0xc0000000)
  80. #define MIPS_KSSEG_END ((intptr_t)(int32_t)0xdfffffff)
  81. #define MIPS_KSEG3_START ((intptr_t)(int32_t)0xe0000000)
  82. #define MIPS_KSEG3_END ((intptr_t)(int32_t)0xffffffff)
  83. #define MIPS_KSEG2_START MIPS_KSSEG_START
  84. #define MIPS_KSEG2_END MIPS_KSSEG_END
  85. #endif
  86. #define MIPS_PHYS_TO_KSEG0(x) ((uintptr_t)(x) | MIPS_KSEG0_START)
  87. #define MIPS_PHYS_TO_KSEG1(x) ((uintptr_t)(x) | MIPS_KSEG1_START)
  88. #define MIPS_KSEG0_TO_PHYS(x) ((uintptr_t)(x) & MIPS_KSEG0_PHYS_MASK)
  89. #define MIPS_KSEG1_TO_PHYS(x) ((uintptr_t)(x) & MIPS_KSEG0_PHYS_MASK)
  90. #define MIPS_IS_KSEG0_ADDR(x) \
  91. (((vm_offset_t)(x) >= MIPS_KSEG0_START) && \
  92. ((vm_offset_t)(x) <= MIPS_KSEG0_END))
  93. #define MIPS_IS_KSEG1_ADDR(x) \
  94. (((vm_offset_t)(x) >= MIPS_KSEG1_START) && \
  95. ((vm_offset_t)(x) <= MIPS_KSEG1_END))
  96. #define MIPS_IS_VALID_PTR(x) (MIPS_IS_KSEG0_ADDR(x) || \
  97. MIPS_IS_KSEG1_ADDR(x))
  98. /*
  99. * Cache Coherency Attributes:
  100. * UC: Uncached.
  101. * UA: Uncached accelerated.
  102. * C: Cacheable, coherency unspecified.
  103. * CNC: Cacheable non-coherent.
  104. * CC: Cacheable coherent.
  105. * CCE: Cacheable coherent, exclusive read.
  106. * CCEW: Cacheable coherent, exclusive write.
  107. * CCUOW: Cacheable coherent, update on write.
  108. *
  109. * Note that some bits vary in meaning across implementations (and that the
  110. * listing here is no doubt incomplete) and that the optimal cached mode varies
  111. * between implementations. 0x02 is required to be UC and 0x03 is required to
  112. * be a least C.
  113. *
  114. * We define the following logical bits:
  115. * UNCACHED:
  116. * The optimal uncached mode for the target CPU type. This must
  117. * be suitable for use in accessing memory-mapped devices.
  118. * CACHED: The optional cached mode for the target CPU type.
  119. */
  120. #define MIPS_CCA_UC 0x02 /* Uncached. */
  121. #define MIPS_CCA_C 0x03 /* Cacheable, coherency unspecified. */
  122. #if defined(CPU_R4000) || defined(CPU_R10000)
  123. #define MIPS_CCA_CNC 0x03
  124. #define MIPS_CCA_CCE 0x04
  125. #define MIPS_CCA_CCEW 0x05
  126. #ifdef CPU_R4000
  127. #define MIPS_CCA_CCUOW 0x06
  128. #endif
  129. #ifdef CPU_R10000
  130. #define MIPS_CCA_UA 0x07
  131. #endif
  132. #define MIPS_CCA_CACHED MIPS_CCA_CCEW
  133. #endif /* defined(CPU_R4000) || defined(CPU_R10000) */
  134. #if defined(CPU_SB1)
  135. #define MIPS_CCA_CC 0x05 /* Cacheable Coherent. */
  136. #endif
  137. #ifndef MIPS_CCA_UNCACHED
  138. #define MIPS_CCA_UNCACHED MIPS_CCA_UC
  139. #endif
  140. /*
  141. * If we don't know which cached mode to use and there is a cache coherent
  142. * mode, use it. If there is not a cache coherent mode, use the required
  143. * cacheable mode.
  144. */
  145. #ifndef MIPS_CCA_CACHED
  146. #ifdef MIPS_CCA_CC
  147. #define MIPS_CCA_CACHED MIPS_CCA_CC
  148. #else
  149. #define MIPS_CCA_CACHED MIPS_CCA_C
  150. #endif
  151. #endif
  152. #define MIPS_PHYS_TO_XKPHYS(cca,x) \
  153. ((0x2ULL << 62) | ((unsigned long long)(cca) << 59) | (x))
  154. #define MIPS_PHYS_TO_XKPHYS_CACHED(x) \
  155. ((0x2ULL << 62) | ((unsigned long long)(MIPS_CCA_CACHED) << 59) | (x))
  156. #define MIPS_PHYS_TO_XKPHYS_UNCACHED(x) \
  157. ((0x2ULL << 62) | ((unsigned long long)(MIPS_CCA_UNCACHED) << 59) | (x))
  158. #define MIPS_XKPHYS_TO_PHYS(x) ((uintptr_t)(x) & MIPS_XKPHYS_PHYS_MASK)
  159. #define MIPS_XKPHYS_START 0x8000000000000000
  160. #define MIPS_XKPHYS_END 0xbfffffffffffffff
  161. #define MIPS_XUSEG_START 0x0000000000000000
  162. #define MIPS_XUSEG_END 0x0000010000000000
  163. #define MIPS_XKSEG_START 0xc000000000000000
  164. #define MIPS_XKSEG_END 0xc00000ff80000000
  165. #define MIPS_XKSEG_COMPAT32_START 0xffffffff80000000
  166. #define MIPS_XKSEG_COMPAT32_END 0xffffffffffffffff
  167. #define MIPS_XKSEG_TO_COMPAT32(va) ((va) & 0xffffffff)
  168. #ifdef __mips_n64
  169. #define MIPS_DIRECT_MAPPABLE(pa) 1
  170. #define MIPS_PHYS_TO_DIRECT(pa) MIPS_PHYS_TO_XKPHYS_CACHED(pa)
  171. #define MIPS_PHYS_TO_DIRECT_UNCACHED(pa) MIPS_PHYS_TO_XKPHYS_UNCACHED(pa)
  172. #define MIPS_DIRECT_TO_PHYS(va) MIPS_XKPHYS_TO_PHYS(va)
  173. #else
  174. #define MIPS_DIRECT_MAPPABLE(pa) ((pa) < MIPS_KSEG0_LARGEST_PHYS)
  175. #define MIPS_PHYS_TO_DIRECT(pa) MIPS_PHYS_TO_KSEG0(pa)
  176. #define MIPS_PHYS_TO_DIRECT_UNCACHED(pa) MIPS_PHYS_TO_KSEG1(pa)
  177. #define MIPS_DIRECT_TO_PHYS(va) MIPS_KSEG0_TO_PHYS(va)
  178. #endif
  179. /* CPU dependent mtc0 hazard hook */
  180. #if defined(CPU_CNMIPS) || defined(CPU_RMI)
  181. #define COP0_SYNC
  182. #elif defined(CPU_SB1)
  183. #define COP0_SYNC ssnop; ssnop; ssnop; ssnop; ssnop; ssnop; ssnop; ssnop; ssnop
  184. #else
  185. /*
  186. * Pick a reasonable default based on the "typical" spacing described in the
  187. * "CP0 Hazards" chapter of MIPS Architecture Book Vol III.
  188. */
  189. #define COP0_SYNC ssnop; ssnop; ssnop; ssnop; ssnop
  190. #endif
  191. #define COP0_HAZARD_FPUENABLE nop; nop; nop; nop;
  192. /*
  193. * The bits in the cause register.
  194. *
  195. * Bits common to r3000 and r4000:
  196. *
  197. * MIPS_CR_BR_DELAY Exception happened in branch delay slot.
  198. * MIPS_CR_COP_ERR Coprocessor error.
  199. * MIPS_CR_IP Interrupt pending bits defined below.
  200. * (same meaning as in CAUSE register).
  201. * MIPS_CR_EXC_CODE The exception type (see exception codes below).
  202. *
  203. * Differences:
  204. * r3k has 4 bits of execption type, r4k has 5 bits.
  205. */
  206. #define MIPS_CR_BR_DELAY 0x80000000
  207. #define MIPS_CR_COP_ERR 0x30000000
  208. #define MIPS1_CR_EXC_CODE 0x0000003C /* four bits */
  209. #define MIPS3_CR_EXC_CODE 0x0000007C /* five bits */
  210. #define MIPS_CR_IP 0x0000FF00
  211. #define MIPS_CR_EXC_CODE_SHIFT 2
  212. /*
  213. * The bits in the status register. All bits are active when set to 1.
  214. *
  215. * R3000 status register fields:
  216. * MIPS_SR_COP_USABILITY Control the usability of the four coprocessors.
  217. * MIPS_SR_TS TLB shutdown.
  218. *
  219. * MIPS_SR_INT_IE Master (current) interrupt enable bit.
  220. *
  221. * Differences:
  222. * r3k has cache control is via frobbing SR register bits, whereas the
  223. * r4k cache control is via explicit instructions.
  224. * r3k has a 3-entry stack of kernel/user bits, whereas the
  225. * r4k has kernel/supervisor/user.
  226. */
  227. #define MIPS_SR_COP_USABILITY 0xf0000000
  228. #define MIPS_SR_COP_0_BIT 0x10000000
  229. #define MIPS_SR_COP_1_BIT 0x20000000
  230. #define MIPS_SR_COP_2_BIT 0x40000000
  231. /* r4k and r3k differences, see below */
  232. #define MIPS_SR_MX 0x01000000 /* MIPS64 */
  233. #define MIPS_SR_PX 0x00800000 /* MIPS64 */
  234. #define MIPS_SR_BEV 0x00400000 /* Use boot exception vector */
  235. #define MIPS_SR_TS 0x00200000
  236. #define MIPS_SR_DE 0x00010000
  237. #define MIPS_SR_INT_IE 0x00000001
  238. /*#define MIPS_SR_MBZ 0x0f8000c0*/ /* Never used, true for r3k */
  239. #define MIPS_SR_INT_MASK 0x0000ff00
  240. /*
  241. * The R2000/R3000-specific status register bit definitions.
  242. * all bits are active when set to 1.
  243. *
  244. * MIPS_SR_PARITY_ERR Parity error.
  245. * MIPS_SR_CACHE_MISS Most recent D-cache load resulted in a miss.
  246. * MIPS_SR_PARITY_ZERO Zero replaces outgoing parity bits.
  247. * MIPS_SR_SWAP_CACHES Swap I-cache and D-cache.
  248. * MIPS_SR_ISOL_CACHES Isolate D-cache from main memory.
  249. * Interrupt enable bits defined below.
  250. * MIPS_SR_KU_OLD Old kernel/user mode bit. 1 => user mode.
  251. * MIPS_SR_INT_ENA_OLD Old interrupt enable bit.
  252. * MIPS_SR_KU_PREV Previous kernel/user mode bit. 1 => user mode.
  253. * MIPS_SR_INT_ENA_PREV Previous interrupt enable bit.
  254. * MIPS_SR_KU_CUR Current kernel/user mode bit. 1 => user mode.
  255. */
  256. #define MIPS1_PARITY_ERR 0x00100000
  257. #define MIPS1_CACHE_MISS 0x00080000
  258. #define MIPS1_PARITY_ZERO 0x00040000
  259. #define MIPS1_SWAP_CACHES 0x00020000
  260. #define MIPS1_ISOL_CACHES 0x00010000
  261. #define MIPS1_SR_KU_OLD 0x00000020 /* 2nd stacked KU/IE*/
  262. #define MIPS1_SR_INT_ENA_OLD 0x00000010 /* 2nd stacked KU/IE*/
  263. #define MIPS1_SR_KU_PREV 0x00000008 /* 1st stacked KU/IE*/
  264. #define MIPS1_SR_INT_ENA_PREV 0x00000004 /* 1st stacked KU/IE*/
  265. #define MIPS1_SR_KU_CUR 0x00000002 /* current KU */
  266. /* backwards compatibility */
  267. #define MIPS_SR_PARITY_ERR MIPS1_PARITY_ERR
  268. #define MIPS_SR_CACHE_MISS MIPS1_CACHE_MISS
  269. #define MIPS_SR_PARITY_ZERO MIPS1_PARITY_ZERO
  270. #define MIPS_SR_SWAP_CACHES MIPS1_SWAP_CACHES
  271. #define MIPS_SR_ISOL_CACHES MIPS1_ISOL_CACHES
  272. #define MIPS_SR_KU_OLD MIPS1_SR_KU_OLD
  273. #define MIPS_SR_INT_ENA_OLD MIPS1_SR_INT_ENA_OLD
  274. #define MIPS_SR_KU_PREV MIPS1_SR_KU_PREV
  275. #define MIPS_SR_KU_CUR MIPS1_SR_KU_CUR
  276. #define MIPS_SR_INT_ENA_PREV MIPS1_SR_INT_ENA_PREV
  277. /*
  278. * R4000 status register bit definitons,
  279. * where different from r2000/r3000.
  280. */
  281. #define MIPS3_SR_XX 0x80000000
  282. #define MIPS3_SR_RP 0x08000000
  283. #define MIPS3_SR_FR 0x04000000
  284. #define MIPS3_SR_RE 0x02000000
  285. #define MIPS3_SR_DIAG_DL 0x01000000 /* QED 52xx */
  286. #define MIPS3_SR_DIAG_IL 0x00800000 /* QED 52xx */
  287. #define MIPS3_SR_SR 0x00100000
  288. #define MIPS3_SR_NMI 0x00080000 /* MIPS32/64 */
  289. #define MIPS3_SR_DIAG_CH 0x00040000
  290. #define MIPS3_SR_DIAG_CE 0x00020000
  291. #define MIPS3_SR_DIAG_PE 0x00010000
  292. #define MIPS3_SR_EIE 0x00010000 /* TX79/R5900 */
  293. #define MIPS3_SR_KX 0x00000080
  294. #define MIPS3_SR_SX 0x00000040
  295. #define MIPS3_SR_UX 0x00000020
  296. #define MIPS3_SR_KSU_MASK 0x00000018
  297. #define MIPS3_SR_KSU_USER 0x00000010
  298. #define MIPS3_SR_KSU_SUPER 0x00000008
  299. #define MIPS3_SR_KSU_KERNEL 0x00000000
  300. #define MIPS3_SR_ERL 0x00000004
  301. #define MIPS3_SR_EXL 0x00000002
  302. #ifdef MIPS3_5900
  303. #undef MIPS_SR_INT_IE
  304. #define MIPS_SR_INT_IE 0x00010001 /* XXX */
  305. #endif
  306. #define MIPS_SR_SOFT_RESET MIPS3_SR_SR
  307. #define MIPS_SR_DIAG_CH MIPS3_SR_DIAG_CH
  308. #define MIPS_SR_DIAG_CE MIPS3_SR_DIAG_CE
  309. #define MIPS_SR_DIAG_PE MIPS3_SR_DIAG_PE
  310. #define MIPS_SR_KX MIPS3_SR_KX
  311. #define MIPS_SR_SX MIPS3_SR_SX
  312. #define MIPS_SR_UX MIPS3_SR_UX
  313. #define MIPS_SR_KSU_MASK MIPS3_SR_KSU_MASK
  314. #define MIPS_SR_KSU_USER MIPS3_SR_KSU_USER
  315. #define MIPS_SR_KSU_SUPER MIPS3_SR_KSU_SUPER
  316. #define MIPS_SR_KSU_KERNEL MIPS3_SR_KSU_KERNEL
  317. #define MIPS_SR_ERL MIPS3_SR_ERL
  318. #define MIPS_SR_EXL MIPS3_SR_EXL
  319. /*
  320. * The interrupt masks.
  321. * If a bit in the mask is 1 then the interrupt is enabled (or pending).
  322. */
  323. #define MIPS_INT_MASK 0xff00
  324. #define MIPS_INT_MASK_5 0x8000
  325. #define MIPS_INT_MASK_4 0x4000
  326. #define MIPS_INT_MASK_3 0x2000
  327. #define MIPS_INT_MASK_2 0x1000
  328. #define MIPS_INT_MASK_1 0x0800
  329. #define MIPS_INT_MASK_0 0x0400
  330. #define MIPS_HARD_INT_MASK 0xfc00
  331. #define MIPS_SOFT_INT_MASK_1 0x0200
  332. #define MIPS_SOFT_INT_MASK_0 0x0100
  333. /*
  334. * mips3 CPUs have on-chip timer at INT_MASK_5. Each platform can
  335. * choose to enable this interrupt.
  336. */
  337. #if defined(MIPS3_ENABLE_CLOCK_INTR)
  338. #define MIPS3_INT_MASK MIPS_INT_MASK
  339. #define MIPS3_HARD_INT_MASK MIPS_HARD_INT_MASK
  340. #else
  341. #define MIPS3_INT_MASK (MIPS_INT_MASK & ~MIPS_INT_MASK_5)
  342. #define MIPS3_HARD_INT_MASK (MIPS_HARD_INT_MASK & ~MIPS_INT_MASK_5)
  343. #endif
  344. /*
  345. * The bits in the context register.
  346. */
  347. #define MIPS1_CNTXT_PTE_BASE 0xFFE00000
  348. #define MIPS1_CNTXT_BAD_VPN 0x001FFFFC
  349. #define MIPS3_CNTXT_PTE_BASE 0xFF800000
  350. #define MIPS3_CNTXT_BAD_VPN2 0x007FFFF0
  351. /*
  352. * Location of MIPS32 exception vectors. Most are multiplexed in
  353. * the sense that further decoding is necessary (e.g. reading the
  354. * CAUSE register or NMI bits in STATUS).
  355. * Most interrupts go via the
  356. * The INT vector is dedicated for hardware interrupts; it is
  357. * only referenced if the IV bit in CAUSE is set to 1.
  358. */
  359. #define MIPS_VEC_RESET 0xBFC00000 /* Hard, soft, or NMI */
  360. #define MIPS_VEC_EJTAG 0xBFC00480
  361. #define MIPS_VEC_TLB 0x80000000
  362. #define MIPS_VEC_XTLB 0x80000080
  363. #define MIPS_VEC_CACHE 0x80000100
  364. #define MIPS_VEC_GENERIC 0x80000180 /* Most exceptions */
  365. #define MIPS_VEC_INTERRUPT 0x80000200
  366. /*
  367. * The bits in the MIPS3 config register.
  368. *
  369. * bit 0..5: R/W, Bit 6..31: R/O
  370. */
  371. /* kseg0 coherency algorithm - see MIPS3_TLB_ATTR values */
  372. #define MIPS3_CONFIG_K0_MASK 0x00000007
  373. /*
  374. * R/W Update on Store Conditional
  375. * 0: Store Conditional uses coherency algorithm specified by TLB
  376. * 1: Store Conditional uses cacheable coherent update on write
  377. */
  378. #define MIPS3_CONFIG_CU 0x00000008
  379. #define MIPS3_CONFIG_DB 0x00000010 /* Primary D-cache line size */
  380. #define MIPS3_CONFIG_IB 0x00000020 /* Primary I-cache line size */
  381. #define MIPS3_CONFIG_CACHE_L1_LSIZE(config, bit) \
  382. (((config) & (bit)) ? 32 : 16)
  383. #define MIPS3_CONFIG_DC_MASK 0x000001c0 /* Primary D-cache size */
  384. #define MIPS3_CONFIG_DC_SHIFT 6
  385. #define MIPS3_CONFIG_IC_MASK 0x00000e00 /* Primary I-cache size */
  386. #define MIPS3_CONFIG_IC_SHIFT 9
  387. #define MIPS3_CONFIG_C_DEFBASE 0x1000 /* default base 2^12 */
  388. /* Cache size mode indication: available only on Vr41xx CPUs */
  389. #define MIPS3_CONFIG_CS 0x00001000
  390. #define MIPS3_CONFIG_C_4100BASE 0x0400 /* base is 2^10 if CS=1 */
  391. #define MIPS3_CONFIG_CACHE_SIZE(config, mask, base, shift) \
  392. ((base) << (((config) & (mask)) >> (shift)))
  393. /* External cache enable: Controls L2 for R5000/Rm527x and L3 for Rm7000 */
  394. #define MIPS3_CONFIG_SE 0x00001000
  395. /* Block ordering: 0: sequential, 1: sub-block */
  396. #define MIPS3_CONFIG_EB 0x00002000
  397. /* ECC mode - 0: ECC mode, 1: parity mode */
  398. #define MIPS3_CONFIG_EM 0x00004000
  399. /* BigEndianMem - 0: kernel and memory are little endian, 1: big endian */
  400. #define MIPS3_CONFIG_BE 0x00008000
  401. /* Dirty Shared coherency state - 0: enabled, 1: disabled */
  402. #define MIPS3_CONFIG_SM 0x00010000
  403. /* Secondary Cache - 0: present, 1: not present */
  404. #define MIPS3_CONFIG_SC 0x00020000
  405. /* System Port width - 0: 64-bit, 1: 32-bit (QED RM523x), 2,3: reserved */
  406. #define MIPS3_CONFIG_EW_MASK 0x000c0000
  407. #define MIPS3_CONFIG_EW_SHIFT 18
  408. /* Secondary Cache port width - 0: 128-bit data path to S-cache, 1: reserved */
  409. #define MIPS3_CONFIG_SW 0x00100000
  410. /* Split Secondary Cache Mode - 0: I/D mixed, 1: I/D separated by SCAddr(17) */
  411. #define MIPS3_CONFIG_SS 0x00200000
  412. /* Secondary Cache line size */
  413. #define MIPS3_CONFIG_SB_MASK 0x00c00000
  414. #define MIPS3_CONFIG_SB_SHIFT 22
  415. #define MIPS3_CONFIG_CACHE_L2_LSIZE(config) \
  416. (0x10 << (((config) & MIPS3_CONFIG_SB_MASK) >> MIPS3_CONFIG_SB_SHIFT))
  417. /* Write back data rate */
  418. #define MIPS3_CONFIG_EP_MASK 0x0f000000
  419. #define MIPS3_CONFIG_EP_SHIFT 24
  420. /* System clock ratio - this value is CPU dependent */
  421. #define MIPS3_CONFIG_EC_MASK 0x70000000
  422. #define MIPS3_CONFIG_EC_SHIFT 28
  423. /* Master-Checker Mode - 1: enabled */
  424. #define MIPS3_CONFIG_CM 0x80000000
  425. /*
  426. * The bits in the MIPS4 config register.
  427. */
  428. /* kseg0 coherency algorithm - see MIPS3_TLB_ATTR values */
  429. #define MIPS4_CONFIG_K0_MASK MIPS3_CONFIG_K0_MASK
  430. #define MIPS4_CONFIG_DN_MASK 0x00000018 /* Device number */
  431. #define MIPS4_CONFIG_CT 0x00000020 /* CohPrcReqTar */
  432. #define MIPS4_CONFIG_PE 0x00000040 /* PreElmReq */
  433. #define MIPS4_CONFIG_PM_MASK 0x00000180 /* PreReqMax */
  434. #define MIPS4_CONFIG_EC_MASK 0x00001e00 /* SysClkDiv */
  435. #define MIPS4_CONFIG_SB 0x00002000 /* SCBlkSize */
  436. #define MIPS4_CONFIG_SK 0x00004000 /* SCColEn */
  437. #define MIPS4_CONFIG_BE 0x00008000 /* MemEnd */
  438. #define MIPS4_CONFIG_SS_MASK 0x00070000 /* SCSize */
  439. #define MIPS4_CONFIG_SC_MASK 0x00380000 /* SCClkDiv */
  440. #define MIPS4_CONFIG_RESERVED 0x03c00000 /* Reserved wired 0 */
  441. #define MIPS4_CONFIG_DC_MASK 0x1c000000 /* Primary D-Cache size */
  442. #define MIPS4_CONFIG_IC_MASK 0xe0000000 /* Primary I-Cache size */
  443. #define MIPS4_CONFIG_DC_SHIFT 26
  444. #define MIPS4_CONFIG_IC_SHIFT 29
  445. #define MIPS4_CONFIG_CACHE_SIZE(config, mask, base, shift) \
  446. ((base) << (((config) & (mask)) >> (shift)))
  447. #define MIPS4_CONFIG_CACHE_L2_LSIZE(config) \
  448. (((config) & MIPS4_CONFIG_SB) ? 128 : 64)
  449. /*
  450. * Location of exception vectors.
  451. *
  452. * Common vectors: reset and UTLB miss.
  453. */
  454. #define MIPS_RESET_EXC_VEC ((intptr_t)(int32_t)0xBFC00000)
  455. #define MIPS_UTLB_MISS_EXC_VEC ((intptr_t)(int32_t)0x80000000)
  456. /*
  457. * MIPS-1 general exception vector (everything else)
  458. */
  459. #define MIPS1_GEN_EXC_VEC ((intptr_t)(int32_t)0x80000080)
  460. /*
  461. * MIPS-III exception vectors
  462. */
  463. #define MIPS3_XTLB_MISS_EXC_VEC ((intptr_t)(int32_t)0x80000080)
  464. #define MIPS3_CACHE_ERR_EXC_VEC ((intptr_t)(int32_t)0x80000100)
  465. #define MIPS3_GEN_EXC_VEC ((intptr_t)(int32_t)0x80000180)
  466. /*
  467. * TX79 (R5900) exception vectors
  468. */
  469. #define MIPS_R5900_COUNTER_EXC_VEC 0x80000080
  470. #define MIPS_R5900_DEBUG_EXC_VEC 0x80000100
  471. /*
  472. * MIPS32/MIPS64 (and some MIPS3) dedicated interrupt vector.
  473. */
  474. #define MIPS3_INTR_EXC_VEC 0x80000200
  475. /*
  476. * Coprocessor 0 registers:
  477. *
  478. * v--- width for mips I,III,32,64
  479. * (3=32bit, 6=64bit, i=impl dep)
  480. * 0 MIPS_COP_0_TLB_INDEX 3333 TLB Index.
  481. * 1 MIPS_COP_0_TLB_RANDOM 3333 TLB Random.
  482. * 2 MIPS_COP_0_TLB_LO0 .636 r4k TLB entry low.
  483. * 3 MIPS_COP_0_TLB_LO1 .636 r4k TLB entry low, extended.
  484. * 4 MIPS_COP_0_TLB_CONTEXT 3636 TLB Context.
  485. * 5 MIPS_COP_0_TLB_PG_MASK .333 TLB Page Mask register.
  486. * 6 MIPS_COP_0_TLB_WIRED .333 Wired TLB number.
  487. * 7 MIPS_COP_0_INFO ..33 Info registers
  488. * 8 MIPS_COP_0_BAD_VADDR 3636 Bad virtual address.
  489. * 9 MIPS_COP_0_COUNT .333 Count register.
  490. * 10 MIPS_COP_0_TLB_HI 3636 TLB entry high.
  491. * 11 MIPS_COP_0_COMPARE .333 Compare (against Count).
  492. * 12 MIPS_COP_0_STATUS 3333 Status register.
  493. * 13 MIPS_COP_0_CAUSE 3333 Exception cause register.
  494. * 14 MIPS_COP_0_EXC_PC 3636 Exception PC.
  495. * 15 MIPS_COP_0_PRID 3333 Processor revision identifier.
  496. * 16 MIPS_COP_0_CONFIG 3333 Configuration register.
  497. * 16/1 MIPS_COP_0_CONFIG1 ..33 Configuration register 1.
  498. * 16/2 MIPS_COP_0_CONFIG2 ..33 Configuration register 2.
  499. * 16/3 MIPS_COP_0_CONFIG3 ..33 Configuration register 3.
  500. * 16/4 MIPS_COP_0_CONFIG4 ..33 Configuration register 4.
  501. * 17 MIPS_COP_0_LLADDR .336 Load Linked Address.
  502. * 18 MIPS_COP_0_WATCH_LO .336 WatchLo register.
  503. * 19 MIPS_COP_0_WATCH_HI .333 WatchHi register.
  504. * 20 MIPS_COP_0_TLB_XCONTEXT .6.6 TLB XContext register.
  505. * 23 MIPS_COP_0_DEBUG .... Debug JTAG register.
  506. * 24 MIPS_COP_0_DEPC .... DEPC JTAG register.
  507. * 25 MIPS_COP_0_PERFCNT ..36 Performance Counter register.
  508. * 26 MIPS_COP_0_ECC .3ii ECC / Error Control register.
  509. * 27 MIPS_COP_0_CACHE_ERR .3ii Cache Error register.
  510. * 28/0 MIPS_COP_0_TAG_LO .3ii Cache TagLo register (instr).
  511. * 28/1 MIPS_COP_0_DATA_LO ..ii Cache DataLo register (instr).
  512. * 28/2 MIPS_COP_0_TAG_LO ..ii Cache TagLo register (data).
  513. * 28/3 MIPS_COP_0_DATA_LO ..ii Cache DataLo register (data).
  514. * 29/0 MIPS_COP_0_TAG_HI .3ii Cache TagHi register (instr).
  515. * 29/1 MIPS_COP_0_DATA_HI ..ii Cache DataHi register (instr).
  516. * 29/2 MIPS_COP_0_TAG_HI ..ii Cache TagHi register (data).
  517. * 29/3 MIPS_COP_0_DATA_HI ..ii Cache DataHi register (data).
  518. * 30 MIPS_COP_0_ERROR_PC .636 Error EPC register.
  519. * 31 MIPS_COP_0_DESAVE .... DESAVE JTAG register.
  520. */
  521. /* Deal with inclusion from an assembly file. */
  522. #if defined(_LOCORE) || defined(LOCORE)
  523. #define _(n) $n
  524. #else
  525. #define _(n) n
  526. #endif
  527. #define MIPS_COP_0_TLB_INDEX _(0)
  528. #define MIPS_COP_0_TLB_RANDOM _(1)
  529. /* Name and meaning of TLB bits for $2 differ on r3k and r4k. */
  530. #define MIPS_COP_0_TLB_CONTEXT _(4)
  531. /* $5 and $6 new with MIPS-III */
  532. #define MIPS_COP_0_BAD_VADDR _(8)
  533. #define MIPS_COP_0_TLB_HI _(10)
  534. #define MIPS_COP_0_STATUS _(12)
  535. #define MIPS_COP_0_CAUSE _(13)
  536. #define MIPS_COP_0_EXC_PC _(14)
  537. #define MIPS_COP_0_PRID _(15)
  538. /* MIPS-III */
  539. #define MIPS_COP_0_TLB_LO0 _(2)
  540. #define MIPS_COP_0_TLB_LO1 _(3)
  541. #define MIPS_COP_0_TLB_PG_MASK _(5)
  542. #define MIPS_COP_0_TLB_WIRED _(6)
  543. #define MIPS_COP_0_COUNT _(9)
  544. #define MIPS_COP_0_COMPARE _(11)
  545. #define MIPS_COP_0_CONFIG _(16)
  546. #define MIPS_COP_0_LLADDR _(17)
  547. #define MIPS_COP_0_WATCH_LO _(18)
  548. #define MIPS_COP_0_WATCH_HI _(19)
  549. #define MIPS_COP_0_TLB_XCONTEXT _(20)
  550. #define MIPS_COP_0_ECC _(26)
  551. #define MIPS_COP_0_CACHE_ERR _(27)
  552. #define MIPS_COP_0_TAG_LO _(28)
  553. #define MIPS_COP_0_TAG_HI _(29)
  554. #define MIPS_COP_0_ERROR_PC _(30)
  555. /* MIPS32/64 */
  556. #define MIPS_COP_0_INFO _(7)
  557. #define MIPS_COP_0_DEBUG _(23)
  558. #define MIPS_COP_0_DEPC _(24)
  559. #define MIPS_COP_0_PERFCNT _(25)
  560. #define MIPS_COP_0_DATA_LO _(28)
  561. #define MIPS_COP_0_DATA_HI _(29)
  562. #define MIPS_COP_0_DESAVE _(31)
  563. /* MIPS32 Config register definitions */
  564. #define MIPS_MMU_NONE 0x00 /* No MMU present */
  565. #define MIPS_MMU_TLB 0x01 /* Standard TLB */
  566. #define MIPS_MMU_BAT 0x02 /* Standard BAT */
  567. #define MIPS_MMU_FIXED 0x03 /* Standard fixed mapping */
  568. #define MIPS_CONFIG0_MT_MASK 0x00000380 /* bits 9..7 MMU Type */
  569. #define MIPS_CONFIG0_MT_SHIFT 7
  570. #define MIPS_CONFIG0_BE 0x00008000 /* data is big-endian */
  571. #define MIPS_CONFIG0_VI 0x00000004 /* instruction cache is virtual */
  572. #define MIPS_CONFIG1_TLBSZ_MASK 0x7E000000 /* bits 30..25 # tlb entries minus one */
  573. #define MIPS_CONFIG1_TLBSZ_SHIFT 25
  574. #define MIPS_MAX_TLB_ENTRIES 128
  575. #define MIPS_CONFIG1_IS_MASK 0x01C00000 /* bits 24..22 icache sets per way */
  576. #define MIPS_CONFIG1_IS_SHIFT 22
  577. #define MIPS_CONFIG1_IL_MASK 0x00380000 /* bits 21..19 icache line size */
  578. #define MIPS_CONFIG1_IL_SHIFT 19
  579. #define MIPS_CONFIG1_IA_MASK 0x00070000 /* bits 18..16 icache associativity */
  580. #define MIPS_CONFIG1_IA_SHIFT 16
  581. #define MIPS_CONFIG1_DS_MASK 0x0000E000 /* bits 15..13 dcache sets per way */
  582. #define MIPS_CONFIG1_DS_SHIFT 13
  583. #define MIPS_CONFIG1_DL_MASK 0x00001C00 /* bits 12..10 dcache line size */
  584. #define MIPS_CONFIG1_DL_SHIFT 10
  585. #define MIPS_CONFIG1_DA_MASK 0x00000380 /* bits 9.. 7 dcache associativity */
  586. #define MIPS_CONFIG1_DA_SHIFT 7
  587. #define MIPS_CONFIG1_LOWBITS 0x0000007F
  588. #define MIPS_CONFIG1_C2 0x00000040 /* Coprocessor 2 implemented */
  589. #define MIPS_CONFIG1_MD 0x00000020 /* MDMX ASE implemented (MIPS64) */
  590. #define MIPS_CONFIG1_PC 0x00000010 /* Performance counters implemented */
  591. #define MIPS_CONFIG1_WR 0x00000008 /* Watch registers implemented */
  592. #define MIPS_CONFIG1_CA 0x00000004 /* MIPS16e ISA implemented */
  593. #define MIPS_CONFIG1_EP 0x00000002 /* EJTAG implemented */
  594. #define MIPS_CONFIG1_FP 0x00000001 /* FPU implemented */
  595. #define MIPS_CONFIG4_MMUSIZEEXT 0x000000FF /* bits 7.. 0 MMU Size Extension */
  596. #define MIPS_CONFIG4_MMUEXTDEF 0x0000C000 /* bits 15.14 MMU Extension Definition */
  597. #define MIPS_CONFIG4_MMUEXTDEF_MMUSIZEEXT 0x00004000 /* This values denotes CONFIG4 bits */
  598. /*
  599. * Values for the code field in a break instruction.
  600. */
  601. #define MIPS_BREAK_INSTR 0x0000000d
  602. #define MIPS_BREAK_VAL_MASK 0x03ff0000
  603. #define MIPS_BREAK_VAL_SHIFT 16
  604. #define MIPS_BREAK_KDB_VAL 512
  605. #define MIPS_BREAK_SSTEP_VAL 513
  606. #define MIPS_BREAK_BRKPT_VAL 514
  607. #define MIPS_BREAK_SOVER_VAL 515
  608. #define MIPS_BREAK_DDB_VAL 516
  609. #define MIPS_BREAK_KDB (MIPS_BREAK_INSTR | \
  610. (MIPS_BREAK_KDB_VAL << MIPS_BREAK_VAL_SHIFT))
  611. #define MIPS_BREAK_SSTEP (MIPS_BREAK_INSTR | \
  612. (MIPS_BREAK_SSTEP_VAL << MIPS_BREAK_VAL_SHIFT))
  613. #define MIPS_BREAK_BRKPT (MIPS_BREAK_INSTR | \
  614. (MIPS_BREAK_BRKPT_VAL << MIPS_BREAK_VAL_SHIFT))
  615. #define MIPS_BREAK_SOVER (MIPS_BREAK_INSTR | \
  616. (MIPS_BREAK_SOVER_VAL << MIPS_BREAK_VAL_SHIFT))
  617. #define MIPS_BREAK_DDB (MIPS_BREAK_INSTR | \
  618. (MIPS_BREAK_DDB_VAL << MIPS_BREAK_VAL_SHIFT))
  619. /*
  620. * Mininum and maximum cache sizes.
  621. */
  622. #define MIPS_MIN_CACHE_SIZE (16 * 1024)
  623. #define MIPS_MAX_CACHE_SIZE (256 * 1024)
  624. #define MIPS3_MAX_PCACHE_SIZE (32 * 1024) /* max. primary cache size */
  625. /*
  626. * The floating point version and status registers.
  627. */
  628. #define MIPS_FPU_ID $0
  629. #define MIPS_FPU_CSR $31
  630. /*
  631. * The floating point coprocessor status register bits.
  632. */
  633. #define MIPS_FPU_ROUNDING_BITS 0x00000003
  634. #define MIPS_FPU_ROUND_RN 0x00000000
  635. #define MIPS_FPU_ROUND_RZ 0x00000001
  636. #define MIPS_FPU_ROUND_RP 0x00000002
  637. #define MIPS_FPU_ROUND_RM 0x00000003
  638. #define MIPS_FPU_STICKY_BITS 0x0000007c
  639. #define MIPS_FPU_STICKY_INEXACT 0x00000004
  640. #define MIPS_FPU_STICKY_UNDERFLOW 0x00000008
  641. #define MIPS_FPU_STICKY_OVERFLOW 0x00000010
  642. #define MIPS_FPU_STICKY_DIV0 0x00000020
  643. #define MIPS_FPU_STICKY_INVALID 0x00000040
  644. #define MIPS_FPU_ENABLE_BITS 0x00000f80
  645. #define MIPS_FPU_ENABLE_INEXACT 0x00000080
  646. #define MIPS_FPU_ENABLE_UNDERFLOW 0x00000100
  647. #define MIPS_FPU_ENABLE_OVERFLOW 0x00000200
  648. #define MIPS_FPU_ENABLE_DIV0 0x00000400
  649. #define MIPS_FPU_ENABLE_INVALID 0x00000800
  650. #define MIPS_FPU_EXCEPTION_BITS 0x0003f000
  651. #define MIPS_FPU_EXCEPTION_INEXACT 0x00001000
  652. #define MIPS_FPU_EXCEPTION_UNDERFLOW 0x00002000
  653. #define MIPS_FPU_EXCEPTION_OVERFLOW 0x00004000
  654. #define MIPS_FPU_EXCEPTION_DIV0 0x00008000
  655. #define MIPS_FPU_EXCEPTION_INVALID 0x00010000
  656. #define MIPS_FPU_EXCEPTION_UNIMPL 0x00020000
  657. #define MIPS_FPU_COND_BIT 0x00800000
  658. #define MIPS_FPU_FLUSH_BIT 0x01000000 /* r4k, MBZ on r3k */
  659. #define MIPS1_FPC_MBZ_BITS 0xff7c0000
  660. #define MIPS3_FPC_MBZ_BITS 0xfe7c0000
  661. /*
  662. * Constants to determine if have a floating point instruction.
  663. */
  664. #define MIPS_OPCODE_SHIFT 26
  665. #define MIPS_OPCODE_C1 0x11
  666. /*
  667. * The low part of the TLB entry.
  668. */
  669. #define MIPS1_TLB_PFN 0xfffff000
  670. #define MIPS1_TLB_NON_CACHEABLE_BIT 0x00000800
  671. #define MIPS1_TLB_DIRTY_BIT 0x00000400
  672. #define MIPS1_TLB_VALID_BIT 0x00000200
  673. #define MIPS1_TLB_GLOBAL_BIT 0x00000100
  674. #define MIPS3_TLB_PFN 0x3fffffc0
  675. #define MIPS3_TLB_ATTR_MASK 0x00000038
  676. #define MIPS3_TLB_ATTR_SHIFT 3
  677. #define MIPS3_TLB_DIRTY_BIT 0x00000004
  678. #define MIPS3_TLB_VALID_BIT 0x00000002
  679. #define MIPS3_TLB_GLOBAL_BIT 0x00000001
  680. #define MIPS1_TLB_PHYS_PAGE_SHIFT 12
  681. #define MIPS3_TLB_PHYS_PAGE_SHIFT 6
  682. #define MIPS1_TLB_PF_NUM MIPS1_TLB_PFN
  683. #define MIPS3_TLB_PF_NUM MIPS3_TLB_PFN
  684. #define MIPS1_TLB_MOD_BIT MIPS1_TLB_DIRTY_BIT
  685. #define MIPS3_TLB_MOD_BIT MIPS3_TLB_DIRTY_BIT
  686. /*
  687. * MIPS3_TLB_ATTR values - coherency algorithm:
  688. * 0: cacheable, noncoherent, write-through, no write allocate
  689. * 1: cacheable, noncoherent, write-through, write allocate
  690. * 2: uncached
  691. * 3: cacheable, noncoherent, write-back (noncoherent)
  692. * 4: cacheable, coherent, write-back, exclusive (exclusive)
  693. * 5: cacheable, coherent, write-back, exclusive on write (sharable)
  694. * 6: cacheable, coherent, write-back, update on write (update)
  695. * 7: uncached, accelerated (gather STORE operations)
  696. */
  697. #define MIPS3_TLB_ATTR_WT 0 /* IDT */
  698. #define MIPS3_TLB_ATTR_WT_WRITEALLOCATE 1 /* IDT */
  699. #define MIPS3_TLB_ATTR_UNCACHED 2 /* R4000/R4400, IDT */
  700. #define MIPS3_TLB_ATTR_WB_NONCOHERENT 3 /* R4000/R4400, IDT */
  701. #define MIPS3_TLB_ATTR_WB_EXCLUSIVE 4 /* R4000/R4400 */
  702. #define MIPS3_TLB_ATTR_WB_SHARABLE 5 /* R4000/R4400 */
  703. #define MIPS3_TLB_ATTR_WB_UPDATE 6 /* R4000/R4400 */
  704. #define MIPS4_TLB_ATTR_UNCACHED_ACCELERATED 7 /* R10000 */
  705. /*
  706. * The high part of the TLB entry.
  707. */
  708. #define MIPS1_TLB_VPN 0xfffff000
  709. #define MIPS1_TLB_PID 0x00000fc0
  710. #define MIPS1_TLB_PID_SHIFT 6
  711. #define MIPS3_TLB_VPN2 0xffffe000
  712. #define MIPS3_TLB_ASID 0x000000ff
  713. #define MIPS1_TLB_VIRT_PAGE_NUM MIPS1_TLB_VPN
  714. #define MIPS3_TLB_VIRT_PAGE_NUM MIPS3_TLB_VPN2
  715. #define MIPS3_TLB_PID MIPS3_TLB_ASID
  716. #define MIPS_TLB_VIRT_PAGE_SHIFT 12
  717. /*
  718. * r3000: shift count to put the index in the right spot.
  719. */
  720. #define MIPS1_TLB_INDEX_SHIFT 8
  721. /*
  722. * The first TLB that write random hits.
  723. */
  724. #define MIPS1_TLB_FIRST_RAND_ENTRY 8
  725. #define MIPS3_TLB_WIRED_UPAGES 1
  726. /*
  727. * The number of process id entries.
  728. */
  729. #define MIPS1_TLB_NUM_PIDS 64
  730. #define MIPS3_TLB_NUM_ASIDS 256
  731. /*
  732. * Patch codes to hide CPU design differences between MIPS1 and MIPS3.
  733. */
  734. /* XXX simonb: this is before MIPS3_PLUS is defined (and is ugly!) */
  735. #if !(defined(MIPS3) || defined(MIPS4) || defined(MIPS32) || defined(MIPS64)) \
  736. && defined(MIPS1) /* XXX simonb must be neater! */
  737. #define MIPS_TLB_PID_SHIFT MIPS1_TLB_PID_SHIFT
  738. #define MIPS_TLB_NUM_PIDS MIPS1_TLB_NUM_PIDS
  739. #endif
  740. #if (defined(MIPS3) || defined(MIPS4) || defined(MIPS32) || defined(MIPS64)) \
  741. && !defined(MIPS1) /* XXX simonb must be neater! */
  742. #define MIPS_TLB_PID_SHIFT 0
  743. #define MIPS_TLB_NUM_PIDS MIPS3_TLB_NUM_ASIDS
  744. #endif
  745. #if !defined(MIPS_TLB_PID_SHIFT)
  746. #define MIPS_TLB_PID_SHIFT \
  747. ((MIPS_HAS_R4K_MMU) ? 0 : MIPS1_TLB_PID_SHIFT)
  748. #define MIPS_TLB_NUM_PIDS \
  749. ((MIPS_HAS_R4K_MMU) ? MIPS3_TLB_NUM_ASIDS : MIPS1_TLB_NUM_PIDS)
  750. #endif
  751. /*
  752. * CPU processor revision IDs for company ID == 0 (non mips32/64 chips)
  753. */
  754. #define MIPS_R2000 0x01 /* MIPS R2000 ISA I */
  755. #define MIPS_R3000 0x02 /* MIPS R3000 ISA I */
  756. #define MIPS_R6000 0x03 /* MIPS R6000 ISA II */
  757. #define MIPS_R4000 0x04 /* MIPS R4000/R4400 ISA III */
  758. #define MIPS_R3LSI 0x05 /* LSI Logic R3000 derivative ISA I */
  759. #define MIPS_R6000A 0x06 /* MIPS R6000A ISA II */
  760. #define MIPS_R3IDT 0x07 /* IDT R3041 or RC36100 ISA I */
  761. #define MIPS_R10000 0x09 /* MIPS R10000 ISA IV */
  762. #define MIPS_R4200 0x0a /* NEC VR4200 ISA III */
  763. #define MIPS_R4300 0x0b /* NEC VR4300 ISA III */
  764. #define MIPS_R4100 0x0c /* NEC VR4100 ISA III */
  765. #define MIPS_R12000 0x0e /* MIPS R12000 ISA IV */
  766. #define MIPS_R14000 0x0f /* MIPS R14000 ISA IV */
  767. #define MIPS_R8000 0x10 /* MIPS R8000 Blackbird/TFP ISA IV */
  768. #define MIPS_RC32300 0x18 /* IDT RC32334,332,355 ISA 32 */
  769. #define MIPS_R4600 0x20 /* QED R4600 Orion ISA III */
  770. #define MIPS_R4700 0x21 /* QED R4700 Orion ISA III */
  771. #define MIPS_R3SONY 0x21 /* Sony R3000 based ISA I */
  772. #define MIPS_R4650 0x22 /* QED R4650 ISA III */
  773. #define MIPS_TX3900 0x22 /* Toshiba TX39 family ISA I */
  774. #define MIPS_R5000 0x23 /* MIPS R5000 ISA IV */
  775. #define MIPS_R3NKK 0x23 /* NKK R3000 based ISA I */
  776. #define MIPS_RC32364 0x26 /* IDT RC32364 ISA 32 */
  777. #define MIPS_RM7000 0x27 /* QED RM7000 ISA IV */
  778. #define MIPS_RM5200 0x28 /* QED RM5200s ISA IV */
  779. #define MIPS_TX4900 0x2d /* Toshiba TX49 family ISA III */
  780. #define MIPS_R5900 0x2e /* Toshiba R5900 (EECore) ISA --- */
  781. #define MIPS_RC64470 0x30 /* IDT RC64474/RC64475 ISA III */
  782. #define MIPS_TX7900 0x38 /* Toshiba TX79 ISA III+*/
  783. #define MIPS_R5400 0x54 /* NEC VR5400 ISA IV */
  784. #define MIPS_R5500 0x55 /* NEC VR5500 ISA IV */
  785. /*
  786. * CPU revision IDs for some prehistoric processors.
  787. */
  788. /* For MIPS_R3000 */
  789. #define MIPS_REV_R3000 0x20
  790. #define MIPS_REV_R3000A 0x30
  791. /* For MIPS_TX3900 */
  792. #define MIPS_REV_TX3912 0x10
  793. #define MIPS_REV_TX3922 0x30
  794. #define MIPS_REV_TX3927 0x40
  795. /* For MIPS_R4000 */
  796. #define MIPS_REV_R4000_A 0x00
  797. #define MIPS_REV_R4000_B 0x22
  798. #define MIPS_REV_R4000_C 0x30
  799. #define MIPS_REV_R4400_A 0x40
  800. #define MIPS_REV_R4400_B 0x50
  801. #define MIPS_REV_R4400_C 0x60
  802. /* For MIPS_TX4900 */
  803. #define MIPS_REV_TX4927 0x22
  804. /*
  805. * CPU processor revision IDs for company ID == 1 (MIPS)
  806. */
  807. #define MIPS_4Kc 0x80 /* MIPS 4Kc ISA 32 */
  808. #define MIPS_5Kc 0x81 /* MIPS 5Kc ISA 64 */
  809. #define MIPS_20Kc 0x82 /* MIPS 20Kc ISA 64 */
  810. #define MIPS_4Kmp 0x83 /* MIPS 4Km/4Kp ISA 32 */
  811. #define MIPS_4KEc 0x84 /* MIPS 4KEc ISA 32 */
  812. #define MIPS_4KEmp 0x85 /* MIPS 4KEm/4KEp ISA 32 */
  813. #define MIPS_4KSc 0x86 /* MIPS 4KSc ISA 32 */
  814. #define MIPS_M4K 0x87 /* MIPS M4K ISA 32 Rel 2 */
  815. #define MIPS_25Kf 0x88 /* MIPS 25Kf ISA 64 */
  816. #define MIPS_5KE 0x89 /* MIPS 5KE ISA 64 Rel 2 */
  817. #define MIPS_4KEc_R2 0x90 /* MIPS 4KEc_R2 ISA 32 Rel 2 */
  818. #define MIPS_4KEmp_R2 0x91 /* MIPS 4KEm/4KEp_R2 ISA 32 Rel 2 */
  819. #define MIPS_4KSd 0x92 /* MIPS 4KSd ISA 32 Rel 2 */
  820. #define MIPS_24K 0x93 /* MIPS 24Kc/24Kf ISA 32 Rel 2 */
  821. #define MIPS_34K 0x95 /* MIPS 34K ISA 32 R2 MT */
  822. #define MIPS_24KE 0x96 /* MIPS 24KEc ISA 32 Rel 2 */
  823. #define MIPS_74K 0x97 /* MIPS 74Kc/74Kf ISA 32 Rel 2 */
  824. /*
  825. * AMD (company ID 3) use the processor ID field to donote the CPU core
  826. * revision and the company options field do donate the SOC chip type.
  827. */
  828. /* CPU processor revision IDs */
  829. #define MIPS_AU_REV1 0x01 /* Alchemy Au1000 (Rev 1) ISA 32 */
  830. #define MIPS_AU_REV2 0x02 /* Alchemy Au1000 (Rev 2) ISA 32 */
  831. /* CPU company options IDs */
  832. #define MIPS_AU1000 0x00
  833. #define MIPS_AU1500 0x01
  834. #define MIPS_AU1100 0x02
  835. #define MIPS_AU1550 0x03
  836. /*
  837. * CPU processor revision IDs for company ID == 4 (Broadcom)
  838. */
  839. #define MIPS_SB1 0x01 /* SiByte SB1 ISA 64 */
  840. /*
  841. * CPU processor revision IDs for company ID == 5 (SandCraft)
  842. */
  843. #define MIPS_SR7100 0x04 /* SandCraft SR7100 ISA 64 */
  844. /*
  845. * FPU processor revision ID
  846. */
  847. #define MIPS_SOFT 0x00 /* Software emulation ISA I */
  848. #define MIPS_R2360 0x01 /* MIPS R2360 FPC ISA I */
  849. #define MIPS_R2010 0x02 /* MIPS R2010 FPC ISA I */
  850. #define MIPS_R3010 0x03 /* MIPS R3010 FPC ISA I */
  851. #define MIPS_R6010 0x04 /* MIPS R6010 FPC ISA II */
  852. #define MIPS_R4010 0x05 /* MIPS R4010 FPC ISA II */
  853. #define MIPS_R31LSI 0x06 /* LSI Logic derivate ISA I */
  854. #define MIPS_R3TOSH 0x22 /* Toshiba R3000 based FPU ISA I */
  855. #ifdef ENABLE_MIPS_TX3900
  856. #include <mips/r3900regs.h>
  857. #endif
  858. #ifdef MIPS3_5900
  859. #include <mips/r5900regs.h>
  860. #endif
  861. #ifdef MIPS64_SB1
  862. #include <mips/sb1regs.h>
  863. #endif
  864. #endif /* _MIPS_CPUREGS_H_ */