PageRenderTime 46ms CodeModel.GetById 16ms RepoModel.GetById 1ms app.codeStats 0ms

/drivers/video/matrox/matroxfb_base.h

https://github.com/mstsirkin/linux
C Header | 733 lines | 582 code | 120 blank | 31 comment | 11 complexity | 9dabba3c4f3b24f6b2ced4b7c40d96f9 MD5 | raw file
  1. /*
  2. *
  3. * Hardware accelerated Matrox Millennium I, II, Mystique, G100, G200, G400 and G450
  4. *
  5. * (c) 1998-2002 Petr Vandrovec <vandrove@vc.cvut.cz>
  6. *
  7. */
  8. #ifndef __MATROXFB_H__
  9. #define __MATROXFB_H__
  10. /* general, but fairly heavy, debugging */
  11. #undef MATROXFB_DEBUG
  12. /* heavy debugging: */
  13. /* -- logs putc[s], so every time a char is displayed, it's logged */
  14. #undef MATROXFB_DEBUG_HEAVY
  15. /* This one _could_ cause infinite loops */
  16. /* It _does_ cause lots and lots of messages during idle loops */
  17. #undef MATROXFB_DEBUG_LOOP
  18. /* Debug register calls, too? */
  19. #undef MATROXFB_DEBUG_REG
  20. /* Guard accelerator accesses with spin_lock_irqsave... */
  21. #undef MATROXFB_USE_SPINLOCKS
  22. #include <linux/module.h>
  23. #include <linux/kernel.h>
  24. #include <linux/errno.h>
  25. #include <linux/string.h>
  26. #include <linux/mm.h>
  27. #include <linux/slab.h>
  28. #include <linux/delay.h>
  29. #include <linux/fb.h>
  30. #include <linux/console.h>
  31. #include <linux/selection.h>
  32. #include <linux/ioport.h>
  33. #include <linux/init.h>
  34. #include <linux/timer.h>
  35. #include <linux/pci.h>
  36. #include <linux/spinlock.h>
  37. #include <linux/kd.h>
  38. #include <asm/io.h>
  39. #include <asm/unaligned.h>
  40. #ifdef CONFIG_MTRR
  41. #include <asm/mtrr.h>
  42. #endif
  43. #if defined(CONFIG_PPC_PMAC)
  44. #include <asm/prom.h>
  45. #include <asm/pci-bridge.h>
  46. #include "../macmodes.h"
  47. #endif
  48. #ifdef MATROXFB_DEBUG
  49. #define DEBUG
  50. #define DBG(x) printk(KERN_DEBUG "matroxfb: %s\n", (x));
  51. #ifdef MATROXFB_DEBUG_HEAVY
  52. #define DBG_HEAVY(x) DBG(x)
  53. #else /* MATROXFB_DEBUG_HEAVY */
  54. #define DBG_HEAVY(x) /* DBG_HEAVY */
  55. #endif /* MATROXFB_DEBUG_HEAVY */
  56. #ifdef MATROXFB_DEBUG_LOOP
  57. #define DBG_LOOP(x) DBG(x)
  58. #else /* MATROXFB_DEBUG_LOOP */
  59. #define DBG_LOOP(x) /* DBG_LOOP */
  60. #endif /* MATROXFB_DEBUG_LOOP */
  61. #ifdef MATROXFB_DEBUG_REG
  62. #define DBG_REG(x) DBG(x)
  63. #else /* MATROXFB_DEBUG_REG */
  64. #define DBG_REG(x) /* DBG_REG */
  65. #endif /* MATROXFB_DEBUG_REG */
  66. #else /* MATROXFB_DEBUG */
  67. #define DBG(x) /* DBG */
  68. #define DBG_HEAVY(x) /* DBG_HEAVY */
  69. #define DBG_REG(x) /* DBG_REG */
  70. #define DBG_LOOP(x) /* DBG_LOOP */
  71. #endif /* MATROXFB_DEBUG */
  72. #ifdef DEBUG
  73. #define dprintk(X...) printk(X)
  74. #else
  75. #define dprintk(X...)
  76. #endif
  77. #ifndef PCI_SS_VENDOR_ID_SIEMENS_NIXDORF
  78. #define PCI_SS_VENDOR_ID_SIEMENS_NIXDORF 0x110A
  79. #endif
  80. #ifndef PCI_SS_VENDOR_ID_MATROX
  81. #define PCI_SS_VENDOR_ID_MATROX PCI_VENDOR_ID_MATROX
  82. #endif
  83. #ifndef PCI_SS_ID_MATROX_PRODUCTIVA_G100_AGP
  84. #define PCI_SS_ID_MATROX_GENERIC 0xFF00
  85. #define PCI_SS_ID_MATROX_PRODUCTIVA_G100_AGP 0xFF01
  86. #define PCI_SS_ID_MATROX_MYSTIQUE_G200_AGP 0xFF02
  87. #define PCI_SS_ID_MATROX_MILLENIUM_G200_AGP 0xFF03
  88. #define PCI_SS_ID_MATROX_MARVEL_G200_AGP 0xFF04
  89. #define PCI_SS_ID_MATROX_MGA_G100_PCI 0xFF05
  90. #define PCI_SS_ID_MATROX_MGA_G100_AGP 0x1001
  91. #define PCI_SS_ID_MATROX_MILLENNIUM_G400_MAX_AGP 0x2179
  92. #define PCI_SS_ID_SIEMENS_MGA_G100_AGP 0x001E /* 30 */
  93. #define PCI_SS_ID_SIEMENS_MGA_G200_AGP 0x0032 /* 50 */
  94. #endif
  95. #define MX_VISUAL_TRUECOLOR FB_VISUAL_DIRECTCOLOR
  96. #define MX_VISUAL_DIRECTCOLOR FB_VISUAL_TRUECOLOR
  97. #define MX_VISUAL_PSEUDOCOLOR FB_VISUAL_PSEUDOCOLOR
  98. #define CNVT_TOHW(val,width) ((((val)<<(width))+0x7FFF-(val))>>16)
  99. /* G-series and Mystique have (almost) same DAC */
  100. #undef NEED_DAC1064
  101. #if defined(CONFIG_FB_MATROX_MYSTIQUE) || defined(CONFIG_FB_MATROX_G)
  102. #define NEED_DAC1064 1
  103. #endif
  104. typedef struct {
  105. void __iomem* vaddr;
  106. } vaddr_t;
  107. static inline unsigned int mga_readb(vaddr_t va, unsigned int offs) {
  108. return readb(va.vaddr + offs);
  109. }
  110. static inline void mga_writeb(vaddr_t va, unsigned int offs, u_int8_t value) {
  111. writeb(value, va.vaddr + offs);
  112. }
  113. static inline void mga_writew(vaddr_t va, unsigned int offs, u_int16_t value) {
  114. writew(value, va.vaddr + offs);
  115. }
  116. static inline u_int32_t mga_readl(vaddr_t va, unsigned int offs) {
  117. return readl(va.vaddr + offs);
  118. }
  119. static inline void mga_writel(vaddr_t va, unsigned int offs, u_int32_t value) {
  120. writel(value, va.vaddr + offs);
  121. }
  122. static inline void mga_memcpy_toio(vaddr_t va, const void* src, int len) {
  123. #if defined(__alpha__) || defined(__i386__) || defined(__x86_64__)
  124. /*
  125. * iowrite32_rep works for us if:
  126. * (1) Copies data as 32bit quantities, not byte after byte,
  127. * (2) Performs LE ordered stores, and
  128. * (3) It copes with unaligned source (destination is guaranteed to be page
  129. * aligned and length is guaranteed to be multiple of 4).
  130. */
  131. iowrite32_rep(va.vaddr, src, len >> 2);
  132. #else
  133. u_int32_t __iomem* addr = va.vaddr;
  134. if ((unsigned long)src & 3) {
  135. while (len >= 4) {
  136. fb_writel(get_unaligned((u32 *)src), addr);
  137. addr++;
  138. len -= 4;
  139. src += 4;
  140. }
  141. } else {
  142. while (len >= 4) {
  143. fb_writel(*(u32 *)src, addr);
  144. addr++;
  145. len -= 4;
  146. src += 4;
  147. }
  148. }
  149. #endif
  150. }
  151. static inline void vaddr_add(vaddr_t* va, unsigned long offs) {
  152. va->vaddr += offs;
  153. }
  154. static inline void __iomem* vaddr_va(vaddr_t va) {
  155. return va.vaddr;
  156. }
  157. #define MGA_IOREMAP_NORMAL 0
  158. #define MGA_IOREMAP_NOCACHE 1
  159. #define MGA_IOREMAP_FB MGA_IOREMAP_NOCACHE
  160. #define MGA_IOREMAP_MMIO MGA_IOREMAP_NOCACHE
  161. static inline int mga_ioremap(unsigned long phys, unsigned long size, int flags, vaddr_t* virt) {
  162. if (flags & MGA_IOREMAP_NOCACHE)
  163. virt->vaddr = ioremap_nocache(phys, size);
  164. else
  165. virt->vaddr = ioremap(phys, size);
  166. return (virt->vaddr == NULL); /* 0, !0... 0, error_code in future */
  167. }
  168. static inline void mga_iounmap(vaddr_t va) {
  169. iounmap(va.vaddr);
  170. }
  171. struct my_timming {
  172. unsigned int pixclock;
  173. int mnp;
  174. unsigned int crtc;
  175. unsigned int HDisplay;
  176. unsigned int HSyncStart;
  177. unsigned int HSyncEnd;
  178. unsigned int HTotal;
  179. unsigned int VDisplay;
  180. unsigned int VSyncStart;
  181. unsigned int VSyncEnd;
  182. unsigned int VTotal;
  183. unsigned int sync;
  184. int dblscan;
  185. int interlaced;
  186. unsigned int delay; /* CRTC delay */
  187. };
  188. enum { M_SYSTEM_PLL, M_PIXEL_PLL_A, M_PIXEL_PLL_B, M_PIXEL_PLL_C, M_VIDEO_PLL };
  189. struct matrox_pll_cache {
  190. unsigned int valid;
  191. struct {
  192. unsigned int mnp_key;
  193. unsigned int mnp_value;
  194. } data[4];
  195. };
  196. struct matrox_pll_limits {
  197. unsigned int vcomin;
  198. unsigned int vcomax;
  199. };
  200. struct matrox_pll_features {
  201. unsigned int vco_freq_min;
  202. unsigned int ref_freq;
  203. unsigned int feed_div_min;
  204. unsigned int feed_div_max;
  205. unsigned int in_div_min;
  206. unsigned int in_div_max;
  207. unsigned int post_shift_max;
  208. };
  209. struct matroxfb_par
  210. {
  211. unsigned int final_bppShift;
  212. unsigned int cmap_len;
  213. struct {
  214. unsigned int bytes;
  215. unsigned int pixels;
  216. unsigned int chunks;
  217. } ydstorg;
  218. };
  219. struct matrox_fb_info;
  220. struct matrox_DAC1064_features {
  221. u_int8_t xvrefctrl;
  222. u_int8_t xmiscctrl;
  223. };
  224. /* current hardware status */
  225. struct mavenregs {
  226. u_int8_t regs[256];
  227. int mode;
  228. int vlines;
  229. int xtal;
  230. int fv;
  231. u_int16_t htotal;
  232. u_int16_t hcorr;
  233. };
  234. struct matrox_crtc2 {
  235. u_int32_t ctl;
  236. };
  237. struct matrox_hw_state {
  238. u_int32_t MXoptionReg;
  239. unsigned char DACclk[6];
  240. unsigned char DACreg[80];
  241. unsigned char MiscOutReg;
  242. unsigned char DACpal[768];
  243. unsigned char CRTC[25];
  244. unsigned char CRTCEXT[9];
  245. unsigned char SEQ[5];
  246. /* unused for MGA mode, but who knows... */
  247. unsigned char GCTL[9];
  248. /* unused for MGA mode, but who knows... */
  249. unsigned char ATTR[21];
  250. /* TVOut only */
  251. struct mavenregs maven;
  252. struct matrox_crtc2 crtc2;
  253. };
  254. struct matrox_accel_data {
  255. #ifdef CONFIG_FB_MATROX_MILLENIUM
  256. unsigned char ramdac_rev;
  257. #endif
  258. u_int32_t m_dwg_rect;
  259. u_int32_t m_opmode;
  260. };
  261. struct v4l2_queryctrl;
  262. struct v4l2_control;
  263. struct matrox_altout {
  264. const char *name;
  265. int (*compute)(void* altout_dev, struct my_timming* input);
  266. int (*program)(void* altout_dev);
  267. int (*start)(void* altout_dev);
  268. int (*verifymode)(void* altout_dev, u_int32_t mode);
  269. int (*getqueryctrl)(void* altout_dev,
  270. struct v4l2_queryctrl* ctrl);
  271. int (*getctrl)(void* altout_dev,
  272. struct v4l2_control* ctrl);
  273. int (*setctrl)(void* altout_dev,
  274. struct v4l2_control* ctrl);
  275. };
  276. #define MATROXFB_SRC_NONE 0
  277. #define MATROXFB_SRC_CRTC1 1
  278. #define MATROXFB_SRC_CRTC2 2
  279. enum mga_chip { MGA_2064, MGA_2164, MGA_1064, MGA_1164, MGA_G100, MGA_G200, MGA_G400, MGA_G450, MGA_G550 };
  280. struct matrox_bios {
  281. unsigned int bios_valid : 1;
  282. unsigned int pins_len;
  283. unsigned char pins[128];
  284. struct {
  285. unsigned char vMaj, vMin, vRev;
  286. } version;
  287. struct {
  288. unsigned char state, tvout;
  289. } output;
  290. };
  291. struct matrox_switch;
  292. struct matroxfb_driver;
  293. struct matroxfb_dh_fb_info;
  294. struct matrox_vsync {
  295. wait_queue_head_t wait;
  296. unsigned int cnt;
  297. };
  298. struct matrox_fb_info {
  299. struct fb_info fbcon;
  300. struct list_head next_fb;
  301. int dead;
  302. int initialized;
  303. unsigned int usecount;
  304. unsigned int userusecount;
  305. unsigned long irq_flags;
  306. struct matroxfb_par curr;
  307. struct matrox_hw_state hw;
  308. struct matrox_accel_data accel;
  309. struct pci_dev* pcidev;
  310. struct {
  311. struct matrox_vsync vsync;
  312. unsigned int pixclock;
  313. int mnp;
  314. int panpos;
  315. } crtc1;
  316. struct {
  317. struct matrox_vsync vsync;
  318. unsigned int pixclock;
  319. int mnp;
  320. struct matroxfb_dh_fb_info* info;
  321. struct rw_semaphore lock;
  322. } crtc2;
  323. struct {
  324. struct rw_semaphore lock;
  325. struct {
  326. int brightness, contrast, saturation, hue, gamma;
  327. int testout, deflicker;
  328. } tvo_params;
  329. } altout;
  330. #define MATROXFB_MAX_OUTPUTS 3
  331. struct {
  332. unsigned int src;
  333. struct matrox_altout* output;
  334. void* data;
  335. unsigned int mode;
  336. unsigned int default_src;
  337. } outputs[MATROXFB_MAX_OUTPUTS];
  338. #define MATROXFB_MAX_FB_DRIVERS 5
  339. struct matroxfb_driver* (drivers[MATROXFB_MAX_FB_DRIVERS]);
  340. void* (drivers_data[MATROXFB_MAX_FB_DRIVERS]);
  341. unsigned int drivers_count;
  342. struct {
  343. unsigned long base; /* physical */
  344. vaddr_t vbase; /* CPU view */
  345. unsigned int len;
  346. unsigned int len_usable;
  347. unsigned int len_maximum;
  348. } video;
  349. struct {
  350. unsigned long base; /* physical */
  351. vaddr_t vbase; /* CPU view */
  352. unsigned int len;
  353. } mmio;
  354. unsigned int max_pixel_clock;
  355. unsigned int max_pixel_clock_panellink;
  356. struct matrox_switch* hw_switch;
  357. struct {
  358. struct matrox_pll_features pll;
  359. struct matrox_DAC1064_features DAC1064;
  360. } features;
  361. struct {
  362. spinlock_t DAC;
  363. spinlock_t accel;
  364. } lock;
  365. enum mga_chip chip;
  366. int interleave;
  367. int millenium;
  368. int milleniumII;
  369. struct {
  370. int cfb4;
  371. const int* vxres;
  372. int cross4MB;
  373. int text;
  374. int plnwt;
  375. int srcorg;
  376. } capable;
  377. #ifdef CONFIG_MTRR
  378. struct {
  379. int vram;
  380. int vram_valid;
  381. } mtrr;
  382. #endif
  383. struct {
  384. int precise_width;
  385. int mga_24bpp_fix;
  386. int novga;
  387. int nobios;
  388. int nopciretry;
  389. int noinit;
  390. int sgram;
  391. int support32MB;
  392. int accelerator;
  393. int text_type_aux;
  394. int video64bits;
  395. int crtc2;
  396. int maven_capable;
  397. unsigned int vgastep;
  398. unsigned int textmode;
  399. unsigned int textstep;
  400. unsigned int textvram; /* character cells */
  401. unsigned int ydstorg; /* offset in bytes from video start to usable memory */
  402. /* 0 except for 6MB Millenium */
  403. int memtype;
  404. int g450dac;
  405. int dfp_type;
  406. int panellink; /* G400 DFP possible (not G450/G550) */
  407. int dualhead;
  408. unsigned int fbResource;
  409. } devflags;
  410. struct fb_ops fbops;
  411. struct matrox_bios bios;
  412. struct {
  413. struct matrox_pll_limits pixel;
  414. struct matrox_pll_limits system;
  415. struct matrox_pll_limits video;
  416. } limits;
  417. struct {
  418. struct matrox_pll_cache pixel;
  419. struct matrox_pll_cache system;
  420. struct matrox_pll_cache video;
  421. } cache;
  422. struct {
  423. struct {
  424. unsigned int video;
  425. unsigned int system;
  426. } pll;
  427. struct {
  428. u_int32_t opt;
  429. u_int32_t opt2;
  430. u_int32_t opt3;
  431. u_int32_t mctlwtst;
  432. u_int32_t mctlwtst_core;
  433. u_int32_t memmisc;
  434. u_int32_t memrdbk;
  435. u_int32_t maccess;
  436. } reg;
  437. struct {
  438. unsigned int ddr:1,
  439. emrswen:1,
  440. dll:1;
  441. } memory;
  442. } values;
  443. u_int32_t cmap[16];
  444. };
  445. #define info2minfo(info) container_of(info, struct matrox_fb_info, fbcon)
  446. struct matrox_switch {
  447. int (*preinit)(struct matrox_fb_info *minfo);
  448. void (*reset)(struct matrox_fb_info *minfo);
  449. int (*init)(struct matrox_fb_info *minfo, struct my_timming*);
  450. void (*restore)(struct matrox_fb_info *minfo);
  451. };
  452. struct matroxfb_driver {
  453. struct list_head node;
  454. char* name;
  455. void* (*probe)(struct matrox_fb_info* info);
  456. void (*remove)(struct matrox_fb_info* info, void* data);
  457. };
  458. int matroxfb_register_driver(struct matroxfb_driver* drv);
  459. void matroxfb_unregister_driver(struct matroxfb_driver* drv);
  460. #define PCI_OPTION_REG 0x40
  461. #define PCI_OPTION_ENABLE_ROM 0x40000000
  462. #define PCI_MGA_INDEX 0x44
  463. #define PCI_MGA_DATA 0x48
  464. #define PCI_OPTION2_REG 0x50
  465. #define PCI_OPTION3_REG 0x54
  466. #define PCI_MEMMISC_REG 0x58
  467. #define M_DWGCTL 0x1C00
  468. #define M_MACCESS 0x1C04
  469. #define M_CTLWTST 0x1C08
  470. #define M_PLNWT 0x1C1C
  471. #define M_BCOL 0x1C20
  472. #define M_FCOL 0x1C24
  473. #define M_SGN 0x1C58
  474. #define M_LEN 0x1C5C
  475. #define M_AR0 0x1C60
  476. #define M_AR1 0x1C64
  477. #define M_AR2 0x1C68
  478. #define M_AR3 0x1C6C
  479. #define M_AR4 0x1C70
  480. #define M_AR5 0x1C74
  481. #define M_AR6 0x1C78
  482. #define M_CXBNDRY 0x1C80
  483. #define M_FXBNDRY 0x1C84
  484. #define M_YDSTLEN 0x1C88
  485. #define M_PITCH 0x1C8C
  486. #define M_YDST 0x1C90
  487. #define M_YDSTORG 0x1C94
  488. #define M_YTOP 0x1C98
  489. #define M_YBOT 0x1C9C
  490. /* mystique only */
  491. #define M_CACHEFLUSH 0x1FFF
  492. #define M_EXEC 0x0100
  493. #define M_DWG_TRAP 0x04
  494. #define M_DWG_BITBLT 0x08
  495. #define M_DWG_ILOAD 0x09
  496. #define M_DWG_LINEAR 0x0080
  497. #define M_DWG_SOLID 0x0800
  498. #define M_DWG_ARZERO 0x1000
  499. #define M_DWG_SGNZERO 0x2000
  500. #define M_DWG_SHIFTZERO 0x4000
  501. #define M_DWG_REPLACE 0x000C0000
  502. #define M_DWG_REPLACE2 (M_DWG_REPLACE | 0x40)
  503. #define M_DWG_XOR 0x00060010
  504. #define M_DWG_BFCOL 0x04000000
  505. #define M_DWG_BMONOWF 0x08000000
  506. #define M_DWG_TRANSC 0x40000000
  507. #define M_FIFOSTATUS 0x1E10
  508. #define M_STATUS 0x1E14
  509. #define M_ICLEAR 0x1E18
  510. #define M_IEN 0x1E1C
  511. #define M_VCOUNT 0x1E20
  512. #define M_RESET 0x1E40
  513. #define M_MEMRDBK 0x1E44
  514. #define M_AGP2PLL 0x1E4C
  515. #define M_OPMODE 0x1E54
  516. #define M_OPMODE_DMA_GEN_WRITE 0x00
  517. #define M_OPMODE_DMA_BLIT 0x04
  518. #define M_OPMODE_DMA_VECTOR_WRITE 0x08
  519. #define M_OPMODE_DMA_LE 0x0000 /* little endian - no transformation */
  520. #define M_OPMODE_DMA_BE_8BPP 0x0000
  521. #define M_OPMODE_DMA_BE_16BPP 0x0100
  522. #define M_OPMODE_DMA_BE_32BPP 0x0200
  523. #define M_OPMODE_DIR_LE 0x000000 /* little endian - no transformation */
  524. #define M_OPMODE_DIR_BE_8BPP 0x000000
  525. #define M_OPMODE_DIR_BE_16BPP 0x010000
  526. #define M_OPMODE_DIR_BE_32BPP 0x020000
  527. #define M_ATTR_INDEX 0x1FC0
  528. #define M_ATTR_DATA 0x1FC1
  529. #define M_MISC_REG 0x1FC2
  530. #define M_3C2_RD 0x1FC2
  531. #define M_SEQ_INDEX 0x1FC4
  532. #define M_SEQ_DATA 0x1FC5
  533. #define M_SEQ1 0x01
  534. #define M_SEQ1_SCROFF 0x20
  535. #define M_MISC_REG_READ 0x1FCC
  536. #define M_GRAPHICS_INDEX 0x1FCE
  537. #define M_GRAPHICS_DATA 0x1FCF
  538. #define M_CRTC_INDEX 0x1FD4
  539. #define M_ATTR_RESET 0x1FDA
  540. #define M_3DA_WR 0x1FDA
  541. #define M_INSTS1 0x1FDA
  542. #define M_EXTVGA_INDEX 0x1FDE
  543. #define M_EXTVGA_DATA 0x1FDF
  544. /* G200 only */
  545. #define M_SRCORG 0x2CB4
  546. #define M_DSTORG 0x2CB8
  547. #define M_RAMDAC_BASE 0x3C00
  548. /* fortunately, same on TVP3026 and MGA1064 */
  549. #define M_DAC_REG (M_RAMDAC_BASE+0)
  550. #define M_DAC_VAL (M_RAMDAC_BASE+1)
  551. #define M_PALETTE_MASK (M_RAMDAC_BASE+2)
  552. #define M_X_INDEX 0x00
  553. #define M_X_DATAREG 0x0A
  554. #define DAC_XGENIOCTRL 0x2A
  555. #define DAC_XGENIODATA 0x2B
  556. #define M_C2CTL 0x3C10
  557. #define MX_OPTION_BSWAP 0x00000000
  558. #ifdef __LITTLE_ENDIAN
  559. #define M_OPMODE_4BPP (M_OPMODE_DMA_LE | M_OPMODE_DIR_LE | M_OPMODE_DMA_BLIT)
  560. #define M_OPMODE_8BPP (M_OPMODE_DMA_LE | M_OPMODE_DIR_LE | M_OPMODE_DMA_BLIT)
  561. #define M_OPMODE_16BPP (M_OPMODE_DMA_LE | M_OPMODE_DIR_LE | M_OPMODE_DMA_BLIT)
  562. #define M_OPMODE_24BPP (M_OPMODE_DMA_LE | M_OPMODE_DIR_LE | M_OPMODE_DMA_BLIT)
  563. #define M_OPMODE_32BPP (M_OPMODE_DMA_LE | M_OPMODE_DIR_LE | M_OPMODE_DMA_BLIT)
  564. #else
  565. #ifdef __BIG_ENDIAN
  566. #define M_OPMODE_4BPP (M_OPMODE_DMA_LE | M_OPMODE_DIR_LE | M_OPMODE_DMA_BLIT) /* TODO */
  567. #define M_OPMODE_8BPP (M_OPMODE_DMA_LE | M_OPMODE_DIR_BE_8BPP | M_OPMODE_DMA_BLIT)
  568. #define M_OPMODE_16BPP (M_OPMODE_DMA_LE | M_OPMODE_DIR_BE_16BPP | M_OPMODE_DMA_BLIT)
  569. #define M_OPMODE_24BPP (M_OPMODE_DMA_LE | M_OPMODE_DIR_BE_8BPP | M_OPMODE_DMA_BLIT) /* TODO, ?32 */
  570. #define M_OPMODE_32BPP (M_OPMODE_DMA_LE | M_OPMODE_DIR_BE_32BPP | M_OPMODE_DMA_BLIT)
  571. #else
  572. #error "Byte ordering have to be defined. Cannot continue."
  573. #endif
  574. #endif
  575. #define mga_inb(addr) mga_readb(minfo->mmio.vbase, (addr))
  576. #define mga_inl(addr) mga_readl(minfo->mmio.vbase, (addr))
  577. #define mga_outb(addr,val) mga_writeb(minfo->mmio.vbase, (addr), (val))
  578. #define mga_outw(addr,val) mga_writew(minfo->mmio.vbase, (addr), (val))
  579. #define mga_outl(addr,val) mga_writel(minfo->mmio.vbase, (addr), (val))
  580. #define mga_readr(port,idx) (mga_outb((port),(idx)), mga_inb((port)+1))
  581. #define mga_setr(addr,port,val) mga_outw(addr, ((val)<<8) | (port))
  582. #define mga_fifo(n) do {} while ((mga_inl(M_FIFOSTATUS) & 0xFF) < (n))
  583. #define WaitTillIdle() do {} while (mga_inl(M_STATUS) & 0x10000)
  584. /* code speedup */
  585. #ifdef CONFIG_FB_MATROX_MILLENIUM
  586. #define isInterleave(x) (x->interleave)
  587. #define isMillenium(x) (x->millenium)
  588. #define isMilleniumII(x) (x->milleniumII)
  589. #else
  590. #define isInterleave(x) (0)
  591. #define isMillenium(x) (0)
  592. #define isMilleniumII(x) (0)
  593. #endif
  594. #define matroxfb_DAC_lock() spin_lock(&minfo->lock.DAC)
  595. #define matroxfb_DAC_unlock() spin_unlock(&minfo->lock.DAC)
  596. #define matroxfb_DAC_lock_irqsave(flags) spin_lock_irqsave(&minfo->lock.DAC, flags)
  597. #define matroxfb_DAC_unlock_irqrestore(flags) spin_unlock_irqrestore(&minfo->lock.DAC, flags)
  598. extern void matroxfb_DAC_out(const struct matrox_fb_info *minfo, int reg,
  599. int val);
  600. extern int matroxfb_DAC_in(const struct matrox_fb_info *minfo, int reg);
  601. extern void matroxfb_var2my(struct fb_var_screeninfo* fvsi, struct my_timming* mt);
  602. extern int matroxfb_wait_for_sync(struct matrox_fb_info *minfo, u_int32_t crtc);
  603. extern int matroxfb_enable_irq(struct matrox_fb_info *minfo, int reenable);
  604. #ifdef MATROXFB_USE_SPINLOCKS
  605. #define CRITBEGIN spin_lock_irqsave(&minfo->lock.accel, critflags);
  606. #define CRITEND spin_unlock_irqrestore(&minfo->lock.accel, critflags);
  607. #define CRITFLAGS unsigned long critflags;
  608. #else
  609. #define CRITBEGIN
  610. #define CRITEND
  611. #define CRITFLAGS
  612. #endif
  613. #endif /* __MATROXFB_H__ */