PageRenderTime 29ms CodeModel.GetById 1ms RepoModel.GetById 1ms app.codeStats 0ms

/drivers/video/mbx/mbxfb.c

https://github.com/mstsirkin/linux
C | 1071 lines | 802 code | 182 blank | 87 comment | 77 complexity | 70f1f1784b2a801022f30e81debc0315 MD5 | raw file
  1. /*
  2. * linux/drivers/video/mbx/mbxfb.c
  3. *
  4. * Copyright (C) 2006-2007 8D Technologies inc
  5. * Raphael Assenat <raph@8d.com>
  6. * - Added video overlay support
  7. * - Various improvements
  8. *
  9. * Copyright (C) 2006 Compulab, Ltd.
  10. * Mike Rapoport <mike@compulab.co.il>
  11. * - Creation of driver
  12. *
  13. * Based on pxafb.c
  14. *
  15. * This file is subject to the terms and conditions of the GNU General Public
  16. * License. See the file COPYING in the main directory of this archive for
  17. * more details.
  18. *
  19. * Intel 2700G (Marathon) Graphics Accelerator Frame Buffer Driver
  20. *
  21. */
  22. #include <linux/delay.h>
  23. #include <linux/fb.h>
  24. #include <linux/init.h>
  25. #include <linux/module.h>
  26. #include <linux/platform_device.h>
  27. #include <linux/uaccess.h>
  28. #include <asm/io.h>
  29. #include <video/mbxfb.h>
  30. #include "regs.h"
  31. #include "reg_bits.h"
  32. static unsigned long virt_base_2700;
  33. #define write_reg(val, reg) do { writel((val), (reg)); } while(0)
  34. /* Without this delay, the graphics appears somehow scaled and
  35. * there is a lot of jitter in scanlines. This delay is probably
  36. * needed only after setting some specific register(s) somewhere,
  37. * not all over the place... */
  38. #define write_reg_dly(val, reg) do { writel((val), reg); udelay(1000); } while(0)
  39. #define MIN_XRES 16
  40. #define MIN_YRES 16
  41. #define MAX_XRES 2048
  42. #define MAX_YRES 2048
  43. #define MAX_PALETTES 16
  44. /* FIXME: take care of different chip revisions with different sizes
  45. of ODFB */
  46. #define MEMORY_OFFSET 0x60000
  47. struct mbxfb_info {
  48. struct device *dev;
  49. struct resource *fb_res;
  50. struct resource *fb_req;
  51. struct resource *reg_res;
  52. struct resource *reg_req;
  53. void __iomem *fb_virt_addr;
  54. unsigned long fb_phys_addr;
  55. void __iomem *reg_virt_addr;
  56. unsigned long reg_phys_addr;
  57. int (*platform_probe) (struct fb_info * fb);
  58. int (*platform_remove) (struct fb_info * fb);
  59. u32 pseudo_palette[MAX_PALETTES];
  60. #ifdef CONFIG_FB_MBX_DEBUG
  61. void *debugfs_data;
  62. #endif
  63. };
  64. static struct fb_var_screeninfo mbxfb_default __devinitdata = {
  65. .xres = 640,
  66. .yres = 480,
  67. .xres_virtual = 640,
  68. .yres_virtual = 480,
  69. .bits_per_pixel = 16,
  70. .red = {11, 5, 0},
  71. .green = {5, 6, 0},
  72. .blue = {0, 5, 0},
  73. .activate = FB_ACTIVATE_TEST,
  74. .height = -1,
  75. .width = -1,
  76. .pixclock = 40000,
  77. .left_margin = 48,
  78. .right_margin = 16,
  79. .upper_margin = 33,
  80. .lower_margin = 10,
  81. .hsync_len = 96,
  82. .vsync_len = 2,
  83. .vmode = FB_VMODE_NONINTERLACED,
  84. .sync = FB_SYNC_HOR_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
  85. };
  86. static struct fb_fix_screeninfo mbxfb_fix __devinitdata = {
  87. .id = "MBX",
  88. .type = FB_TYPE_PACKED_PIXELS,
  89. .visual = FB_VISUAL_TRUECOLOR,
  90. .xpanstep = 0,
  91. .ypanstep = 0,
  92. .ywrapstep = 0,
  93. .accel = FB_ACCEL_NONE,
  94. };
  95. struct pixclock_div {
  96. u8 m;
  97. u8 n;
  98. u8 p;
  99. };
  100. static unsigned int mbxfb_get_pixclock(unsigned int pixclock_ps,
  101. struct pixclock_div *div)
  102. {
  103. u8 m, n, p;
  104. unsigned int err = 0;
  105. unsigned int min_err = ~0x0;
  106. unsigned int clk;
  107. unsigned int best_clk = 0;
  108. unsigned int ref_clk = 13000; /* FIXME: take from platform data */
  109. unsigned int pixclock;
  110. /* convert pixclock to KHz */
  111. pixclock = PICOS2KHZ(pixclock_ps);
  112. /* PLL output freq = (ref_clk * M) / (N * 2^P)
  113. *
  114. * M: 1 to 63
  115. * N: 1 to 7
  116. * P: 0 to 7
  117. */
  118. /* RAPH: When N==1, the resulting pixel clock appears to
  119. * get divided by 2. Preventing N=1 by starting the following
  120. * loop at 2 prevents this. Is this a bug with my chip
  121. * revision or something I dont understand? */
  122. for (m = 1; m < 64; m++) {
  123. for (n = 2; n < 8; n++) {
  124. for (p = 0; p < 8; p++) {
  125. clk = (ref_clk * m) / (n * (1 << p));
  126. err = (clk > pixclock) ? (clk - pixclock) :
  127. (pixclock - clk);
  128. if (err < min_err) {
  129. min_err = err;
  130. best_clk = clk;
  131. div->m = m;
  132. div->n = n;
  133. div->p = p;
  134. }
  135. }
  136. }
  137. }
  138. return KHZ2PICOS(best_clk);
  139. }
  140. static int mbxfb_setcolreg(u_int regno, u_int red, u_int green, u_int blue,
  141. u_int trans, struct fb_info *info)
  142. {
  143. u32 val, ret = 1;
  144. if (regno < MAX_PALETTES) {
  145. u32 *pal = info->pseudo_palette;
  146. val = (red & 0xf800) | ((green & 0xfc00) >> 5) |
  147. ((blue & 0xf800) >> 11);
  148. pal[regno] = val;
  149. ret = 0;
  150. }
  151. return ret;
  152. }
  153. static int mbxfb_check_var(struct fb_var_screeninfo *var, struct fb_info *info)
  154. {
  155. struct pixclock_div div;
  156. var->pixclock = mbxfb_get_pixclock(var->pixclock, &div);
  157. if (var->xres < MIN_XRES)
  158. var->xres = MIN_XRES;
  159. if (var->yres < MIN_YRES)
  160. var->yres = MIN_YRES;
  161. if (var->xres > MAX_XRES)
  162. return -EINVAL;
  163. if (var->yres > MAX_YRES)
  164. return -EINVAL;
  165. var->xres_virtual = max(var->xres_virtual, var->xres);
  166. var->yres_virtual = max(var->yres_virtual, var->yres);
  167. switch (var->bits_per_pixel) {
  168. /* 8 bits-per-pixel is not supported yet */
  169. case 8:
  170. return -EINVAL;
  171. case 16:
  172. var->green.length = (var->green.length == 5) ? 5 : 6;
  173. var->red.length = 5;
  174. var->blue.length = 5;
  175. var->transp.length = 6 - var->green.length;
  176. var->blue.offset = 0;
  177. var->green.offset = 5;
  178. var->red.offset = 5 + var->green.length;
  179. var->transp.offset = (5 + var->red.offset) & 15;
  180. break;
  181. case 24: /* RGB 888 */
  182. case 32: /* RGBA 8888 */
  183. var->red.offset = 16;
  184. var->red.length = 8;
  185. var->green.offset = 8;
  186. var->green.length = 8;
  187. var->blue.offset = 0;
  188. var->blue.length = 8;
  189. var->transp.length = var->bits_per_pixel - 24;
  190. var->transp.offset = (var->transp.length) ? 24 : 0;
  191. break;
  192. }
  193. var->red.msb_right = 0;
  194. var->green.msb_right = 0;
  195. var->blue.msb_right = 0;
  196. var->transp.msb_right = 0;
  197. return 0;
  198. }
  199. static int mbxfb_set_par(struct fb_info *info)
  200. {
  201. struct fb_var_screeninfo *var = &info->var;
  202. struct pixclock_div div;
  203. ushort hbps, ht, hfps, has;
  204. ushort vbps, vt, vfps, vas;
  205. u32 gsctrl = readl(GSCTRL);
  206. u32 gsadr = readl(GSADR);
  207. info->fix.line_length = var->xres_virtual * var->bits_per_pixel / 8;
  208. /* setup color mode */
  209. gsctrl &= ~(FMsk(GSCTRL_GPIXFMT));
  210. /* FIXME: add *WORKING* support for 8-bits per color */
  211. if (info->var.bits_per_pixel == 8) {
  212. return -EINVAL;
  213. } else {
  214. fb_dealloc_cmap(&info->cmap);
  215. gsctrl &= ~GSCTRL_LUT_EN;
  216. info->fix.visual = FB_VISUAL_TRUECOLOR;
  217. switch (info->var.bits_per_pixel) {
  218. case 16:
  219. if (info->var.green.length == 5)
  220. gsctrl |= GSCTRL_GPIXFMT_ARGB1555;
  221. else
  222. gsctrl |= GSCTRL_GPIXFMT_RGB565;
  223. break;
  224. case 24:
  225. gsctrl |= GSCTRL_GPIXFMT_RGB888;
  226. break;
  227. case 32:
  228. gsctrl |= GSCTRL_GPIXFMT_ARGB8888;
  229. break;
  230. }
  231. }
  232. /* setup resolution */
  233. gsctrl &= ~(FMsk(GSCTRL_GSWIDTH) | FMsk(GSCTRL_GSHEIGHT));
  234. gsctrl |= Gsctrl_Width(info->var.xres) |
  235. Gsctrl_Height(info->var.yres);
  236. write_reg_dly(gsctrl, GSCTRL);
  237. gsadr &= ~(FMsk(GSADR_SRCSTRIDE));
  238. gsadr |= Gsadr_Srcstride(info->var.xres * info->var.bits_per_pixel /
  239. (8 * 16) - 1);
  240. write_reg_dly(gsadr, GSADR);
  241. /* setup timings */
  242. var->pixclock = mbxfb_get_pixclock(info->var.pixclock, &div);
  243. write_reg_dly((Disp_Pll_M(div.m) | Disp_Pll_N(div.n) |
  244. Disp_Pll_P(div.p) | DISP_PLL_EN), DISPPLL);
  245. hbps = var->hsync_len;
  246. has = hbps + var->left_margin;
  247. hfps = has + var->xres;
  248. ht = hfps + var->right_margin;
  249. vbps = var->vsync_len;
  250. vas = vbps + var->upper_margin;
  251. vfps = vas + var->yres;
  252. vt = vfps + var->lower_margin;
  253. write_reg_dly((Dht01_Hbps(hbps) | Dht01_Ht(ht)), DHT01);
  254. write_reg_dly((Dht02_Hlbs(has) | Dht02_Has(has)), DHT02);
  255. write_reg_dly((Dht03_Hfps(hfps) | Dht03_Hrbs(hfps)), DHT03);
  256. write_reg_dly((Dhdet_Hdes(has) | Dhdet_Hdef(hfps)), DHDET);
  257. write_reg_dly((Dvt01_Vbps(vbps) | Dvt01_Vt(vt)), DVT01);
  258. write_reg_dly((Dvt02_Vtbs(vas) | Dvt02_Vas(vas)), DVT02);
  259. write_reg_dly((Dvt03_Vfps(vfps) | Dvt03_Vbbs(vfps)), DVT03);
  260. write_reg_dly((Dvdet_Vdes(vas) | Dvdet_Vdef(vfps)), DVDET);
  261. write_reg_dly((Dvectrl_Vevent(vfps) | Dvectrl_Vfetch(vbps)), DVECTRL);
  262. write_reg_dly((readl(DSCTRL) | DSCTRL_SYNCGEN_EN), DSCTRL);
  263. write_reg_dly(DINTRE_VEVENT0_EN, DINTRE);
  264. return 0;
  265. }
  266. static int mbxfb_blank(int blank, struct fb_info *info)
  267. {
  268. switch (blank) {
  269. case FB_BLANK_POWERDOWN:
  270. case FB_BLANK_VSYNC_SUSPEND:
  271. case FB_BLANK_HSYNC_SUSPEND:
  272. case FB_BLANK_NORMAL:
  273. write_reg_dly((readl(DSCTRL) & ~DSCTRL_SYNCGEN_EN), DSCTRL);
  274. write_reg_dly((readl(PIXCLK) & ~PIXCLK_EN), PIXCLK);
  275. write_reg_dly((readl(VOVRCLK) & ~VOVRCLK_EN), VOVRCLK);
  276. break;
  277. case FB_BLANK_UNBLANK:
  278. write_reg_dly((readl(DSCTRL) | DSCTRL_SYNCGEN_EN), DSCTRL);
  279. write_reg_dly((readl(PIXCLK) | PIXCLK_EN), PIXCLK);
  280. break;
  281. }
  282. return 0;
  283. }
  284. static int mbxfb_setupOverlay(struct mbxfb_overlaySetup *set)
  285. {
  286. u32 vsctrl, vscadr, vsadr;
  287. u32 sssize, spoctrl, shctrl;
  288. u32 vubase, vvbase;
  289. u32 vovrclk;
  290. if (set->scaled_width==0 || set->scaled_height==0)
  291. return -EINVAL;
  292. /* read registers which have reserved bits
  293. * so we can write them back as-is. */
  294. vovrclk = readl(VOVRCLK);
  295. vsctrl = readl(VSCTRL);
  296. vscadr = readl(VSCADR);
  297. vubase = readl(VUBASE);
  298. vvbase = readl(VVBASE);
  299. shctrl = readl(SHCTRL);
  300. spoctrl = readl(SPOCTRL);
  301. sssize = readl(SSSIZE);
  302. vsctrl &= ~( FMsk(VSCTRL_VSWIDTH) |
  303. FMsk(VSCTRL_VSHEIGHT) |
  304. FMsk(VSCTRL_VPIXFMT) |
  305. VSCTRL_GAMMA_EN | VSCTRL_CSC_EN |
  306. VSCTRL_COSITED );
  307. vsctrl |= Vsctrl_Width(set->width) | Vsctrl_Height(set->height) |
  308. VSCTRL_CSC_EN;
  309. vscadr &= ~(VSCADR_STR_EN | FMsk(VSCADR_VBASE_ADR) );
  310. vubase &= ~(VUBASE_UVHALFSTR | FMsk(VUBASE_UBASE_ADR));
  311. vvbase &= ~(FMsk(VVBASE_VBASE_ADR));
  312. switch (set->fmt) {
  313. case MBXFB_FMT_YUV16:
  314. vsctrl |= VSCTRL_VPIXFMT_YUV12;
  315. set->Y_stride = ((set->width) + 0xf ) & ~0xf;
  316. break;
  317. case MBXFB_FMT_YUV12:
  318. vsctrl |= VSCTRL_VPIXFMT_YUV12;
  319. set->Y_stride = ((set->width) + 0xf ) & ~0xf;
  320. vubase |= VUBASE_UVHALFSTR;
  321. break;
  322. case MBXFB_FMT_UY0VY1:
  323. vsctrl |= VSCTRL_VPIXFMT_UY0VY1;
  324. set->Y_stride = (set->width*2 + 0xf ) & ~0xf;
  325. break;
  326. case MBXFB_FMT_VY0UY1:
  327. vsctrl |= VSCTRL_VPIXFMT_VY0UY1;
  328. set->Y_stride = (set->width*2 + 0xf ) & ~0xf;
  329. break;
  330. case MBXFB_FMT_Y0UY1V:
  331. vsctrl |= VSCTRL_VPIXFMT_Y0UY1V;
  332. set->Y_stride = (set->width*2 + 0xf ) & ~0xf;
  333. break;
  334. case MBXFB_FMT_Y0VY1U:
  335. vsctrl |= VSCTRL_VPIXFMT_Y0VY1U;
  336. set->Y_stride = (set->width*2 + 0xf ) & ~0xf;
  337. break;
  338. default:
  339. return -EINVAL;
  340. }
  341. /* VSCTRL has the bits which sets the Video Pixel Format.
  342. * When passing from a packed to planar format,
  343. * if we write VSCTRL first, VVBASE and VUBASE would
  344. * be zero if we would not set them here. (And then,
  345. * the chips hangs and only a reset seems to fix it).
  346. *
  347. * If course, the values calculated here have no meaning
  348. * for packed formats.
  349. */
  350. set->UV_stride = ((set->width/2) + 0x7 ) & ~0x7;
  351. set->U_offset = set->height * set->Y_stride;
  352. set->V_offset = set->U_offset +
  353. set->height * set->UV_stride;
  354. vubase |= Vubase_Ubase_Adr(
  355. (0x60000 + set->mem_offset + set->U_offset)>>3);
  356. vvbase |= Vvbase_Vbase_Adr(
  357. (0x60000 + set->mem_offset + set->V_offset)>>3);
  358. vscadr |= Vscadr_Vbase_Adr((0x60000 + set->mem_offset)>>4);
  359. if (set->enable)
  360. vscadr |= VSCADR_STR_EN;
  361. vsadr = Vsadr_Srcstride((set->Y_stride)/16-1) |
  362. Vsadr_Xstart(set->x) | Vsadr_Ystart(set->y);
  363. sssize &= ~(FMsk(SSSIZE_SC_WIDTH) | FMsk(SSSIZE_SC_HEIGHT));
  364. sssize = Sssize_Sc_Width(set->scaled_width-1) |
  365. Sssize_Sc_Height(set->scaled_height-1);
  366. spoctrl &= ~(SPOCTRL_H_SC_BP | SPOCTRL_V_SC_BP |
  367. SPOCTRL_HV_SC_OR | SPOCTRL_VS_UR_C |
  368. FMsk(SPOCTRL_VPITCH));
  369. spoctrl |= Spoctrl_Vpitch((set->height<<11)/set->scaled_height);
  370. /* Bypass horiz/vert scaler when same size */
  371. if (set->scaled_width == set->width)
  372. spoctrl |= SPOCTRL_H_SC_BP;
  373. if (set->scaled_height == set->height)
  374. spoctrl |= SPOCTRL_V_SC_BP;
  375. shctrl &= ~(FMsk(SHCTRL_HPITCH) | SHCTRL_HDECIM);
  376. shctrl |= Shctrl_Hpitch((set->width<<11)/set->scaled_width);
  377. /* Video plane registers */
  378. write_reg(vsctrl, VSCTRL);
  379. write_reg(vscadr, VSCADR);
  380. write_reg(vubase, VUBASE);
  381. write_reg(vvbase, VVBASE);
  382. write_reg(vsadr, VSADR);
  383. /* Video scaler registers */
  384. write_reg(sssize, SSSIZE);
  385. write_reg(spoctrl, SPOCTRL);
  386. write_reg(shctrl, SHCTRL);
  387. /* Clock */
  388. if (set->enable)
  389. vovrclk |= 1;
  390. else
  391. vovrclk &= ~1;
  392. write_reg(vovrclk, VOVRCLK);
  393. return 0;
  394. }
  395. static int mbxfb_ioctl_planeorder(struct mbxfb_planeorder *porder)
  396. {
  397. unsigned long gscadr, vscadr;
  398. if (porder->bottom == porder->top)
  399. return -EINVAL;
  400. gscadr = readl(GSCADR);
  401. vscadr = readl(VSCADR);
  402. gscadr &= ~(FMsk(GSCADR_BLEND_POS));
  403. vscadr &= ~(FMsk(VSCADR_BLEND_POS));
  404. switch (porder->bottom) {
  405. case MBXFB_PLANE_GRAPHICS:
  406. gscadr |= GSCADR_BLEND_GFX;
  407. break;
  408. case MBXFB_PLANE_VIDEO:
  409. vscadr |= VSCADR_BLEND_GFX;
  410. break;
  411. default:
  412. return -EINVAL;
  413. }
  414. switch (porder->top) {
  415. case MBXFB_PLANE_GRAPHICS:
  416. gscadr |= GSCADR_BLEND_VID;
  417. break;
  418. case MBXFB_PLANE_VIDEO:
  419. vscadr |= GSCADR_BLEND_VID;
  420. break;
  421. default:
  422. return -EINVAL;
  423. }
  424. write_reg_dly(vscadr, VSCADR);
  425. write_reg_dly(gscadr, GSCADR);
  426. return 0;
  427. }
  428. static int mbxfb_ioctl_alphactl(struct mbxfb_alphaCtl *alpha)
  429. {
  430. unsigned long vscadr, vbbase, vcmsk;
  431. unsigned long gscadr, gbbase, gdrctrl;
  432. vbbase = Vbbase_Glalpha(alpha->overlay_global_alpha) |
  433. Vbbase_Colkey(alpha->overlay_colorkey);
  434. gbbase = Gbbase_Glalpha(alpha->graphics_global_alpha) |
  435. Gbbase_Colkey(alpha->graphics_colorkey);
  436. vcmsk = readl(VCMSK);
  437. vcmsk &= ~(FMsk(VCMSK_COLKEY_M));
  438. vcmsk |= Vcmsk_colkey_m(alpha->overlay_colorkey_mask);
  439. gdrctrl = readl(GDRCTRL);
  440. gdrctrl &= ~(FMsk(GDRCTRL_COLKEYM));
  441. gdrctrl |= Gdrctrl_Colkeym(alpha->graphics_colorkey_mask);
  442. vscadr = readl(VSCADR);
  443. vscadr &= ~(FMsk(VSCADR_BLEND_M) | VSCADR_COLKEYSRC | VSCADR_COLKEY_EN);
  444. gscadr = readl(GSCADR);
  445. gscadr &= ~(FMsk(GSCADR_BLEND_M) | GSCADR_COLKEY_EN | GSCADR_COLKEYSRC);
  446. switch (alpha->overlay_colorkey_mode) {
  447. case MBXFB_COLORKEY_DISABLED:
  448. break;
  449. case MBXFB_COLORKEY_PREVIOUS:
  450. vscadr |= VSCADR_COLKEY_EN;
  451. break;
  452. case MBXFB_COLORKEY_CURRENT:
  453. vscadr |= VSCADR_COLKEY_EN | VSCADR_COLKEYSRC;
  454. break;
  455. default:
  456. return -EINVAL;
  457. }
  458. switch (alpha->overlay_blend_mode) {
  459. case MBXFB_ALPHABLEND_NONE:
  460. vscadr |= VSCADR_BLEND_NONE;
  461. break;
  462. case MBXFB_ALPHABLEND_GLOBAL:
  463. vscadr |= VSCADR_BLEND_GLOB;
  464. break;
  465. case MBXFB_ALPHABLEND_PIXEL:
  466. vscadr |= VSCADR_BLEND_PIX;
  467. break;
  468. default:
  469. return -EINVAL;
  470. }
  471. switch (alpha->graphics_colorkey_mode) {
  472. case MBXFB_COLORKEY_DISABLED:
  473. break;
  474. case MBXFB_COLORKEY_PREVIOUS:
  475. gscadr |= GSCADR_COLKEY_EN;
  476. break;
  477. case MBXFB_COLORKEY_CURRENT:
  478. gscadr |= GSCADR_COLKEY_EN | GSCADR_COLKEYSRC;
  479. break;
  480. default:
  481. return -EINVAL;
  482. }
  483. switch (alpha->graphics_blend_mode) {
  484. case MBXFB_ALPHABLEND_NONE:
  485. gscadr |= GSCADR_BLEND_NONE;
  486. break;
  487. case MBXFB_ALPHABLEND_GLOBAL:
  488. gscadr |= GSCADR_BLEND_GLOB;
  489. break;
  490. case MBXFB_ALPHABLEND_PIXEL:
  491. gscadr |= GSCADR_BLEND_PIX;
  492. break;
  493. default:
  494. return -EINVAL;
  495. }
  496. write_reg_dly(vbbase, VBBASE);
  497. write_reg_dly(gbbase, GBBASE);
  498. write_reg_dly(vcmsk, VCMSK);
  499. write_reg_dly(gdrctrl, GDRCTRL);
  500. write_reg_dly(gscadr, GSCADR);
  501. write_reg_dly(vscadr, VSCADR);
  502. return 0;
  503. }
  504. static int mbxfb_ioctl(struct fb_info *info, unsigned int cmd,
  505. unsigned long arg)
  506. {
  507. struct mbxfb_overlaySetup setup;
  508. struct mbxfb_planeorder porder;
  509. struct mbxfb_alphaCtl alpha;
  510. struct mbxfb_reg reg;
  511. int res;
  512. __u32 tmp;
  513. switch (cmd)
  514. {
  515. case MBXFB_IOCX_OVERLAY:
  516. if (copy_from_user(&setup, (void __user*)arg,
  517. sizeof(struct mbxfb_overlaySetup)))
  518. return -EFAULT;
  519. res = mbxfb_setupOverlay(&setup);
  520. if (res)
  521. return res;
  522. if (copy_to_user((void __user*)arg, &setup,
  523. sizeof(struct mbxfb_overlaySetup)))
  524. return -EFAULT;
  525. return 0;
  526. case MBXFB_IOCS_PLANEORDER:
  527. if (copy_from_user(&porder, (void __user*)arg,
  528. sizeof(struct mbxfb_planeorder)))
  529. return -EFAULT;
  530. return mbxfb_ioctl_planeorder(&porder);
  531. case MBXFB_IOCS_ALPHA:
  532. if (copy_from_user(&alpha, (void __user*)arg,
  533. sizeof(struct mbxfb_alphaCtl)))
  534. return -EFAULT;
  535. return mbxfb_ioctl_alphactl(&alpha);
  536. case MBXFB_IOCS_REG:
  537. if (copy_from_user(&reg, (void __user*)arg,
  538. sizeof(struct mbxfb_reg)))
  539. return -EFAULT;
  540. if (reg.addr >= 0x10000) /* regs are from 0x3fe0000 to 0x3feffff */
  541. return -EINVAL;
  542. tmp = readl(virt_base_2700 + reg.addr);
  543. tmp &= ~reg.mask;
  544. tmp |= reg.val & reg.mask;
  545. writel(tmp, virt_base_2700 + reg.addr);
  546. return 0;
  547. case MBXFB_IOCX_REG:
  548. if (copy_from_user(&reg, (void __user*)arg,
  549. sizeof(struct mbxfb_reg)))
  550. return -EFAULT;
  551. if (reg.addr >= 0x10000) /* regs are from 0x3fe0000 to 0x3feffff */
  552. return -EINVAL;
  553. reg.val = readl(virt_base_2700 + reg.addr);
  554. if (copy_to_user((void __user*)arg, &reg,
  555. sizeof(struct mbxfb_reg)))
  556. return -EFAULT;
  557. return 0;
  558. }
  559. return -EINVAL;
  560. }
  561. static struct fb_ops mbxfb_ops = {
  562. .owner = THIS_MODULE,
  563. .fb_check_var = mbxfb_check_var,
  564. .fb_set_par = mbxfb_set_par,
  565. .fb_setcolreg = mbxfb_setcolreg,
  566. .fb_fillrect = cfb_fillrect,
  567. .fb_copyarea = cfb_copyarea,
  568. .fb_imageblit = cfb_imageblit,
  569. .fb_blank = mbxfb_blank,
  570. .fb_ioctl = mbxfb_ioctl,
  571. };
  572. /*
  573. Enable external SDRAM controller. Assume that all clocks are active
  574. by now.
  575. */
  576. static void __devinit setup_memc(struct fb_info *fbi)
  577. {
  578. unsigned long tmp;
  579. int i;
  580. /* FIXME: use platform specific parameters */
  581. /* setup SDRAM controller */
  582. write_reg_dly((LMCFG_LMC_DS | LMCFG_LMC_TS | LMCFG_LMD_TS |
  583. LMCFG_LMA_TS),
  584. LMCFG);
  585. write_reg_dly(LMPWR_MC_PWR_ACT, LMPWR);
  586. /* setup SDRAM timings */
  587. write_reg_dly((Lmtim_Tras(7) | Lmtim_Trp(3) | Lmtim_Trcd(3) |
  588. Lmtim_Trc(9) | Lmtim_Tdpl(2)),
  589. LMTIM);
  590. /* setup SDRAM refresh rate */
  591. write_reg_dly(0xc2b, LMREFRESH);
  592. /* setup SDRAM type parameters */
  593. write_reg_dly((LMTYPE_CASLAT_3 | LMTYPE_BKSZ_2 | LMTYPE_ROWSZ_11 |
  594. LMTYPE_COLSZ_8),
  595. LMTYPE);
  596. /* enable memory controller */
  597. write_reg_dly(LMPWR_MC_PWR_ACT, LMPWR);
  598. /* perform dummy reads */
  599. for ( i = 0; i < 16; i++ ) {
  600. tmp = readl(fbi->screen_base);
  601. }
  602. }
  603. static void enable_clocks(struct fb_info *fbi)
  604. {
  605. /* enable clocks */
  606. write_reg_dly(SYSCLKSRC_PLL_2, SYSCLKSRC);
  607. write_reg_dly(PIXCLKSRC_PLL_1, PIXCLKSRC);
  608. write_reg_dly(0x00000000, CLKSLEEP);
  609. /* PLL output = (Frefclk * M) / (N * 2^P )
  610. *
  611. * M: 0x17, N: 0x3, P: 0x0 == 100 Mhz!
  612. * M: 0xb, N: 0x1, P: 0x1 == 71 Mhz
  613. * */
  614. write_reg_dly((Core_Pll_M(0xb) | Core_Pll_N(0x1) | Core_Pll_P(0x1) |
  615. CORE_PLL_EN),
  616. COREPLL);
  617. write_reg_dly((Disp_Pll_M(0x1b) | Disp_Pll_N(0x7) | Disp_Pll_P(0x1) |
  618. DISP_PLL_EN),
  619. DISPPLL);
  620. write_reg_dly(0x00000000, VOVRCLK);
  621. write_reg_dly(PIXCLK_EN, PIXCLK);
  622. write_reg_dly(MEMCLK_EN, MEMCLK);
  623. write_reg_dly(0x00000001, M24CLK);
  624. write_reg_dly(0x00000001, MBXCLK);
  625. write_reg_dly(SDCLK_EN, SDCLK);
  626. write_reg_dly(0x00000001, PIXCLKDIV);
  627. }
  628. static void __devinit setup_graphics(struct fb_info *fbi)
  629. {
  630. unsigned long gsctrl;
  631. unsigned long vscadr;
  632. gsctrl = GSCTRL_GAMMA_EN | Gsctrl_Width(fbi->var.xres) |
  633. Gsctrl_Height(fbi->var.yres);
  634. switch (fbi->var.bits_per_pixel) {
  635. case 16:
  636. if (fbi->var.green.length == 5)
  637. gsctrl |= GSCTRL_GPIXFMT_ARGB1555;
  638. else
  639. gsctrl |= GSCTRL_GPIXFMT_RGB565;
  640. break;
  641. case 24:
  642. gsctrl |= GSCTRL_GPIXFMT_RGB888;
  643. break;
  644. case 32:
  645. gsctrl |= GSCTRL_GPIXFMT_ARGB8888;
  646. break;
  647. }
  648. write_reg_dly(gsctrl, GSCTRL);
  649. write_reg_dly(0x00000000, GBBASE);
  650. write_reg_dly(0x00ffffff, GDRCTRL);
  651. write_reg_dly((GSCADR_STR_EN | Gscadr_Gbase_Adr(0x6000)), GSCADR);
  652. write_reg_dly(0x00000000, GPLUT);
  653. vscadr = readl(VSCADR);
  654. vscadr &= ~(FMsk(VSCADR_BLEND_POS) | FMsk(VSCADR_BLEND_M));
  655. vscadr |= VSCADR_BLEND_VID | VSCADR_BLEND_NONE;
  656. write_reg_dly(vscadr, VSCADR);
  657. }
  658. static void __devinit setup_display(struct fb_info *fbi)
  659. {
  660. unsigned long dsctrl = 0;
  661. dsctrl = DSCTRL_BLNK_POL;
  662. if (fbi->var.sync & FB_SYNC_HOR_HIGH_ACT)
  663. dsctrl |= DSCTRL_HS_POL;
  664. if (fbi->var.sync & FB_SYNC_VERT_HIGH_ACT)
  665. dsctrl |= DSCTRL_VS_POL;
  666. write_reg_dly(dsctrl, DSCTRL);
  667. write_reg_dly(0xd0303010, DMCTRL);
  668. write_reg_dly((readl(DSCTRL) | DSCTRL_SYNCGEN_EN), DSCTRL);
  669. }
  670. static void __devinit enable_controller(struct fb_info *fbi)
  671. {
  672. u32 svctrl, shctrl;
  673. write_reg_dly(SYSRST_RST, SYSRST);
  674. /* setup a timeout, raise drive strength */
  675. write_reg_dly(0xffffff0c, SYSCFG);
  676. enable_clocks(fbi);
  677. setup_memc(fbi);
  678. setup_graphics(fbi);
  679. setup_display(fbi);
  680. shctrl = readl(SHCTRL);
  681. shctrl &= ~(FMsk(SHCTRL_HINITIAL));
  682. shctrl |= Shctrl_Hinitial(4<<11);
  683. writel(shctrl, SHCTRL);
  684. svctrl = Svctrl_Initial1(1<<10) | Svctrl_Initial2(1<<10);
  685. writel(svctrl, SVCTRL);
  686. writel(SPOCTRL_H_SC_BP | SPOCTRL_V_SC_BP | SPOCTRL_VORDER_4TAP
  687. , SPOCTRL);
  688. /* Those coefficients are good for scaling up. For scaling
  689. * down, the application has to calculate them. */
  690. write_reg(0xff000100, VSCOEFF0);
  691. write_reg(0xfdfcfdfe, VSCOEFF1);
  692. write_reg(0x170d0500, VSCOEFF2);
  693. write_reg(0x3d372d22, VSCOEFF3);
  694. write_reg(0x00000040, VSCOEFF4);
  695. write_reg(0xff010100, HSCOEFF0);
  696. write_reg(0x00000000, HSCOEFF1);
  697. write_reg(0x02010000, HSCOEFF2);
  698. write_reg(0x01020302, HSCOEFF3);
  699. write_reg(0xf9fbfe00, HSCOEFF4);
  700. write_reg(0xfbf7f6f7, HSCOEFF5);
  701. write_reg(0x1c110700, HSCOEFF6);
  702. write_reg(0x3e393127, HSCOEFF7);
  703. write_reg(0x00000040, HSCOEFF8);
  704. }
  705. #ifdef CONFIG_PM
  706. /*
  707. * Power management hooks. Note that we won't be called from IRQ context,
  708. * unlike the blank functions above, so we may sleep.
  709. */
  710. static int mbxfb_suspend(struct platform_device *dev, pm_message_t state)
  711. {
  712. /* make frame buffer memory enter self-refresh mode */
  713. write_reg_dly(LMPWR_MC_PWR_SRM, LMPWR);
  714. while (LMPWRSTAT != LMPWRSTAT_MC_PWR_SRM)
  715. ; /* empty statement */
  716. /* reset the device, since it's initial state is 'mostly sleeping' */
  717. write_reg_dly(SYSRST_RST, SYSRST);
  718. return 0;
  719. }
  720. static int mbxfb_resume(struct platform_device *dev)
  721. {
  722. struct fb_info *fbi = platform_get_drvdata(dev);
  723. enable_clocks(fbi);
  724. /* setup_graphics(fbi); */
  725. /* setup_display(fbi); */
  726. write_reg_dly((readl(DSCTRL) | DSCTRL_SYNCGEN_EN), DSCTRL);
  727. return 0;
  728. }
  729. #else
  730. #define mbxfb_suspend NULL
  731. #define mbxfb_resume NULL
  732. #endif
  733. /* debugfs entries */
  734. #ifndef CONFIG_FB_MBX_DEBUG
  735. #define mbxfb_debugfs_init(x) do {} while(0)
  736. #define mbxfb_debugfs_remove(x) do {} while(0)
  737. #endif
  738. #define res_size(_r) (((_r)->end - (_r)->start) + 1)
  739. static int __devinit mbxfb_probe(struct platform_device *dev)
  740. {
  741. int ret;
  742. struct fb_info *fbi;
  743. struct mbxfb_info *mfbi;
  744. struct mbxfb_platform_data *pdata;
  745. dev_dbg(&dev->dev, "mbxfb_probe\n");
  746. pdata = dev->dev.platform_data;
  747. if (!pdata) {
  748. dev_err(&dev->dev, "platform data is required\n");
  749. return -EINVAL;
  750. }
  751. fbi = framebuffer_alloc(sizeof(struct mbxfb_info), &dev->dev);
  752. if (fbi == NULL) {
  753. dev_err(&dev->dev, "framebuffer_alloc failed\n");
  754. return -ENOMEM;
  755. }
  756. mfbi = fbi->par;
  757. fbi->pseudo_palette = mfbi->pseudo_palette;
  758. if (pdata->probe)
  759. mfbi->platform_probe = pdata->probe;
  760. if (pdata->remove)
  761. mfbi->platform_remove = pdata->remove;
  762. mfbi->fb_res = platform_get_resource(dev, IORESOURCE_MEM, 0);
  763. mfbi->reg_res = platform_get_resource(dev, IORESOURCE_MEM, 1);
  764. if (!mfbi->fb_res || !mfbi->reg_res) {
  765. dev_err(&dev->dev, "no resources found\n");
  766. ret = -ENODEV;
  767. goto err1;
  768. }
  769. mfbi->fb_req = request_mem_region(mfbi->fb_res->start,
  770. res_size(mfbi->fb_res), dev->name);
  771. if (mfbi->fb_req == NULL) {
  772. dev_err(&dev->dev, "failed to claim framebuffer memory\n");
  773. ret = -EINVAL;
  774. goto err1;
  775. }
  776. mfbi->fb_phys_addr = mfbi->fb_res->start;
  777. mfbi->reg_req = request_mem_region(mfbi->reg_res->start,
  778. res_size(mfbi->reg_res), dev->name);
  779. if (mfbi->reg_req == NULL) {
  780. dev_err(&dev->dev, "failed to claim Marathon registers\n");
  781. ret = -EINVAL;
  782. goto err2;
  783. }
  784. mfbi->reg_phys_addr = mfbi->reg_res->start;
  785. mfbi->reg_virt_addr = ioremap_nocache(mfbi->reg_phys_addr,
  786. res_size(mfbi->reg_req));
  787. if (!mfbi->reg_virt_addr) {
  788. dev_err(&dev->dev, "failed to ioremap Marathon registers\n");
  789. ret = -EINVAL;
  790. goto err3;
  791. }
  792. virt_base_2700 = (unsigned long)mfbi->reg_virt_addr;
  793. mfbi->fb_virt_addr = ioremap_nocache(mfbi->fb_phys_addr,
  794. res_size(mfbi->fb_req));
  795. if (!mfbi->reg_virt_addr) {
  796. dev_err(&dev->dev, "failed to ioremap frame buffer\n");
  797. ret = -EINVAL;
  798. goto err4;
  799. }
  800. fbi->screen_base = (char __iomem *)(mfbi->fb_virt_addr + 0x60000);
  801. fbi->screen_size = pdata->memsize;
  802. fbi->fbops = &mbxfb_ops;
  803. fbi->var = mbxfb_default;
  804. fbi->fix = mbxfb_fix;
  805. fbi->fix.smem_start = mfbi->fb_phys_addr + 0x60000;
  806. fbi->fix.smem_len = pdata->memsize;
  807. fbi->fix.line_length = mbxfb_default.xres_virtual *
  808. mbxfb_default.bits_per_pixel / 8;
  809. ret = fb_alloc_cmap(&fbi->cmap, 256, 0);
  810. if (ret < 0) {
  811. dev_err(&dev->dev, "fb_alloc_cmap failed\n");
  812. ret = -EINVAL;
  813. goto err5;
  814. }
  815. platform_set_drvdata(dev, fbi);
  816. printk(KERN_INFO "fb%d: mbx frame buffer device\n", fbi->node);
  817. if (mfbi->platform_probe)
  818. mfbi->platform_probe(fbi);
  819. enable_controller(fbi);
  820. mbxfb_debugfs_init(fbi);
  821. ret = register_framebuffer(fbi);
  822. if (ret < 0) {
  823. dev_err(&dev->dev, "register_framebuffer failed\n");
  824. ret = -EINVAL;
  825. goto err6;
  826. }
  827. return 0;
  828. err6:
  829. fb_dealloc_cmap(&fbi->cmap);
  830. err5:
  831. iounmap(mfbi->fb_virt_addr);
  832. err4:
  833. iounmap(mfbi->reg_virt_addr);
  834. err3:
  835. release_mem_region(mfbi->reg_res->start, res_size(mfbi->reg_res));
  836. err2:
  837. release_mem_region(mfbi->fb_res->start, res_size(mfbi->fb_res));
  838. err1:
  839. framebuffer_release(fbi);
  840. return ret;
  841. }
  842. static int __devexit mbxfb_remove(struct platform_device *dev)
  843. {
  844. struct fb_info *fbi = platform_get_drvdata(dev);
  845. write_reg_dly(SYSRST_RST, SYSRST);
  846. mbxfb_debugfs_remove(fbi);
  847. if (fbi) {
  848. struct mbxfb_info *mfbi = fbi->par;
  849. unregister_framebuffer(fbi);
  850. if (mfbi) {
  851. if (mfbi->platform_remove)
  852. mfbi->platform_remove(fbi);
  853. if (mfbi->fb_virt_addr)
  854. iounmap(mfbi->fb_virt_addr);
  855. if (mfbi->reg_virt_addr)
  856. iounmap(mfbi->reg_virt_addr);
  857. if (mfbi->reg_req)
  858. release_mem_region(mfbi->reg_req->start,
  859. res_size(mfbi->reg_req));
  860. if (mfbi->fb_req)
  861. release_mem_region(mfbi->fb_req->start,
  862. res_size(mfbi->fb_req));
  863. }
  864. framebuffer_release(fbi);
  865. }
  866. return 0;
  867. }
  868. static struct platform_driver mbxfb_driver = {
  869. .probe = mbxfb_probe,
  870. .remove = mbxfb_remove,
  871. .suspend = mbxfb_suspend,
  872. .resume = mbxfb_resume,
  873. .driver = {
  874. .name = "mbx-fb",
  875. },
  876. };
  877. int __devinit mbxfb_init(void)
  878. {
  879. return platform_driver_register(&mbxfb_driver);
  880. }
  881. static void __devexit mbxfb_exit(void)
  882. {
  883. platform_driver_unregister(&mbxfb_driver);
  884. }
  885. module_init(mbxfb_init);
  886. module_exit(mbxfb_exit);
  887. MODULE_DESCRIPTION("loadable framebuffer driver for Marathon device");
  888. MODULE_AUTHOR("Mike Rapoport, Compulab");
  889. MODULE_LICENSE("GPL");