PageRenderTime 114ms CodeModel.GetById 27ms RepoModel.GetById 1ms app.codeStats 0ms

/drivers/net/ethernet/intel/e1000e/defines.h

https://github.com/mturquette/linux
C Header | 806 lines | 552 code | 111 blank | 143 comment | 0 complexity | fc595523b2f45ccdec0e0c45622ea36e MD5 | raw file
  1. /* Intel PRO/1000 Linux driver
  2. * Copyright(c) 1999 - 2015 Intel Corporation.
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms and conditions of the GNU General Public License,
  6. * version 2, as published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope it will be useful, but WITHOUT
  9. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  10. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  11. * more details.
  12. *
  13. * The full GNU General Public License is included in this distribution in
  14. * the file called "COPYING".
  15. *
  16. * Contact Information:
  17. * Linux NICS <linux.nics@intel.com>
  18. * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
  19. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  20. */
  21. #ifndef _E1000_DEFINES_H_
  22. #define _E1000_DEFINES_H_
  23. /* Number of Transmit and Receive Descriptors must be a multiple of 8 */
  24. #define REQ_TX_DESCRIPTOR_MULTIPLE 8
  25. #define REQ_RX_DESCRIPTOR_MULTIPLE 8
  26. /* Definitions for power management and wakeup registers */
  27. /* Wake Up Control */
  28. #define E1000_WUC_APME 0x00000001 /* APM Enable */
  29. #define E1000_WUC_PME_EN 0x00000002 /* PME Enable */
  30. #define E1000_WUC_PME_STATUS 0x00000004 /* PME Status */
  31. #define E1000_WUC_APMPME 0x00000008 /* Assert PME on APM Wakeup */
  32. #define E1000_WUC_PHY_WAKE 0x00000100 /* if PHY supports wakeup */
  33. /* Wake Up Filter Control */
  34. #define E1000_WUFC_LNKC 0x00000001 /* Link Status Change Wakeup Enable */
  35. #define E1000_WUFC_MAG 0x00000002 /* Magic Packet Wakeup Enable */
  36. #define E1000_WUFC_EX 0x00000004 /* Directed Exact Wakeup Enable */
  37. #define E1000_WUFC_MC 0x00000008 /* Directed Multicast Wakeup Enable */
  38. #define E1000_WUFC_BC 0x00000010 /* Broadcast Wakeup Enable */
  39. #define E1000_WUFC_ARP 0x00000020 /* ARP Request Packet Wakeup Enable */
  40. /* Wake Up Status */
  41. #define E1000_WUS_LNKC E1000_WUFC_LNKC
  42. #define E1000_WUS_MAG E1000_WUFC_MAG
  43. #define E1000_WUS_EX E1000_WUFC_EX
  44. #define E1000_WUS_MC E1000_WUFC_MC
  45. #define E1000_WUS_BC E1000_WUFC_BC
  46. /* Extended Device Control */
  47. #define E1000_CTRL_EXT_LPCD 0x00000004 /* LCD Power Cycle Done */
  48. #define E1000_CTRL_EXT_SDP3_DATA 0x00000080 /* Value of SW Definable Pin 3 */
  49. #define E1000_CTRL_EXT_FORCE_SMBUS 0x00000800 /* Force SMBus mode */
  50. #define E1000_CTRL_EXT_EE_RST 0x00002000 /* Reinitialize from EEPROM */
  51. #define E1000_CTRL_EXT_SPD_BYPS 0x00008000 /* Speed Select Bypass */
  52. #define E1000_CTRL_EXT_RO_DIS 0x00020000 /* Relaxed Ordering disable */
  53. #define E1000_CTRL_EXT_DMA_DYN_CLK_EN 0x00080000 /* DMA Dynamic Clock Gating */
  54. #define E1000_CTRL_EXT_LINK_MODE_MASK 0x00C00000
  55. #define E1000_CTRL_EXT_LINK_MODE_PCIE_SERDES 0x00C00000
  56. #define E1000_CTRL_EXT_EIAME 0x01000000
  57. #define E1000_CTRL_EXT_DRV_LOAD 0x10000000 /* Driver loaded bit for FW */
  58. #define E1000_CTRL_EXT_IAME 0x08000000 /* Int ACK Auto-mask */
  59. #define E1000_CTRL_EXT_PBA_CLR 0x80000000 /* PBA Clear */
  60. #define E1000_CTRL_EXT_LSECCK 0x00001000
  61. #define E1000_CTRL_EXT_PHYPDEN 0x00100000
  62. /* Receive Descriptor bit definitions */
  63. #define E1000_RXD_STAT_DD 0x01 /* Descriptor Done */
  64. #define E1000_RXD_STAT_EOP 0x02 /* End of Packet */
  65. #define E1000_RXD_STAT_IXSM 0x04 /* Ignore checksum */
  66. #define E1000_RXD_STAT_VP 0x08 /* IEEE VLAN Packet */
  67. #define E1000_RXD_STAT_UDPCS 0x10 /* UDP xsum calculated */
  68. #define E1000_RXD_STAT_TCPCS 0x20 /* TCP xsum calculated */
  69. #define E1000_RXD_ERR_CE 0x01 /* CRC Error */
  70. #define E1000_RXD_ERR_SE 0x02 /* Symbol Error */
  71. #define E1000_RXD_ERR_SEQ 0x04 /* Sequence Error */
  72. #define E1000_RXD_ERR_CXE 0x10 /* Carrier Extension Error */
  73. #define E1000_RXD_ERR_TCPE 0x20 /* TCP/UDP Checksum Error */
  74. #define E1000_RXD_ERR_IPE 0x40 /* IP Checksum Error */
  75. #define E1000_RXD_ERR_RXE 0x80 /* Rx Data Error */
  76. #define E1000_RXD_SPC_VLAN_MASK 0x0FFF /* VLAN ID is in lower 12 bits */
  77. #define E1000_RXDEXT_STATERR_TST 0x00000100 /* Time Stamp taken */
  78. #define E1000_RXDEXT_STATERR_CE 0x01000000
  79. #define E1000_RXDEXT_STATERR_SE 0x02000000
  80. #define E1000_RXDEXT_STATERR_SEQ 0x04000000
  81. #define E1000_RXDEXT_STATERR_CXE 0x10000000
  82. #define E1000_RXDEXT_STATERR_RXE 0x80000000
  83. /* mask to determine if packets should be dropped due to frame errors */
  84. #define E1000_RXD_ERR_FRAME_ERR_MASK ( \
  85. E1000_RXD_ERR_CE | \
  86. E1000_RXD_ERR_SE | \
  87. E1000_RXD_ERR_SEQ | \
  88. E1000_RXD_ERR_CXE | \
  89. E1000_RXD_ERR_RXE)
  90. /* Same mask, but for extended and packet split descriptors */
  91. #define E1000_RXDEXT_ERR_FRAME_ERR_MASK ( \
  92. E1000_RXDEXT_STATERR_CE | \
  93. E1000_RXDEXT_STATERR_SE | \
  94. E1000_RXDEXT_STATERR_SEQ | \
  95. E1000_RXDEXT_STATERR_CXE | \
  96. E1000_RXDEXT_STATERR_RXE)
  97. #define E1000_MRQC_RSS_FIELD_MASK 0xFFFF0000
  98. #define E1000_MRQC_RSS_FIELD_IPV4_TCP 0x00010000
  99. #define E1000_MRQC_RSS_FIELD_IPV4 0x00020000
  100. #define E1000_MRQC_RSS_FIELD_IPV6_TCP_EX 0x00040000
  101. #define E1000_MRQC_RSS_FIELD_IPV6 0x00100000
  102. #define E1000_MRQC_RSS_FIELD_IPV6_TCP 0x00200000
  103. #define E1000_RXDPS_HDRSTAT_HDRSP 0x00008000
  104. /* Management Control */
  105. #define E1000_MANC_SMBUS_EN 0x00000001 /* SMBus Enabled - RO */
  106. #define E1000_MANC_ASF_EN 0x00000002 /* ASF Enabled - RO */
  107. #define E1000_MANC_ARP_EN 0x00002000 /* Enable ARP Request Filtering */
  108. #define E1000_MANC_RCV_TCO_EN 0x00020000 /* Receive TCO Packets Enabled */
  109. #define E1000_MANC_BLK_PHY_RST_ON_IDE 0x00040000 /* Block phy resets */
  110. /* Enable MAC address filtering */
  111. #define E1000_MANC_EN_MAC_ADDR_FILTER 0x00100000
  112. /* Enable MNG packets to host memory */
  113. #define E1000_MANC_EN_MNG2HOST 0x00200000
  114. #define E1000_MANC2H_PORT_623 0x00000020 /* Port 0x26f */
  115. #define E1000_MANC2H_PORT_664 0x00000040 /* Port 0x298 */
  116. #define E1000_MDEF_PORT_623 0x00000800 /* Port 0x26f */
  117. #define E1000_MDEF_PORT_664 0x00000400 /* Port 0x298 */
  118. /* Receive Control */
  119. #define E1000_RCTL_EN 0x00000002 /* enable */
  120. #define E1000_RCTL_SBP 0x00000004 /* store bad packet */
  121. #define E1000_RCTL_UPE 0x00000008 /* unicast promiscuous enable */
  122. #define E1000_RCTL_MPE 0x00000010 /* multicast promiscuous enab */
  123. #define E1000_RCTL_LPE 0x00000020 /* long packet enable */
  124. #define E1000_RCTL_LBM_NO 0x00000000 /* no loopback mode */
  125. #define E1000_RCTL_LBM_MAC 0x00000040 /* MAC loopback mode */
  126. #define E1000_RCTL_LBM_TCVR 0x000000C0 /* tcvr loopback mode */
  127. #define E1000_RCTL_DTYP_PS 0x00000400 /* Packet Split descriptor */
  128. #define E1000_RCTL_RDMTS_HALF 0x00000000 /* Rx desc min threshold size */
  129. #define E1000_RCTL_RDMTS_HEX 0x00010000
  130. #define E1000_RCTL_MO_SHIFT 12 /* multicast offset shift */
  131. #define E1000_RCTL_MO_3 0x00003000 /* multicast offset 15:4 */
  132. #define E1000_RCTL_BAM 0x00008000 /* broadcast enable */
  133. /* these buffer sizes are valid if E1000_RCTL_BSEX is 0 */
  134. #define E1000_RCTL_SZ_2048 0x00000000 /* Rx buffer size 2048 */
  135. #define E1000_RCTL_SZ_1024 0x00010000 /* Rx buffer size 1024 */
  136. #define E1000_RCTL_SZ_512 0x00020000 /* Rx buffer size 512 */
  137. #define E1000_RCTL_SZ_256 0x00030000 /* Rx buffer size 256 */
  138. /* these buffer sizes are valid if E1000_RCTL_BSEX is 1 */
  139. #define E1000_RCTL_SZ_16384 0x00010000 /* Rx buffer size 16384 */
  140. #define E1000_RCTL_SZ_8192 0x00020000 /* Rx buffer size 8192 */
  141. #define E1000_RCTL_SZ_4096 0x00030000 /* Rx buffer size 4096 */
  142. #define E1000_RCTL_VFE 0x00040000 /* vlan filter enable */
  143. #define E1000_RCTL_CFIEN 0x00080000 /* canonical form enable */
  144. #define E1000_RCTL_CFI 0x00100000 /* canonical form indicator */
  145. #define E1000_RCTL_DPF 0x00400000 /* Discard Pause Frames */
  146. #define E1000_RCTL_PMCF 0x00800000 /* pass MAC control frames */
  147. #define E1000_RCTL_BSEX 0x02000000 /* Buffer size extension */
  148. #define E1000_RCTL_SECRC 0x04000000 /* Strip Ethernet CRC */
  149. /* Use byte values for the following shift parameters
  150. * Usage:
  151. * psrctl |= (((ROUNDUP(value0, 128) >> E1000_PSRCTL_BSIZE0_SHIFT) &
  152. * E1000_PSRCTL_BSIZE0_MASK) |
  153. * ((ROUNDUP(value1, 1024) >> E1000_PSRCTL_BSIZE1_SHIFT) &
  154. * E1000_PSRCTL_BSIZE1_MASK) |
  155. * ((ROUNDUP(value2, 1024) << E1000_PSRCTL_BSIZE2_SHIFT) &
  156. * E1000_PSRCTL_BSIZE2_MASK) |
  157. * ((ROUNDUP(value3, 1024) << E1000_PSRCTL_BSIZE3_SHIFT) |;
  158. * E1000_PSRCTL_BSIZE3_MASK))
  159. * where value0 = [128..16256], default=256
  160. * value1 = [1024..64512], default=4096
  161. * value2 = [0..64512], default=4096
  162. * value3 = [0..64512], default=0
  163. */
  164. #define E1000_PSRCTL_BSIZE0_MASK 0x0000007F
  165. #define E1000_PSRCTL_BSIZE1_MASK 0x00003F00
  166. #define E1000_PSRCTL_BSIZE2_MASK 0x003F0000
  167. #define E1000_PSRCTL_BSIZE3_MASK 0x3F000000
  168. #define E1000_PSRCTL_BSIZE0_SHIFT 7 /* Shift _right_ 7 */
  169. #define E1000_PSRCTL_BSIZE1_SHIFT 2 /* Shift _right_ 2 */
  170. #define E1000_PSRCTL_BSIZE2_SHIFT 6 /* Shift _left_ 6 */
  171. #define E1000_PSRCTL_BSIZE3_SHIFT 14 /* Shift _left_ 14 */
  172. /* SWFW_SYNC Definitions */
  173. #define E1000_SWFW_EEP_SM 0x1
  174. #define E1000_SWFW_PHY0_SM 0x2
  175. #define E1000_SWFW_PHY1_SM 0x4
  176. #define E1000_SWFW_CSR_SM 0x8
  177. /* Device Control */
  178. #define E1000_CTRL_FD 0x00000001 /* Full duplex.0=half; 1=full */
  179. #define E1000_CTRL_GIO_MASTER_DISABLE 0x00000004 /*Blocks new Master requests */
  180. #define E1000_CTRL_LRST 0x00000008 /* Link reset. 0=normal,1=reset */
  181. #define E1000_CTRL_ASDE 0x00000020 /* Auto-speed detect enable */
  182. #define E1000_CTRL_SLU 0x00000040 /* Set link up (Force Link) */
  183. #define E1000_CTRL_ILOS 0x00000080 /* Invert Loss-Of Signal */
  184. #define E1000_CTRL_SPD_SEL 0x00000300 /* Speed Select Mask */
  185. #define E1000_CTRL_SPD_10 0x00000000 /* Force 10Mb */
  186. #define E1000_CTRL_SPD_100 0x00000100 /* Force 100Mb */
  187. #define E1000_CTRL_SPD_1000 0x00000200 /* Force 1Gb */
  188. #define E1000_CTRL_FRCSPD 0x00000800 /* Force Speed */
  189. #define E1000_CTRL_FRCDPX 0x00001000 /* Force Duplex */
  190. #define E1000_CTRL_LANPHYPC_OVERRIDE 0x00010000 /* SW control of LANPHYPC */
  191. #define E1000_CTRL_LANPHYPC_VALUE 0x00020000 /* SW value of LANPHYPC */
  192. #define E1000_CTRL_MEHE 0x00080000 /* Memory Error Handling Enable */
  193. #define E1000_CTRL_SWDPIN0 0x00040000 /* SWDPIN 0 value */
  194. #define E1000_CTRL_SWDPIN1 0x00080000 /* SWDPIN 1 value */
  195. #define E1000_CTRL_ADVD3WUC 0x00100000 /* D3 WUC */
  196. #define E1000_CTRL_EN_PHY_PWR_MGMT 0x00200000 /* PHY PM enable */
  197. #define E1000_CTRL_SWDPIO0 0x00400000 /* SWDPIN 0 Input or output */
  198. #define E1000_CTRL_RST 0x04000000 /* Global reset */
  199. #define E1000_CTRL_RFCE 0x08000000 /* Receive Flow Control enable */
  200. #define E1000_CTRL_TFCE 0x10000000 /* Transmit flow control enable */
  201. #define E1000_CTRL_VME 0x40000000 /* IEEE VLAN mode enable */
  202. #define E1000_CTRL_PHY_RST 0x80000000 /* PHY Reset */
  203. #define E1000_PCS_LCTL_FORCE_FCTRL 0x80
  204. #define E1000_PCS_LSTS_AN_COMPLETE 0x10000
  205. /* Device Status */
  206. #define E1000_STATUS_FD 0x00000001 /* Full duplex.0=half,1=full */
  207. #define E1000_STATUS_LU 0x00000002 /* Link up.0=no,1=link */
  208. #define E1000_STATUS_FUNC_MASK 0x0000000C /* PCI Function Mask */
  209. #define E1000_STATUS_FUNC_SHIFT 2
  210. #define E1000_STATUS_FUNC_1 0x00000004 /* Function 1 */
  211. #define E1000_STATUS_TXOFF 0x00000010 /* transmission paused */
  212. #define E1000_STATUS_SPEED_MASK 0x000000C0
  213. #define E1000_STATUS_SPEED_10 0x00000000 /* Speed 10Mb/s */
  214. #define E1000_STATUS_SPEED_100 0x00000040 /* Speed 100Mb/s */
  215. #define E1000_STATUS_SPEED_1000 0x00000080 /* Speed 1000Mb/s */
  216. #define E1000_STATUS_LAN_INIT_DONE 0x00000200 /* Lan Init Completion by NVM */
  217. #define E1000_STATUS_PHYRA 0x00000400 /* PHY Reset Asserted */
  218. #define E1000_STATUS_GIO_MASTER_ENABLE 0x00080000 /* Master Req status */
  219. #define HALF_DUPLEX 1
  220. #define FULL_DUPLEX 2
  221. #define ADVERTISE_10_HALF 0x0001
  222. #define ADVERTISE_10_FULL 0x0002
  223. #define ADVERTISE_100_HALF 0x0004
  224. #define ADVERTISE_100_FULL 0x0008
  225. #define ADVERTISE_1000_HALF 0x0010 /* Not used, just FYI */
  226. #define ADVERTISE_1000_FULL 0x0020
  227. /* 1000/H is not supported, nor spec-compliant. */
  228. #define E1000_ALL_SPEED_DUPLEX ( \
  229. ADVERTISE_10_HALF | ADVERTISE_10_FULL | ADVERTISE_100_HALF | \
  230. ADVERTISE_100_FULL | ADVERTISE_1000_FULL)
  231. #define E1000_ALL_NOT_GIG ( \
  232. ADVERTISE_10_HALF | ADVERTISE_10_FULL | ADVERTISE_100_HALF | \
  233. ADVERTISE_100_FULL)
  234. #define E1000_ALL_100_SPEED (ADVERTISE_100_HALF | ADVERTISE_100_FULL)
  235. #define E1000_ALL_10_SPEED (ADVERTISE_10_HALF | ADVERTISE_10_FULL)
  236. #define E1000_ALL_HALF_DUPLEX (ADVERTISE_10_HALF | ADVERTISE_100_HALF)
  237. #define AUTONEG_ADVERTISE_SPEED_DEFAULT E1000_ALL_SPEED_DUPLEX
  238. /* LED Control */
  239. #define E1000_PHY_LED0_MODE_MASK 0x00000007
  240. #define E1000_PHY_LED0_IVRT 0x00000008
  241. #define E1000_PHY_LED0_MASK 0x0000001F
  242. #define E1000_LEDCTL_LED0_MODE_MASK 0x0000000F
  243. #define E1000_LEDCTL_LED0_MODE_SHIFT 0
  244. #define E1000_LEDCTL_LED0_IVRT 0x00000040
  245. #define E1000_LEDCTL_LED0_BLINK 0x00000080
  246. #define E1000_LEDCTL_MODE_LINK_UP 0x2
  247. #define E1000_LEDCTL_MODE_LED_ON 0xE
  248. #define E1000_LEDCTL_MODE_LED_OFF 0xF
  249. /* Transmit Descriptor bit definitions */
  250. #define E1000_TXD_DTYP_D 0x00100000 /* Data Descriptor */
  251. #define E1000_TXD_POPTS_IXSM 0x01 /* Insert IP checksum */
  252. #define E1000_TXD_POPTS_TXSM 0x02 /* Insert TCP/UDP checksum */
  253. #define E1000_TXD_CMD_EOP 0x01000000 /* End of Packet */
  254. #define E1000_TXD_CMD_IFCS 0x02000000 /* Insert FCS (Ethernet CRC) */
  255. #define E1000_TXD_CMD_IC 0x04000000 /* Insert Checksum */
  256. #define E1000_TXD_CMD_RS 0x08000000 /* Report Status */
  257. #define E1000_TXD_CMD_RPS 0x10000000 /* Report Packet Sent */
  258. #define E1000_TXD_CMD_DEXT 0x20000000 /* Descriptor extension (0 = legacy) */
  259. #define E1000_TXD_CMD_VLE 0x40000000 /* Add VLAN tag */
  260. #define E1000_TXD_CMD_IDE 0x80000000 /* Enable Tidv register */
  261. #define E1000_TXD_STAT_DD 0x00000001 /* Descriptor Done */
  262. #define E1000_TXD_STAT_EC 0x00000002 /* Excess Collisions */
  263. #define E1000_TXD_STAT_LC 0x00000004 /* Late Collisions */
  264. #define E1000_TXD_STAT_TU 0x00000008 /* Transmit underrun */
  265. #define E1000_TXD_CMD_TCP 0x01000000 /* TCP packet */
  266. #define E1000_TXD_CMD_IP 0x02000000 /* IP packet */
  267. #define E1000_TXD_CMD_TSE 0x04000000 /* TCP Seg enable */
  268. #define E1000_TXD_STAT_TC 0x00000004 /* Tx Underrun */
  269. #define E1000_TXD_EXTCMD_TSTAMP 0x00000010 /* IEEE1588 Timestamp packet */
  270. /* Transmit Control */
  271. #define E1000_TCTL_EN 0x00000002 /* enable Tx */
  272. #define E1000_TCTL_PSP 0x00000008 /* pad short packets */
  273. #define E1000_TCTL_CT 0x00000ff0 /* collision threshold */
  274. #define E1000_TCTL_COLD 0x003ff000 /* collision distance */
  275. #define E1000_TCTL_RTLC 0x01000000 /* Re-transmit on late collision */
  276. #define E1000_TCTL_MULR 0x10000000 /* Multiple request support */
  277. /* SerDes Control */
  278. #define E1000_SCTL_DISABLE_SERDES_LOOPBACK 0x0400
  279. #define E1000_SCTL_ENABLE_SERDES_LOOPBACK 0x0410
  280. /* Receive Checksum Control */
  281. #define E1000_RXCSUM_TUOFL 0x00000200 /* TCP / UDP checksum offload */
  282. #define E1000_RXCSUM_IPPCSE 0x00001000 /* IP payload checksum enable */
  283. #define E1000_RXCSUM_PCSD 0x00002000 /* packet checksum disabled */
  284. /* Header split receive */
  285. #define E1000_RFCTL_NFSW_DIS 0x00000040
  286. #define E1000_RFCTL_NFSR_DIS 0x00000080
  287. #define E1000_RFCTL_ACK_DIS 0x00001000
  288. #define E1000_RFCTL_EXTEN 0x00008000
  289. #define E1000_RFCTL_IPV6_EX_DIS 0x00010000
  290. #define E1000_RFCTL_NEW_IPV6_EXT_DIS 0x00020000
  291. /* Collision related configuration parameters */
  292. #define E1000_COLLISION_THRESHOLD 15
  293. #define E1000_CT_SHIFT 4
  294. #define E1000_COLLISION_DISTANCE 63
  295. #define E1000_COLD_SHIFT 12
  296. /* Default values for the transmit IPG register */
  297. #define DEFAULT_82543_TIPG_IPGT_COPPER 8
  298. #define E1000_TIPG_IPGT_MASK 0x000003FF
  299. #define DEFAULT_82543_TIPG_IPGR1 8
  300. #define E1000_TIPG_IPGR1_SHIFT 10
  301. #define DEFAULT_82543_TIPG_IPGR2 6
  302. #define DEFAULT_80003ES2LAN_TIPG_IPGR2 7
  303. #define E1000_TIPG_IPGR2_SHIFT 20
  304. #define MAX_JUMBO_FRAME_SIZE 0x3F00
  305. #define E1000_TX_PTR_GAP 0x1F
  306. /* Extended Configuration Control and Size */
  307. #define E1000_EXTCNF_CTRL_MDIO_SW_OWNERSHIP 0x00000020
  308. #define E1000_EXTCNF_CTRL_LCD_WRITE_ENABLE 0x00000001
  309. #define E1000_EXTCNF_CTRL_OEM_WRITE_ENABLE 0x00000008
  310. #define E1000_EXTCNF_CTRL_SWFLAG 0x00000020
  311. #define E1000_EXTCNF_CTRL_GATE_PHY_CFG 0x00000080
  312. #define E1000_EXTCNF_SIZE_EXT_PCIE_LENGTH_MASK 0x00FF0000
  313. #define E1000_EXTCNF_SIZE_EXT_PCIE_LENGTH_SHIFT 16
  314. #define E1000_EXTCNF_CTRL_EXT_CNF_POINTER_MASK 0x0FFF0000
  315. #define E1000_EXTCNF_CTRL_EXT_CNF_POINTER_SHIFT 16
  316. #define E1000_PHY_CTRL_D0A_LPLU 0x00000002
  317. #define E1000_PHY_CTRL_NOND0A_LPLU 0x00000004
  318. #define E1000_PHY_CTRL_NOND0A_GBE_DISABLE 0x00000008
  319. #define E1000_PHY_CTRL_GBE_DISABLE 0x00000040
  320. #define E1000_KABGTXD_BGSQLBIAS 0x00050000
  321. /* Low Power IDLE Control */
  322. #define E1000_LPIC_LPIET_SHIFT 24 /* Low Power Idle Entry Time */
  323. /* PBA constants */
  324. #define E1000_PBA_8K 0x0008 /* 8KB */
  325. #define E1000_PBA_16K 0x0010 /* 16KB */
  326. #define E1000_PBA_RXA_MASK 0xFFFF
  327. #define E1000_PBS_16K E1000_PBA_16K
  328. /* Uncorrectable/correctable ECC Error counts and enable bits */
  329. #define E1000_PBECCSTS_CORR_ERR_CNT_MASK 0x000000FF
  330. #define E1000_PBECCSTS_UNCORR_ERR_CNT_MASK 0x0000FF00
  331. #define E1000_PBECCSTS_UNCORR_ERR_CNT_SHIFT 8
  332. #define E1000_PBECCSTS_ECC_ENABLE 0x00010000
  333. #define IFS_MAX 80
  334. #define IFS_MIN 40
  335. #define IFS_RATIO 4
  336. #define IFS_STEP 10
  337. #define MIN_NUM_XMITS 1000
  338. /* SW Semaphore Register */
  339. #define E1000_SWSM_SMBI 0x00000001 /* Driver Semaphore bit */
  340. #define E1000_SWSM_SWESMBI 0x00000002 /* FW Semaphore bit */
  341. #define E1000_SWSM_DRV_LOAD 0x00000008 /* Driver Loaded Bit */
  342. #define E1000_SWSM2_LOCK 0x00000002 /* Secondary driver semaphore bit */
  343. /* Interrupt Cause Read */
  344. #define E1000_ICR_TXDW 0x00000001 /* Transmit desc written back */
  345. #define E1000_ICR_LSC 0x00000004 /* Link Status Change */
  346. #define E1000_ICR_RXSEQ 0x00000008 /* Rx sequence error */
  347. #define E1000_ICR_RXDMT0 0x00000010 /* Rx desc min. threshold (0) */
  348. #define E1000_ICR_RXT0 0x00000080 /* Rx timer intr (ring 0) */
  349. #define E1000_ICR_ECCER 0x00400000 /* Uncorrectable ECC Error */
  350. /* If this bit asserted, the driver should claim the interrupt */
  351. #define E1000_ICR_INT_ASSERTED 0x80000000
  352. #define E1000_ICR_RXQ0 0x00100000 /* Rx Queue 0 Interrupt */
  353. #define E1000_ICR_RXQ1 0x00200000 /* Rx Queue 1 Interrupt */
  354. #define E1000_ICR_TXQ0 0x00400000 /* Tx Queue 0 Interrupt */
  355. #define E1000_ICR_TXQ1 0x00800000 /* Tx Queue 1 Interrupt */
  356. #define E1000_ICR_OTHER 0x01000000 /* Other Interrupts */
  357. /* PBA ECC Register */
  358. #define E1000_PBA_ECC_COUNTER_MASK 0xFFF00000 /* ECC counter mask */
  359. #define E1000_PBA_ECC_COUNTER_SHIFT 20 /* ECC counter shift value */
  360. #define E1000_PBA_ECC_CORR_EN 0x00000001 /* ECC correction enable */
  361. #define E1000_PBA_ECC_STAT_CLR 0x00000002 /* Clear ECC error counter */
  362. #define E1000_PBA_ECC_INT_EN 0x00000004 /* Enable ICR bit 5 for ECC */
  363. /* This defines the bits that are set in the Interrupt Mask
  364. * Set/Read Register. Each bit is documented below:
  365. * o RXT0 = Receiver Timer Interrupt (ring 0)
  366. * o TXDW = Transmit Descriptor Written Back
  367. * o RXDMT0 = Receive Descriptor Minimum Threshold hit (ring 0)
  368. * o RXSEQ = Receive Sequence Error
  369. * o LSC = Link Status Change
  370. */
  371. #define IMS_ENABLE_MASK ( \
  372. E1000_IMS_RXT0 | \
  373. E1000_IMS_TXDW | \
  374. E1000_IMS_RXDMT0 | \
  375. E1000_IMS_RXSEQ | \
  376. E1000_IMS_LSC)
  377. /* Interrupt Mask Set */
  378. #define E1000_IMS_TXDW E1000_ICR_TXDW /* Transmit desc written back */
  379. #define E1000_IMS_LSC E1000_ICR_LSC /* Link Status Change */
  380. #define E1000_IMS_RXSEQ E1000_ICR_RXSEQ /* Rx sequence error */
  381. #define E1000_IMS_RXDMT0 E1000_ICR_RXDMT0 /* Rx desc min. threshold */
  382. #define E1000_IMS_RXT0 E1000_ICR_RXT0 /* Rx timer intr */
  383. #define E1000_IMS_ECCER E1000_ICR_ECCER /* Uncorrectable ECC Error */
  384. #define E1000_IMS_RXQ0 E1000_ICR_RXQ0 /* Rx Queue 0 Interrupt */
  385. #define E1000_IMS_RXQ1 E1000_ICR_RXQ1 /* Rx Queue 1 Interrupt */
  386. #define E1000_IMS_TXQ0 E1000_ICR_TXQ0 /* Tx Queue 0 Interrupt */
  387. #define E1000_IMS_TXQ1 E1000_ICR_TXQ1 /* Tx Queue 1 Interrupt */
  388. #define E1000_IMS_OTHER E1000_ICR_OTHER /* Other Interrupt */
  389. /* Interrupt Cause Set */
  390. #define E1000_ICS_LSC E1000_ICR_LSC /* Link Status Change */
  391. #define E1000_ICS_RXSEQ E1000_ICR_RXSEQ /* Rx sequence error */
  392. #define E1000_ICS_RXDMT0 E1000_ICR_RXDMT0 /* Rx desc min. threshold */
  393. #define E1000_ICS_OTHER E1000_ICR_OTHER /* Other Interrupt */
  394. /* Transmit Descriptor Control */
  395. #define E1000_TXDCTL_PTHRESH 0x0000003F /* TXDCTL Prefetch Threshold */
  396. #define E1000_TXDCTL_HTHRESH 0x00003F00 /* TXDCTL Host Threshold */
  397. #define E1000_TXDCTL_WTHRESH 0x003F0000 /* TXDCTL Writeback Threshold */
  398. #define E1000_TXDCTL_GRAN 0x01000000 /* TXDCTL Granularity */
  399. #define E1000_TXDCTL_FULL_TX_DESC_WB 0x01010000 /* GRAN=1, WTHRESH=1 */
  400. #define E1000_TXDCTL_MAX_TX_DESC_PREFETCH 0x0100001F /* GRAN=1, PTHRESH=31 */
  401. /* Enable the counting of desc. still to be processed. */
  402. #define E1000_TXDCTL_COUNT_DESC 0x00400000
  403. /* Flow Control Constants */
  404. #define FLOW_CONTROL_ADDRESS_LOW 0x00C28001
  405. #define FLOW_CONTROL_ADDRESS_HIGH 0x00000100
  406. #define FLOW_CONTROL_TYPE 0x8808
  407. /* 802.1q VLAN Packet Size */
  408. #define E1000_VLAN_FILTER_TBL_SIZE 128 /* VLAN Filter Table (4096 bits) */
  409. /* Receive Address
  410. * Number of high/low register pairs in the RAR. The RAR (Receive Address
  411. * Registers) holds the directed and multicast addresses that we monitor.
  412. * Technically, we have 16 spots. However, we reserve one of these spots
  413. * (RAR[15]) for our directed address used by controllers with
  414. * manageability enabled, allowing us room for 15 multicast addresses.
  415. */
  416. #define E1000_RAR_ENTRIES 15
  417. #define E1000_RAH_AV 0x80000000 /* Receive descriptor valid */
  418. #define E1000_RAL_MAC_ADDR_LEN 4
  419. #define E1000_RAH_MAC_ADDR_LEN 2
  420. /* Error Codes */
  421. #define E1000_ERR_NVM 1
  422. #define E1000_ERR_PHY 2
  423. #define E1000_ERR_CONFIG 3
  424. #define E1000_ERR_PARAM 4
  425. #define E1000_ERR_MAC_INIT 5
  426. #define E1000_ERR_PHY_TYPE 6
  427. #define E1000_ERR_RESET 9
  428. #define E1000_ERR_MASTER_REQUESTS_PENDING 10
  429. #define E1000_ERR_HOST_INTERFACE_COMMAND 11
  430. #define E1000_BLK_PHY_RESET 12
  431. #define E1000_ERR_SWFW_SYNC 13
  432. #define E1000_NOT_IMPLEMENTED 14
  433. #define E1000_ERR_INVALID_ARGUMENT 16
  434. #define E1000_ERR_NO_SPACE 17
  435. #define E1000_ERR_NVM_PBA_SECTION 18
  436. /* Loop limit on how long we wait for auto-negotiation to complete */
  437. #define FIBER_LINK_UP_LIMIT 50
  438. #define COPPER_LINK_UP_LIMIT 10
  439. #define PHY_AUTO_NEG_LIMIT 45
  440. #define PHY_FORCE_LIMIT 20
  441. /* Number of 100 microseconds we wait for PCI Express master disable */
  442. #define MASTER_DISABLE_TIMEOUT 800
  443. /* Number of milliseconds we wait for PHY configuration done after MAC reset */
  444. #define PHY_CFG_TIMEOUT 100
  445. /* Number of 2 milliseconds we wait for acquiring MDIO ownership. */
  446. #define MDIO_OWNERSHIP_TIMEOUT 10
  447. /* Number of milliseconds for NVM auto read done after MAC reset. */
  448. #define AUTO_READ_DONE_TIMEOUT 10
  449. /* Flow Control */
  450. #define E1000_FCRTH_RTH 0x0000FFF8 /* Mask Bits[15:3] for RTH */
  451. #define E1000_FCRTL_RTL 0x0000FFF8 /* Mask Bits[15:3] for RTL */
  452. #define E1000_FCRTL_XONE 0x80000000 /* Enable XON frame transmission */
  453. /* Transmit Configuration Word */
  454. #define E1000_TXCW_FD 0x00000020 /* TXCW full duplex */
  455. #define E1000_TXCW_PAUSE 0x00000080 /* TXCW sym pause request */
  456. #define E1000_TXCW_ASM_DIR 0x00000100 /* TXCW astm pause direction */
  457. #define E1000_TXCW_PAUSE_MASK 0x00000180 /* TXCW pause request mask */
  458. #define E1000_TXCW_ANE 0x80000000 /* Auto-neg enable */
  459. /* Receive Configuration Word */
  460. #define E1000_RXCW_CW 0x0000ffff /* RxConfigWord mask */
  461. #define E1000_RXCW_IV 0x08000000 /* Receive config invalid */
  462. #define E1000_RXCW_C 0x20000000 /* Receive config */
  463. #define E1000_RXCW_SYNCH 0x40000000 /* Receive config synch */
  464. /* HH Time Sync */
  465. #define E1000_TSYNCTXCTL_MAX_ALLOWED_DLY_MASK 0x0000F000 /* max delay */
  466. #define E1000_TSYNCTXCTL_SYNC_COMP 0x40000000 /* sync complete */
  467. #define E1000_TSYNCTXCTL_START_SYNC 0x80000000 /* initiate sync */
  468. #define E1000_TSYNCTXCTL_VALID 0x00000001 /* Tx timestamp valid */
  469. #define E1000_TSYNCTXCTL_ENABLED 0x00000010 /* enable Tx timestamping */
  470. #define E1000_TSYNCRXCTL_VALID 0x00000001 /* Rx timestamp valid */
  471. #define E1000_TSYNCRXCTL_TYPE_MASK 0x0000000E /* Rx type mask */
  472. #define E1000_TSYNCRXCTL_TYPE_L2_V2 0x00
  473. #define E1000_TSYNCRXCTL_TYPE_L4_V1 0x02
  474. #define E1000_TSYNCRXCTL_TYPE_L2_L4_V2 0x04
  475. #define E1000_TSYNCRXCTL_TYPE_ALL 0x08
  476. #define E1000_TSYNCRXCTL_TYPE_EVENT_V2 0x0A
  477. #define E1000_TSYNCRXCTL_ENABLED 0x00000010 /* enable Rx timestamping */
  478. #define E1000_TSYNCRXCTL_SYSCFI 0x00000020 /* Sys clock frequency */
  479. #define E1000_RXMTRL_PTP_V1_SYNC_MESSAGE 0x00000000
  480. #define E1000_RXMTRL_PTP_V1_DELAY_REQ_MESSAGE 0x00010000
  481. #define E1000_RXMTRL_PTP_V2_SYNC_MESSAGE 0x00000000
  482. #define E1000_RXMTRL_PTP_V2_DELAY_REQ_MESSAGE 0x01000000
  483. #define E1000_TIMINCA_INCPERIOD_SHIFT 24
  484. #define E1000_TIMINCA_INCVALUE_MASK 0x00FFFFFF
  485. /* PCI Express Control */
  486. #define E1000_GCR_RXD_NO_SNOOP 0x00000001
  487. #define E1000_GCR_RXDSCW_NO_SNOOP 0x00000002
  488. #define E1000_GCR_RXDSCR_NO_SNOOP 0x00000004
  489. #define E1000_GCR_TXD_NO_SNOOP 0x00000008
  490. #define E1000_GCR_TXDSCW_NO_SNOOP 0x00000010
  491. #define E1000_GCR_TXDSCR_NO_SNOOP 0x00000020
  492. #define PCIE_NO_SNOOP_ALL (E1000_GCR_RXD_NO_SNOOP | \
  493. E1000_GCR_RXDSCW_NO_SNOOP | \
  494. E1000_GCR_RXDSCR_NO_SNOOP | \
  495. E1000_GCR_TXD_NO_SNOOP | \
  496. E1000_GCR_TXDSCW_NO_SNOOP | \
  497. E1000_GCR_TXDSCR_NO_SNOOP)
  498. /* NVM Control */
  499. #define E1000_EECD_SK 0x00000001 /* NVM Clock */
  500. #define E1000_EECD_CS 0x00000002 /* NVM Chip Select */
  501. #define E1000_EECD_DI 0x00000004 /* NVM Data In */
  502. #define E1000_EECD_DO 0x00000008 /* NVM Data Out */
  503. #define E1000_EECD_REQ 0x00000040 /* NVM Access Request */
  504. #define E1000_EECD_GNT 0x00000080 /* NVM Access Grant */
  505. #define E1000_EECD_PRES 0x00000100 /* NVM Present */
  506. #define E1000_EECD_SIZE 0x00000200 /* NVM Size (0=64 word 1=256 word) */
  507. /* NVM Addressing bits based on type (0-small, 1-large) */
  508. #define E1000_EECD_ADDR_BITS 0x00000400
  509. #define E1000_NVM_GRANT_ATTEMPTS 1000 /* NVM # attempts to gain grant */
  510. #define E1000_EECD_AUTO_RD 0x00000200 /* NVM Auto Read done */
  511. #define E1000_EECD_SIZE_EX_MASK 0x00007800 /* NVM Size */
  512. #define E1000_EECD_SIZE_EX_SHIFT 11
  513. #define E1000_EECD_FLUPD 0x00080000 /* Update FLASH */
  514. #define E1000_EECD_AUPDEN 0x00100000 /* Enable Autonomous FLASH update */
  515. #define E1000_EECD_SEC1VAL 0x00400000 /* Sector One Valid */
  516. #define E1000_EECD_SEC1VAL_VALID_MASK (E1000_EECD_AUTO_RD | E1000_EECD_PRES)
  517. #define E1000_NVM_RW_REG_DATA 16 /* Offset to data in NVM r/w regs */
  518. #define E1000_NVM_RW_REG_DONE 2 /* Offset to READ/WRITE done bit */
  519. #define E1000_NVM_RW_REG_START 1 /* Start operation */
  520. #define E1000_NVM_RW_ADDR_SHIFT 2 /* Shift to the address bits */
  521. #define E1000_NVM_POLL_WRITE 1 /* Flag for polling write complete */
  522. #define E1000_NVM_POLL_READ 0 /* Flag for polling read complete */
  523. #define E1000_FLASH_UPDATES 2000
  524. /* NVM Word Offsets */
  525. #define NVM_COMPAT 0x0003
  526. #define NVM_ID_LED_SETTINGS 0x0004
  527. #define NVM_FUTURE_INIT_WORD1 0x0019
  528. #define NVM_COMPAT_VALID_CSUM 0x0001
  529. #define NVM_FUTURE_INIT_WORD1_VALID_CSUM 0x0040
  530. #define NVM_INIT_CONTROL2_REG 0x000F
  531. #define NVM_INIT_CONTROL3_PORT_B 0x0014
  532. #define NVM_INIT_3GIO_3 0x001A
  533. #define NVM_INIT_CONTROL3_PORT_A 0x0024
  534. #define NVM_CFG 0x0012
  535. #define NVM_ALT_MAC_ADDR_PTR 0x0037
  536. #define NVM_CHECKSUM_REG 0x003F
  537. #define E1000_NVM_CFG_DONE_PORT_0 0x40000 /* MNG config cycle done */
  538. #define E1000_NVM_CFG_DONE_PORT_1 0x80000 /* ...for second port */
  539. /* Mask bits for fields in Word 0x0f of the NVM */
  540. #define NVM_WORD0F_PAUSE_MASK 0x3000
  541. #define NVM_WORD0F_PAUSE 0x1000
  542. #define NVM_WORD0F_ASM_DIR 0x2000
  543. /* Mask bits for fields in Word 0x1a of the NVM */
  544. #define NVM_WORD1A_ASPM_MASK 0x000C
  545. /* Mask bits for fields in Word 0x03 of the EEPROM */
  546. #define NVM_COMPAT_LOM 0x0800
  547. /* length of string needed to store PBA number */
  548. #define E1000_PBANUM_LENGTH 11
  549. /* For checksumming, the sum of all words in the NVM should equal 0xBABA. */
  550. #define NVM_SUM 0xBABA
  551. /* PBA (printed board assembly) number words */
  552. #define NVM_PBA_OFFSET_0 8
  553. #define NVM_PBA_OFFSET_1 9
  554. #define NVM_PBA_PTR_GUARD 0xFAFA
  555. #define NVM_WORD_SIZE_BASE_SHIFT 6
  556. /* NVM Commands - SPI */
  557. #define NVM_MAX_RETRY_SPI 5000 /* Max wait of 5ms, for RDY signal */
  558. #define NVM_READ_OPCODE_SPI 0x03 /* NVM read opcode */
  559. #define NVM_WRITE_OPCODE_SPI 0x02 /* NVM write opcode */
  560. #define NVM_A8_OPCODE_SPI 0x08 /* opcode bit-3 = address bit-8 */
  561. #define NVM_WREN_OPCODE_SPI 0x06 /* NVM set Write Enable latch */
  562. #define NVM_RDSR_OPCODE_SPI 0x05 /* NVM read Status register */
  563. /* SPI NVM Status Register */
  564. #define NVM_STATUS_RDY_SPI 0x01
  565. /* Word definitions for ID LED Settings */
  566. #define ID_LED_RESERVED_0000 0x0000
  567. #define ID_LED_RESERVED_FFFF 0xFFFF
  568. #define ID_LED_DEFAULT ((ID_LED_OFF1_ON2 << 12) | \
  569. (ID_LED_OFF1_OFF2 << 8) | \
  570. (ID_LED_DEF1_DEF2 << 4) | \
  571. (ID_LED_DEF1_DEF2))
  572. #define ID_LED_DEF1_DEF2 0x1
  573. #define ID_LED_DEF1_ON2 0x2
  574. #define ID_LED_DEF1_OFF2 0x3
  575. #define ID_LED_ON1_DEF2 0x4
  576. #define ID_LED_ON1_ON2 0x5
  577. #define ID_LED_ON1_OFF2 0x6
  578. #define ID_LED_OFF1_DEF2 0x7
  579. #define ID_LED_OFF1_ON2 0x8
  580. #define ID_LED_OFF1_OFF2 0x9
  581. #define IGP_ACTIVITY_LED_MASK 0xFFFFF0FF
  582. #define IGP_ACTIVITY_LED_ENABLE 0x0300
  583. #define IGP_LED3_MODE 0x07000000
  584. /* PCI/PCI-X/PCI-EX Config space */
  585. #define PCI_HEADER_TYPE_REGISTER 0x0E
  586. #define PCIE_LINK_STATUS 0x12
  587. #define PCI_HEADER_TYPE_MULTIFUNC 0x80
  588. #define PCIE_LINK_WIDTH_MASK 0x3F0
  589. #define PCIE_LINK_WIDTH_SHIFT 4
  590. #define PHY_REVISION_MASK 0xFFFFFFF0
  591. #define MAX_PHY_REG_ADDRESS 0x1F /* 5 bit address bus (0-0x1F) */
  592. #define MAX_PHY_MULTI_PAGE_REG 0xF
  593. /* Bit definitions for valid PHY IDs.
  594. * I = Integrated
  595. * E = External
  596. */
  597. #define M88E1000_E_PHY_ID 0x01410C50
  598. #define M88E1000_I_PHY_ID 0x01410C30
  599. #define M88E1011_I_PHY_ID 0x01410C20
  600. #define IGP01E1000_I_PHY_ID 0x02A80380
  601. #define M88E1111_I_PHY_ID 0x01410CC0
  602. #define GG82563_E_PHY_ID 0x01410CA0
  603. #define IGP03E1000_E_PHY_ID 0x02A80390
  604. #define IFE_E_PHY_ID 0x02A80330
  605. #define IFE_PLUS_E_PHY_ID 0x02A80320
  606. #define IFE_C_E_PHY_ID 0x02A80310
  607. #define BME1000_E_PHY_ID 0x01410CB0
  608. #define BME1000_E_PHY_ID_R2 0x01410CB1
  609. #define I82577_E_PHY_ID 0x01540050
  610. #define I82578_E_PHY_ID 0x004DD040
  611. #define I82579_E_PHY_ID 0x01540090
  612. #define I217_E_PHY_ID 0x015400A0
  613. /* M88E1000 Specific Registers */
  614. #define M88E1000_PHY_SPEC_CTRL 0x10 /* PHY Specific Control Register */
  615. #define M88E1000_PHY_SPEC_STATUS 0x11 /* PHY Specific Status Register */
  616. #define M88E1000_EXT_PHY_SPEC_CTRL 0x14 /* Extended PHY Specific Control */
  617. #define M88E1000_PHY_PAGE_SELECT 0x1D /* Reg 29 for page number setting */
  618. #define M88E1000_PHY_GEN_CONTROL 0x1E /* Its meaning depends on reg 29 */
  619. /* M88E1000 PHY Specific Control Register */
  620. #define M88E1000_PSCR_POLARITY_REVERSAL 0x0002 /* 1=Polarity Reversal enabled */
  621. #define M88E1000_PSCR_MDI_MANUAL_MODE 0x0000 /* MDI Crossover Mode bits 6:5 */
  622. /* Manual MDI configuration */
  623. #define M88E1000_PSCR_MDIX_MANUAL_MODE 0x0020 /* Manual MDIX configuration */
  624. /* 1000BASE-T: Auto crossover, 100BASE-TX/10BASE-T: MDI Mode */
  625. #define M88E1000_PSCR_AUTO_X_1000T 0x0040
  626. /* Auto crossover enabled all speeds */
  627. #define M88E1000_PSCR_AUTO_X_MODE 0x0060
  628. #define M88E1000_PSCR_ASSERT_CRS_ON_TX 0x0800 /* 1=Assert CRS on Transmit */
  629. /* M88E1000 PHY Specific Status Register */
  630. #define M88E1000_PSSR_REV_POLARITY 0x0002 /* 1=Polarity reversed */
  631. #define M88E1000_PSSR_DOWNSHIFT 0x0020 /* 1=Downshifted */
  632. #define M88E1000_PSSR_MDIX 0x0040 /* 1=MDIX; 0=MDI */
  633. /* 0=<50M; 1=50-80M; 2=80-110M; 3=110-140M; 4=>140M */
  634. #define M88E1000_PSSR_CABLE_LENGTH 0x0380
  635. #define M88E1000_PSSR_SPEED 0xC000 /* Speed, bits 14:15 */
  636. #define M88E1000_PSSR_1000MBS 0x8000 /* 10=1000Mbs */
  637. #define M88E1000_PSSR_CABLE_LENGTH_SHIFT 7
  638. /* Number of times we will attempt to autonegotiate before downshifting if we
  639. * are the master
  640. */
  641. #define M88E1000_EPSCR_MASTER_DOWNSHIFT_MASK 0x0C00
  642. #define M88E1000_EPSCR_MASTER_DOWNSHIFT_1X 0x0000
  643. /* Number of times we will attempt to autonegotiate before downshifting if we
  644. * are the slave
  645. */
  646. #define M88E1000_EPSCR_SLAVE_DOWNSHIFT_MASK 0x0300
  647. #define M88E1000_EPSCR_SLAVE_DOWNSHIFT_1X 0x0100
  648. #define M88E1000_EPSCR_TX_CLK_25 0x0070 /* 25 MHz TX_CLK */
  649. /* M88EC018 Rev 2 specific DownShift settings */
  650. #define M88EC018_EPSCR_DOWNSHIFT_COUNTER_MASK 0x0E00
  651. #define M88EC018_EPSCR_DOWNSHIFT_COUNTER_5X 0x0800
  652. #define I82578_EPSCR_DOWNSHIFT_ENABLE 0x0020
  653. #define I82578_EPSCR_DOWNSHIFT_COUNTER_MASK 0x001C
  654. /* BME1000 PHY Specific Control Register */
  655. #define BME1000_PSCR_ENABLE_DOWNSHIFT 0x0800 /* 1 = enable downshift */
  656. /* Bits...
  657. * 15-5: page
  658. * 4-0: register offset
  659. */
  660. #define GG82563_PAGE_SHIFT 5
  661. #define GG82563_REG(page, reg) \
  662. (((page) << GG82563_PAGE_SHIFT) | ((reg) & MAX_PHY_REG_ADDRESS))
  663. #define GG82563_MIN_ALT_REG 30
  664. /* GG82563 Specific Registers */
  665. #define GG82563_PHY_SPEC_CTRL \
  666. GG82563_REG(0, 16) /* PHY Specific Control */
  667. #define GG82563_PHY_PAGE_SELECT \
  668. GG82563_REG(0, 22) /* Page Select */
  669. #define GG82563_PHY_SPEC_CTRL_2 \
  670. GG82563_REG(0, 26) /* PHY Specific Control 2 */
  671. #define GG82563_PHY_PAGE_SELECT_ALT \
  672. GG82563_REG(0, 29) /* Alternate Page Select */
  673. #define GG82563_PHY_MAC_SPEC_CTRL \
  674. GG82563_REG(2, 21) /* MAC Specific Control Register */
  675. #define GG82563_PHY_DSP_DISTANCE \
  676. GG82563_REG(5, 26) /* DSP Distance */
  677. /* Page 193 - Port Control Registers */
  678. #define GG82563_PHY_KMRN_MODE_CTRL \
  679. GG82563_REG(193, 16) /* Kumeran Mode Control */
  680. #define GG82563_PHY_PWR_MGMT_CTRL \
  681. GG82563_REG(193, 20) /* Power Management Control */
  682. /* Page 194 - KMRN Registers */
  683. #define GG82563_PHY_INBAND_CTRL \
  684. GG82563_REG(194, 18) /* Inband Control */
  685. /* MDI Control */
  686. #define E1000_MDIC_REG_MASK 0x001F0000
  687. #define E1000_MDIC_REG_SHIFT 16
  688. #define E1000_MDIC_PHY_SHIFT 21
  689. #define E1000_MDIC_OP_WRITE 0x04000000
  690. #define E1000_MDIC_OP_READ 0x08000000
  691. #define E1000_MDIC_READY 0x10000000
  692. #define E1000_MDIC_ERROR 0x40000000
  693. /* SerDes Control */
  694. #define E1000_GEN_POLL_TIMEOUT 640
  695. #endif /* _E1000_DEFINES_H_ */