PageRenderTime 43ms CodeModel.GetById 14ms RepoModel.GetById 0ms app.codeStats 0ms

/arch/arm/mach-omap2/omap-mpuss-lowpower.c

https://github.com/othane/linux
C | 446 lines | 264 code | 61 blank | 121 comment | 37 complexity | a462849a99555b569b9edb3d83fe9426 MD5 | raw file
  1. /*
  2. * OMAP MPUSS low power code
  3. *
  4. * Copyright (C) 2011 Texas Instruments, Inc.
  5. * Santosh Shilimkar <santosh.shilimkar@ti.com>
  6. *
  7. * OMAP4430 MPUSS mainly consists of dual Cortex-A9 with per-CPU
  8. * Local timer and Watchdog, GIC, SCU, PL310 L2 cache controller,
  9. * CPU0 and CPU1 LPRM modules.
  10. * CPU0, CPU1 and MPUSS each have there own power domain and
  11. * hence multiple low power combinations of MPUSS are possible.
  12. *
  13. * The CPU0 and CPU1 can't support Closed switch Retention (CSWR)
  14. * because the mode is not supported by hw constraints of dormant
  15. * mode. While waking up from the dormant mode, a reset signal
  16. * to the Cortex-A9 processor must be asserted by the external
  17. * power controller.
  18. *
  19. * With architectural inputs and hardware recommendations, only
  20. * below modes are supported from power gain vs latency point of view.
  21. *
  22. * CPU0 CPU1 MPUSS
  23. * ----------------------------------------------
  24. * ON ON ON
  25. * ON(Inactive) OFF ON(Inactive)
  26. * OFF OFF CSWR
  27. * OFF OFF OSWR
  28. * OFF OFF OFF(Device OFF *TBD)
  29. * ----------------------------------------------
  30. *
  31. * Note: CPU0 is the master core and it is the last CPU to go down
  32. * and first to wake-up when MPUSS low power states are excercised
  33. *
  34. *
  35. * This program is free software; you can redistribute it and/or modify
  36. * it under the terms of the GNU General Public License version 2 as
  37. * published by the Free Software Foundation.
  38. */
  39. #include <linux/kernel.h>
  40. #include <linux/io.h>
  41. #include <linux/errno.h>
  42. #include <linux/linkage.h>
  43. #include <linux/smp.h>
  44. #include <asm/cacheflush.h>
  45. #include <asm/tlbflush.h>
  46. #include <asm/smp_scu.h>
  47. #include <asm/pgalloc.h>
  48. #include <asm/suspend.h>
  49. #include <asm/hardware/cache-l2x0.h>
  50. #include "soc.h"
  51. #include "common.h"
  52. #include "omap44xx.h"
  53. #include "omap4-sar-layout.h"
  54. #include "pm.h"
  55. #include "prcm_mpu44xx.h"
  56. #include "prcm_mpu54xx.h"
  57. #include "prminst44xx.h"
  58. #include "prcm44xx.h"
  59. #include "prm44xx.h"
  60. #include "prm-regbits-44xx.h"
  61. #ifdef CONFIG_SMP
  62. struct omap4_cpu_pm_info {
  63. struct powerdomain *pwrdm;
  64. void __iomem *scu_sar_addr;
  65. void __iomem *wkup_sar_addr;
  66. void __iomem *l2x0_sar_addr;
  67. };
  68. /**
  69. * struct cpu_pm_ops - CPU pm operations
  70. * @finish_suspend: CPU suspend finisher function pointer
  71. * @resume: CPU resume function pointer
  72. * @scu_prepare: CPU Snoop Control program function pointer
  73. * @hotplug_restart: CPU restart function pointer
  74. *
  75. * Structure holds functions pointer for CPU low power operations like
  76. * suspend, resume and scu programming.
  77. */
  78. struct cpu_pm_ops {
  79. int (*finish_suspend)(unsigned long cpu_state);
  80. void (*resume)(void);
  81. void (*scu_prepare)(unsigned int cpu_id, unsigned int cpu_state);
  82. void (*hotplug_restart)(void);
  83. };
  84. static DEFINE_PER_CPU(struct omap4_cpu_pm_info, omap4_pm_info);
  85. static struct powerdomain *mpuss_pd;
  86. static void __iomem *sar_base;
  87. static u32 cpu_context_offset;
  88. static int default_finish_suspend(unsigned long cpu_state)
  89. {
  90. omap_do_wfi();
  91. return 0;
  92. }
  93. static void dummy_cpu_resume(void)
  94. {}
  95. static void dummy_scu_prepare(unsigned int cpu_id, unsigned int cpu_state)
  96. {}
  97. static struct cpu_pm_ops omap_pm_ops = {
  98. .finish_suspend = default_finish_suspend,
  99. .resume = dummy_cpu_resume,
  100. .scu_prepare = dummy_scu_prepare,
  101. .hotplug_restart = dummy_cpu_resume,
  102. };
  103. /*
  104. * Program the wakeup routine address for the CPU0 and CPU1
  105. * used for OFF or DORMANT wakeup.
  106. */
  107. static inline void set_cpu_wakeup_addr(unsigned int cpu_id, u32 addr)
  108. {
  109. struct omap4_cpu_pm_info *pm_info = &per_cpu(omap4_pm_info, cpu_id);
  110. if (pm_info->wkup_sar_addr)
  111. writel_relaxed(addr, pm_info->wkup_sar_addr);
  112. }
  113. /*
  114. * Store the SCU power status value to scratchpad memory
  115. */
  116. static void scu_pwrst_prepare(unsigned int cpu_id, unsigned int cpu_state)
  117. {
  118. struct omap4_cpu_pm_info *pm_info = &per_cpu(omap4_pm_info, cpu_id);
  119. u32 scu_pwr_st;
  120. switch (cpu_state) {
  121. case PWRDM_POWER_RET:
  122. scu_pwr_st = SCU_PM_DORMANT;
  123. break;
  124. case PWRDM_POWER_OFF:
  125. scu_pwr_st = SCU_PM_POWEROFF;
  126. break;
  127. case PWRDM_POWER_ON:
  128. case PWRDM_POWER_INACTIVE:
  129. default:
  130. scu_pwr_st = SCU_PM_NORMAL;
  131. break;
  132. }
  133. if (pm_info->scu_sar_addr)
  134. writel_relaxed(scu_pwr_st, pm_info->scu_sar_addr);
  135. }
  136. /* Helper functions for MPUSS OSWR */
  137. static inline void mpuss_clear_prev_logic_pwrst(void)
  138. {
  139. u32 reg;
  140. reg = omap4_prminst_read_inst_reg(OMAP4430_PRM_PARTITION,
  141. OMAP4430_PRM_MPU_INST, OMAP4_RM_MPU_MPU_CONTEXT_OFFSET);
  142. omap4_prminst_write_inst_reg(reg, OMAP4430_PRM_PARTITION,
  143. OMAP4430_PRM_MPU_INST, OMAP4_RM_MPU_MPU_CONTEXT_OFFSET);
  144. }
  145. static inline void cpu_clear_prev_logic_pwrst(unsigned int cpu_id)
  146. {
  147. u32 reg;
  148. if (cpu_id) {
  149. reg = omap4_prcm_mpu_read_inst_reg(OMAP4430_PRCM_MPU_CPU1_INST,
  150. cpu_context_offset);
  151. omap4_prcm_mpu_write_inst_reg(reg, OMAP4430_PRCM_MPU_CPU1_INST,
  152. cpu_context_offset);
  153. } else {
  154. reg = omap4_prcm_mpu_read_inst_reg(OMAP4430_PRCM_MPU_CPU0_INST,
  155. cpu_context_offset);
  156. omap4_prcm_mpu_write_inst_reg(reg, OMAP4430_PRCM_MPU_CPU0_INST,
  157. cpu_context_offset);
  158. }
  159. }
  160. /*
  161. * Store the CPU cluster state for L2X0 low power operations.
  162. */
  163. static void l2x0_pwrst_prepare(unsigned int cpu_id, unsigned int save_state)
  164. {
  165. struct omap4_cpu_pm_info *pm_info = &per_cpu(omap4_pm_info, cpu_id);
  166. if (pm_info->l2x0_sar_addr)
  167. writel_relaxed(save_state, pm_info->l2x0_sar_addr);
  168. }
  169. /*
  170. * Save the L2X0 AUXCTRL and POR value to SAR memory. Its used to
  171. * in every restore MPUSS OFF path.
  172. */
  173. #ifdef CONFIG_CACHE_L2X0
  174. static void __init save_l2x0_context(void)
  175. {
  176. void __iomem *l2x0_base = omap4_get_l2cache_base();
  177. if (l2x0_base && sar_base) {
  178. writel_relaxed(l2x0_saved_regs.aux_ctrl,
  179. sar_base + L2X0_AUXCTRL_OFFSET);
  180. writel_relaxed(l2x0_saved_regs.prefetch_ctrl,
  181. sar_base + L2X0_PREFETCH_CTRL_OFFSET);
  182. }
  183. }
  184. #else
  185. static void __init save_l2x0_context(void)
  186. {}
  187. #endif
  188. /**
  189. * omap4_enter_lowpower: OMAP4 MPUSS Low Power Entry Function
  190. * The purpose of this function is to manage low power programming
  191. * of OMAP4 MPUSS subsystem
  192. * @cpu : CPU ID
  193. * @power_state: Low power state.
  194. *
  195. * MPUSS states for the context save:
  196. * save_state =
  197. * 0 - Nothing lost and no need to save: MPUSS INACTIVE
  198. * 1 - CPUx L1 and logic lost: MPUSS CSWR
  199. * 2 - CPUx L1 and logic lost + GIC lost: MPUSS OSWR
  200. * 3 - CPUx L1 and logic lost + GIC + L2 lost: DEVICE OFF
  201. */
  202. int omap4_enter_lowpower(unsigned int cpu, unsigned int power_state)
  203. {
  204. struct omap4_cpu_pm_info *pm_info = &per_cpu(omap4_pm_info, cpu);
  205. unsigned int save_state = 0, cpu_logic_state = PWRDM_POWER_RET;
  206. unsigned int wakeup_cpu;
  207. if (omap_rev() == OMAP4430_REV_ES1_0)
  208. return -ENXIO;
  209. switch (power_state) {
  210. case PWRDM_POWER_ON:
  211. case PWRDM_POWER_INACTIVE:
  212. save_state = 0;
  213. break;
  214. case PWRDM_POWER_OFF:
  215. cpu_logic_state = PWRDM_POWER_OFF;
  216. save_state = 1;
  217. break;
  218. case PWRDM_POWER_RET:
  219. if (IS_PM44XX_ERRATUM(PM_OMAP4_CPU_OSWR_DISABLE)) {
  220. save_state = 0;
  221. break;
  222. }
  223. default:
  224. /*
  225. * CPUx CSWR is invalid hardware state. Also CPUx OSWR
  226. * doesn't make much scense, since logic is lost and $L1
  227. * needs to be cleaned because of coherency. This makes
  228. * CPUx OSWR equivalent to CPUX OFF and hence not supported
  229. */
  230. WARN_ON(1);
  231. return -ENXIO;
  232. }
  233. pwrdm_pre_transition(NULL);
  234. /*
  235. * Check MPUSS next state and save interrupt controller if needed.
  236. * In MPUSS OSWR or device OFF, interrupt controller contest is lost.
  237. */
  238. mpuss_clear_prev_logic_pwrst();
  239. if ((pwrdm_read_next_pwrst(mpuss_pd) == PWRDM_POWER_RET) &&
  240. (pwrdm_read_logic_retst(mpuss_pd) == PWRDM_POWER_OFF))
  241. save_state = 2;
  242. cpu_clear_prev_logic_pwrst(cpu);
  243. pwrdm_set_next_pwrst(pm_info->pwrdm, power_state);
  244. pwrdm_set_logic_retst(pm_info->pwrdm, cpu_logic_state);
  245. set_cpu_wakeup_addr(cpu, virt_to_phys(omap_pm_ops.resume));
  246. omap_pm_ops.scu_prepare(cpu, power_state);
  247. l2x0_pwrst_prepare(cpu, save_state);
  248. /*
  249. * Call low level function with targeted low power state.
  250. */
  251. if (save_state)
  252. cpu_suspend(save_state, omap_pm_ops.finish_suspend);
  253. else
  254. omap_pm_ops.finish_suspend(save_state);
  255. if (IS_PM44XX_ERRATUM(PM_OMAP4_ROM_SMP_BOOT_ERRATUM_GICD) && cpu)
  256. gic_dist_enable();
  257. /*
  258. * Restore the CPUx power state to ON otherwise CPUx
  259. * power domain can transitions to programmed low power
  260. * state while doing WFI outside the low powe code. On
  261. * secure devices, CPUx does WFI which can result in
  262. * domain transition
  263. */
  264. wakeup_cpu = smp_processor_id();
  265. pwrdm_set_next_pwrst(pm_info->pwrdm, PWRDM_POWER_ON);
  266. pwrdm_post_transition(NULL);
  267. return 0;
  268. }
  269. /**
  270. * omap4_hotplug_cpu: OMAP4 CPU hotplug entry
  271. * @cpu : CPU ID
  272. * @power_state: CPU low power state.
  273. */
  274. int omap4_hotplug_cpu(unsigned int cpu, unsigned int power_state)
  275. {
  276. struct omap4_cpu_pm_info *pm_info = &per_cpu(omap4_pm_info, cpu);
  277. unsigned int cpu_state = 0;
  278. if (omap_rev() == OMAP4430_REV_ES1_0)
  279. return -ENXIO;
  280. /* Use the achievable power state for the domain */
  281. power_state = pwrdm_get_valid_lp_state(pm_info->pwrdm,
  282. false, power_state);
  283. if (power_state == PWRDM_POWER_OFF)
  284. cpu_state = 1;
  285. pwrdm_clear_all_prev_pwrst(pm_info->pwrdm);
  286. pwrdm_set_next_pwrst(pm_info->pwrdm, power_state);
  287. set_cpu_wakeup_addr(cpu, virt_to_phys(omap_pm_ops.hotplug_restart));
  288. omap_pm_ops.scu_prepare(cpu, power_state);
  289. /*
  290. * CPU never retuns back if targeted power state is OFF mode.
  291. * CPU ONLINE follows normal CPU ONLINE ptah via
  292. * omap4_secondary_startup().
  293. */
  294. omap_pm_ops.finish_suspend(cpu_state);
  295. pwrdm_set_next_pwrst(pm_info->pwrdm, PWRDM_POWER_ON);
  296. return 0;
  297. }
  298. /*
  299. * Enable Mercury Fast HG retention mode by default.
  300. */
  301. static void enable_mercury_retention_mode(void)
  302. {
  303. u32 reg;
  304. reg = omap4_prcm_mpu_read_inst_reg(OMAP54XX_PRCM_MPU_DEVICE_INST,
  305. OMAP54XX_PRCM_MPU_PRM_PSCON_COUNT_OFFSET);
  306. /* Enable HG_EN, HG_RAMPUP = fast mode */
  307. reg |= BIT(24) | BIT(25);
  308. omap4_prcm_mpu_write_inst_reg(reg, OMAP54XX_PRCM_MPU_DEVICE_INST,
  309. OMAP54XX_PRCM_MPU_PRM_PSCON_COUNT_OFFSET);
  310. }
  311. /*
  312. * Initialise OMAP4 MPUSS
  313. */
  314. int __init omap4_mpuss_init(void)
  315. {
  316. struct omap4_cpu_pm_info *pm_info;
  317. if (omap_rev() == OMAP4430_REV_ES1_0) {
  318. WARN(1, "Power Management not supported on OMAP4430 ES1.0\n");
  319. return -ENODEV;
  320. }
  321. if (cpu_is_omap44xx())
  322. sar_base = omap4_get_sar_ram_base();
  323. /* Initilaise per CPU PM information */
  324. pm_info = &per_cpu(omap4_pm_info, 0x0);
  325. if (sar_base) {
  326. pm_info->scu_sar_addr = sar_base + SCU_OFFSET0;
  327. pm_info->wkup_sar_addr = sar_base +
  328. CPU0_WAKEUP_NS_PA_ADDR_OFFSET;
  329. pm_info->l2x0_sar_addr = sar_base + L2X0_SAVE_OFFSET0;
  330. }
  331. pm_info->pwrdm = pwrdm_lookup("cpu0_pwrdm");
  332. if (!pm_info->pwrdm) {
  333. pr_err("Lookup failed for CPU0 pwrdm\n");
  334. return -ENODEV;
  335. }
  336. /* Clear CPU previous power domain state */
  337. pwrdm_clear_all_prev_pwrst(pm_info->pwrdm);
  338. cpu_clear_prev_logic_pwrst(0);
  339. /* Initialise CPU0 power domain state to ON */
  340. pwrdm_set_next_pwrst(pm_info->pwrdm, PWRDM_POWER_ON);
  341. pm_info = &per_cpu(omap4_pm_info, 0x1);
  342. if (sar_base) {
  343. pm_info->scu_sar_addr = sar_base + SCU_OFFSET1;
  344. pm_info->wkup_sar_addr = sar_base +
  345. CPU1_WAKEUP_NS_PA_ADDR_OFFSET;
  346. pm_info->l2x0_sar_addr = sar_base + L2X0_SAVE_OFFSET1;
  347. }
  348. pm_info->pwrdm = pwrdm_lookup("cpu1_pwrdm");
  349. if (!pm_info->pwrdm) {
  350. pr_err("Lookup failed for CPU1 pwrdm\n");
  351. return -ENODEV;
  352. }
  353. /* Clear CPU previous power domain state */
  354. pwrdm_clear_all_prev_pwrst(pm_info->pwrdm);
  355. cpu_clear_prev_logic_pwrst(1);
  356. /* Initialise CPU1 power domain state to ON */
  357. pwrdm_set_next_pwrst(pm_info->pwrdm, PWRDM_POWER_ON);
  358. mpuss_pd = pwrdm_lookup("mpu_pwrdm");
  359. if (!mpuss_pd) {
  360. pr_err("Failed to lookup MPUSS power domain\n");
  361. return -ENODEV;
  362. }
  363. pwrdm_clear_all_prev_pwrst(mpuss_pd);
  364. mpuss_clear_prev_logic_pwrst();
  365. if (sar_base) {
  366. /* Save device type on scratchpad for low level code to use */
  367. writel_relaxed((omap_type() != OMAP2_DEVICE_TYPE_GP) ? 1 : 0,
  368. sar_base + OMAP_TYPE_OFFSET);
  369. save_l2x0_context();
  370. }
  371. if (cpu_is_omap44xx()) {
  372. omap_pm_ops.finish_suspend = omap4_finish_suspend;
  373. omap_pm_ops.resume = omap4_cpu_resume;
  374. omap_pm_ops.scu_prepare = scu_pwrst_prepare;
  375. omap_pm_ops.hotplug_restart = omap4_secondary_startup;
  376. cpu_context_offset = OMAP4_RM_CPU0_CPU0_CONTEXT_OFFSET;
  377. } else if (soc_is_omap54xx() || soc_is_dra7xx()) {
  378. cpu_context_offset = OMAP54XX_RM_CPU0_CPU0_CONTEXT_OFFSET;
  379. enable_mercury_retention_mode();
  380. }
  381. if (cpu_is_omap446x())
  382. omap_pm_ops.hotplug_restart = omap4460_secondary_startup;
  383. return 0;
  384. }
  385. #endif