PageRenderTime 54ms CodeModel.GetById 25ms RepoModel.GetById 0ms app.codeStats 0ms

/drivers/gpu/drm/panfrost/panfrost_device.c

https://github.com/kvaneesh/linux
C | 425 lines | 347 code | 67 blank | 11 comment | 39 complexity | 0644d85d22b60a6fa66c9e6065898a12 MD5 | raw file
  1. // SPDX-License-Identifier: GPL-2.0
  2. /* Copyright 2018 Marty E. Plummer <hanetzer@startmail.com> */
  3. /* Copyright 2019 Linaro, Ltd, Rob Herring <robh@kernel.org> */
  4. #include <linux/clk.h>
  5. #include <linux/reset.h>
  6. #include <linux/platform_device.h>
  7. #include <linux/pm_domain.h>
  8. #include <linux/regulator/consumer.h>
  9. #include "panfrost_device.h"
  10. #include "panfrost_devfreq.h"
  11. #include "panfrost_features.h"
  12. #include "panfrost_gpu.h"
  13. #include "panfrost_job.h"
  14. #include "panfrost_mmu.h"
  15. #include "panfrost_perfcnt.h"
  16. static int panfrost_reset_init(struct panfrost_device *pfdev)
  17. {
  18. pfdev->rstc = devm_reset_control_array_get_optional_exclusive(pfdev->dev);
  19. if (IS_ERR(pfdev->rstc)) {
  20. dev_err(pfdev->dev, "get reset failed %ld\n", PTR_ERR(pfdev->rstc));
  21. return PTR_ERR(pfdev->rstc);
  22. }
  23. return reset_control_deassert(pfdev->rstc);
  24. }
  25. static void panfrost_reset_fini(struct panfrost_device *pfdev)
  26. {
  27. reset_control_assert(pfdev->rstc);
  28. }
  29. static int panfrost_clk_init(struct panfrost_device *pfdev)
  30. {
  31. int err;
  32. unsigned long rate;
  33. pfdev->clock = devm_clk_get(pfdev->dev, NULL);
  34. if (IS_ERR(pfdev->clock)) {
  35. dev_err(pfdev->dev, "get clock failed %ld\n", PTR_ERR(pfdev->clock));
  36. return PTR_ERR(pfdev->clock);
  37. }
  38. rate = clk_get_rate(pfdev->clock);
  39. dev_info(pfdev->dev, "clock rate = %lu\n", rate);
  40. err = clk_prepare_enable(pfdev->clock);
  41. if (err)
  42. return err;
  43. pfdev->bus_clock = devm_clk_get_optional(pfdev->dev, "bus");
  44. if (IS_ERR(pfdev->bus_clock)) {
  45. dev_err(pfdev->dev, "get bus_clock failed %ld\n",
  46. PTR_ERR(pfdev->bus_clock));
  47. err = PTR_ERR(pfdev->bus_clock);
  48. goto disable_clock;
  49. }
  50. if (pfdev->bus_clock) {
  51. rate = clk_get_rate(pfdev->bus_clock);
  52. dev_info(pfdev->dev, "bus_clock rate = %lu\n", rate);
  53. err = clk_prepare_enable(pfdev->bus_clock);
  54. if (err)
  55. goto disable_clock;
  56. }
  57. return 0;
  58. disable_clock:
  59. clk_disable_unprepare(pfdev->clock);
  60. return err;
  61. }
  62. static void panfrost_clk_fini(struct panfrost_device *pfdev)
  63. {
  64. clk_disable_unprepare(pfdev->bus_clock);
  65. clk_disable_unprepare(pfdev->clock);
  66. }
  67. static int panfrost_regulator_init(struct panfrost_device *pfdev)
  68. {
  69. int ret, i;
  70. pfdev->regulators = devm_kcalloc(pfdev->dev, pfdev->comp->num_supplies,
  71. sizeof(*pfdev->regulators),
  72. GFP_KERNEL);
  73. if (!pfdev->regulators)
  74. return -ENOMEM;
  75. for (i = 0; i < pfdev->comp->num_supplies; i++)
  76. pfdev->regulators[i].supply = pfdev->comp->supply_names[i];
  77. ret = devm_regulator_bulk_get(pfdev->dev,
  78. pfdev->comp->num_supplies,
  79. pfdev->regulators);
  80. if (ret < 0) {
  81. if (ret != -EPROBE_DEFER)
  82. dev_err(pfdev->dev, "failed to get regulators: %d\n",
  83. ret);
  84. return ret;
  85. }
  86. ret = regulator_bulk_enable(pfdev->comp->num_supplies,
  87. pfdev->regulators);
  88. if (ret < 0) {
  89. dev_err(pfdev->dev, "failed to enable regulators: %d\n", ret);
  90. return ret;
  91. }
  92. return 0;
  93. }
  94. static void panfrost_regulator_fini(struct panfrost_device *pfdev)
  95. {
  96. if (!pfdev->regulators)
  97. return;
  98. regulator_bulk_disable(pfdev->comp->num_supplies, pfdev->regulators);
  99. }
  100. static void panfrost_pm_domain_fini(struct panfrost_device *pfdev)
  101. {
  102. int i;
  103. for (i = 0; i < ARRAY_SIZE(pfdev->pm_domain_devs); i++) {
  104. if (!pfdev->pm_domain_devs[i])
  105. break;
  106. if (pfdev->pm_domain_links[i])
  107. device_link_del(pfdev->pm_domain_links[i]);
  108. dev_pm_domain_detach(pfdev->pm_domain_devs[i], true);
  109. }
  110. }
  111. static int panfrost_pm_domain_init(struct panfrost_device *pfdev)
  112. {
  113. int err;
  114. int i, num_domains;
  115. num_domains = of_count_phandle_with_args(pfdev->dev->of_node,
  116. "power-domains",
  117. "#power-domain-cells");
  118. /*
  119. * Single domain is handled by the core, and, if only a single power
  120. * the power domain is requested, the property is optional.
  121. */
  122. if (num_domains < 2 && pfdev->comp->num_pm_domains < 2)
  123. return 0;
  124. if (num_domains != pfdev->comp->num_pm_domains) {
  125. dev_err(pfdev->dev,
  126. "Incorrect number of power domains: %d provided, %d needed\n",
  127. num_domains, pfdev->comp->num_pm_domains);
  128. return -EINVAL;
  129. }
  130. if (WARN(num_domains > ARRAY_SIZE(pfdev->pm_domain_devs),
  131. "Too many supplies in compatible structure.\n"))
  132. return -EINVAL;
  133. for (i = 0; i < num_domains; i++) {
  134. pfdev->pm_domain_devs[i] =
  135. dev_pm_domain_attach_by_name(pfdev->dev,
  136. pfdev->comp->pm_domain_names[i]);
  137. if (IS_ERR_OR_NULL(pfdev->pm_domain_devs[i])) {
  138. err = PTR_ERR(pfdev->pm_domain_devs[i]) ? : -ENODATA;
  139. pfdev->pm_domain_devs[i] = NULL;
  140. dev_err(pfdev->dev,
  141. "failed to get pm-domain %s(%d): %d\n",
  142. pfdev->comp->pm_domain_names[i], i, err);
  143. goto err;
  144. }
  145. pfdev->pm_domain_links[i] = device_link_add(pfdev->dev,
  146. pfdev->pm_domain_devs[i], DL_FLAG_PM_RUNTIME |
  147. DL_FLAG_STATELESS | DL_FLAG_RPM_ACTIVE);
  148. if (!pfdev->pm_domain_links[i]) {
  149. dev_err(pfdev->pm_domain_devs[i],
  150. "adding device link failed!\n");
  151. err = -ENODEV;
  152. goto err;
  153. }
  154. }
  155. return 0;
  156. err:
  157. panfrost_pm_domain_fini(pfdev);
  158. return err;
  159. }
  160. int panfrost_device_init(struct panfrost_device *pfdev)
  161. {
  162. int err;
  163. struct resource *res;
  164. mutex_init(&pfdev->sched_lock);
  165. INIT_LIST_HEAD(&pfdev->scheduled_jobs);
  166. INIT_LIST_HEAD(&pfdev->as_lru_list);
  167. spin_lock_init(&pfdev->as_lock);
  168. err = panfrost_clk_init(pfdev);
  169. if (err) {
  170. dev_err(pfdev->dev, "clk init failed %d\n", err);
  171. return err;
  172. }
  173. err = panfrost_devfreq_init(pfdev);
  174. if (err) {
  175. if (err != -EPROBE_DEFER)
  176. dev_err(pfdev->dev, "devfreq init failed %d\n", err);
  177. goto out_clk;
  178. }
  179. /* OPP will handle regulators */
  180. if (!pfdev->pfdevfreq.opp_of_table_added) {
  181. err = panfrost_regulator_init(pfdev);
  182. if (err)
  183. goto out_devfreq;
  184. }
  185. err = panfrost_reset_init(pfdev);
  186. if (err) {
  187. dev_err(pfdev->dev, "reset init failed %d\n", err);
  188. goto out_regulator;
  189. }
  190. err = panfrost_pm_domain_init(pfdev);
  191. if (err)
  192. goto out_reset;
  193. res = platform_get_resource(pfdev->pdev, IORESOURCE_MEM, 0);
  194. pfdev->iomem = devm_ioremap_resource(pfdev->dev, res);
  195. if (IS_ERR(pfdev->iomem)) {
  196. err = PTR_ERR(pfdev->iomem);
  197. goto out_pm_domain;
  198. }
  199. err = panfrost_gpu_init(pfdev);
  200. if (err)
  201. goto out_pm_domain;
  202. err = panfrost_mmu_init(pfdev);
  203. if (err)
  204. goto out_gpu;
  205. err = panfrost_job_init(pfdev);
  206. if (err)
  207. goto out_mmu;
  208. err = panfrost_perfcnt_init(pfdev);
  209. if (err)
  210. goto out_job;
  211. return 0;
  212. out_job:
  213. panfrost_job_fini(pfdev);
  214. out_mmu:
  215. panfrost_mmu_fini(pfdev);
  216. out_gpu:
  217. panfrost_gpu_fini(pfdev);
  218. out_pm_domain:
  219. panfrost_pm_domain_fini(pfdev);
  220. out_reset:
  221. panfrost_reset_fini(pfdev);
  222. out_regulator:
  223. panfrost_regulator_fini(pfdev);
  224. out_devfreq:
  225. panfrost_devfreq_fini(pfdev);
  226. out_clk:
  227. panfrost_clk_fini(pfdev);
  228. return err;
  229. }
  230. void panfrost_device_fini(struct panfrost_device *pfdev)
  231. {
  232. panfrost_perfcnt_fini(pfdev);
  233. panfrost_job_fini(pfdev);
  234. panfrost_mmu_fini(pfdev);
  235. panfrost_gpu_fini(pfdev);
  236. panfrost_pm_domain_fini(pfdev);
  237. panfrost_reset_fini(pfdev);
  238. panfrost_devfreq_fini(pfdev);
  239. panfrost_regulator_fini(pfdev);
  240. panfrost_clk_fini(pfdev);
  241. }
  242. #define PANFROST_EXCEPTION(id) \
  243. [DRM_PANFROST_EXCEPTION_ ## id] = { \
  244. .name = #id, \
  245. }
  246. struct panfrost_exception_info {
  247. const char *name;
  248. };
  249. static const struct panfrost_exception_info panfrost_exception_infos[] = {
  250. PANFROST_EXCEPTION(OK),
  251. PANFROST_EXCEPTION(DONE),
  252. PANFROST_EXCEPTION(INTERRUPTED),
  253. PANFROST_EXCEPTION(STOPPED),
  254. PANFROST_EXCEPTION(TERMINATED),
  255. PANFROST_EXCEPTION(KABOOM),
  256. PANFROST_EXCEPTION(EUREKA),
  257. PANFROST_EXCEPTION(ACTIVE),
  258. PANFROST_EXCEPTION(JOB_CONFIG_FAULT),
  259. PANFROST_EXCEPTION(JOB_POWER_FAULT),
  260. PANFROST_EXCEPTION(JOB_READ_FAULT),
  261. PANFROST_EXCEPTION(JOB_WRITE_FAULT),
  262. PANFROST_EXCEPTION(JOB_AFFINITY_FAULT),
  263. PANFROST_EXCEPTION(JOB_BUS_FAULT),
  264. PANFROST_EXCEPTION(INSTR_INVALID_PC),
  265. PANFROST_EXCEPTION(INSTR_INVALID_ENC),
  266. PANFROST_EXCEPTION(INSTR_TYPE_MISMATCH),
  267. PANFROST_EXCEPTION(INSTR_OPERAND_FAULT),
  268. PANFROST_EXCEPTION(INSTR_TLS_FAULT),
  269. PANFROST_EXCEPTION(INSTR_BARRIER_FAULT),
  270. PANFROST_EXCEPTION(INSTR_ALIGN_FAULT),
  271. PANFROST_EXCEPTION(DATA_INVALID_FAULT),
  272. PANFROST_EXCEPTION(TILE_RANGE_FAULT),
  273. PANFROST_EXCEPTION(ADDR_RANGE_FAULT),
  274. PANFROST_EXCEPTION(IMPRECISE_FAULT),
  275. PANFROST_EXCEPTION(OOM),
  276. PANFROST_EXCEPTION(OOM_AFBC),
  277. PANFROST_EXCEPTION(UNKNOWN),
  278. PANFROST_EXCEPTION(DELAYED_BUS_FAULT),
  279. PANFROST_EXCEPTION(GPU_SHAREABILITY_FAULT),
  280. PANFROST_EXCEPTION(SYS_SHAREABILITY_FAULT),
  281. PANFROST_EXCEPTION(GPU_CACHEABILITY_FAULT),
  282. PANFROST_EXCEPTION(TRANSLATION_FAULT_0),
  283. PANFROST_EXCEPTION(TRANSLATION_FAULT_1),
  284. PANFROST_EXCEPTION(TRANSLATION_FAULT_2),
  285. PANFROST_EXCEPTION(TRANSLATION_FAULT_3),
  286. PANFROST_EXCEPTION(TRANSLATION_FAULT_4),
  287. PANFROST_EXCEPTION(TRANSLATION_FAULT_IDENTITY),
  288. PANFROST_EXCEPTION(PERM_FAULT_0),
  289. PANFROST_EXCEPTION(PERM_FAULT_1),
  290. PANFROST_EXCEPTION(PERM_FAULT_2),
  291. PANFROST_EXCEPTION(PERM_FAULT_3),
  292. PANFROST_EXCEPTION(TRANSTAB_BUS_FAULT_0),
  293. PANFROST_EXCEPTION(TRANSTAB_BUS_FAULT_1),
  294. PANFROST_EXCEPTION(TRANSTAB_BUS_FAULT_2),
  295. PANFROST_EXCEPTION(TRANSTAB_BUS_FAULT_3),
  296. PANFROST_EXCEPTION(ACCESS_FLAG_0),
  297. PANFROST_EXCEPTION(ACCESS_FLAG_1),
  298. PANFROST_EXCEPTION(ACCESS_FLAG_2),
  299. PANFROST_EXCEPTION(ACCESS_FLAG_3),
  300. PANFROST_EXCEPTION(ADDR_SIZE_FAULT_IN0),
  301. PANFROST_EXCEPTION(ADDR_SIZE_FAULT_IN1),
  302. PANFROST_EXCEPTION(ADDR_SIZE_FAULT_IN2),
  303. PANFROST_EXCEPTION(ADDR_SIZE_FAULT_IN3),
  304. PANFROST_EXCEPTION(ADDR_SIZE_FAULT_OUT0),
  305. PANFROST_EXCEPTION(ADDR_SIZE_FAULT_OUT1),
  306. PANFROST_EXCEPTION(ADDR_SIZE_FAULT_OUT2),
  307. PANFROST_EXCEPTION(ADDR_SIZE_FAULT_OUT3),
  308. PANFROST_EXCEPTION(MEM_ATTR_FAULT_0),
  309. PANFROST_EXCEPTION(MEM_ATTR_FAULT_1),
  310. PANFROST_EXCEPTION(MEM_ATTR_FAULT_2),
  311. PANFROST_EXCEPTION(MEM_ATTR_FAULT_3),
  312. PANFROST_EXCEPTION(MEM_ATTR_NONCACHE_0),
  313. PANFROST_EXCEPTION(MEM_ATTR_NONCACHE_1),
  314. PANFROST_EXCEPTION(MEM_ATTR_NONCACHE_2),
  315. PANFROST_EXCEPTION(MEM_ATTR_NONCACHE_3),
  316. };
  317. const char *panfrost_exception_name(u32 exception_code)
  318. {
  319. if (WARN_ON(exception_code >= ARRAY_SIZE(panfrost_exception_infos) ||
  320. !panfrost_exception_infos[exception_code].name))
  321. return "Unknown exception type";
  322. return panfrost_exception_infos[exception_code].name;
  323. }
  324. bool panfrost_exception_needs_reset(const struct panfrost_device *pfdev,
  325. u32 exception_code)
  326. {
  327. /* Right now, none of the GPU we support need a reset, but this
  328. * might change.
  329. */
  330. return false;
  331. }
  332. void panfrost_device_reset(struct panfrost_device *pfdev)
  333. {
  334. panfrost_gpu_soft_reset(pfdev);
  335. panfrost_gpu_power_on(pfdev);
  336. panfrost_mmu_reset(pfdev);
  337. panfrost_job_enable_interrupts(pfdev);
  338. }
  339. #ifdef CONFIG_PM
  340. int panfrost_device_resume(struct device *dev)
  341. {
  342. struct platform_device *pdev = to_platform_device(dev);
  343. struct panfrost_device *pfdev = platform_get_drvdata(pdev);
  344. panfrost_device_reset(pfdev);
  345. panfrost_devfreq_resume(pfdev);
  346. return 0;
  347. }
  348. int panfrost_device_suspend(struct device *dev)
  349. {
  350. struct platform_device *pdev = to_platform_device(dev);
  351. struct panfrost_device *pfdev = platform_get_drvdata(pdev);
  352. if (!panfrost_job_is_idle(pfdev))
  353. return -EBUSY;
  354. panfrost_devfreq_suspend(pfdev);
  355. panfrost_gpu_power_off(pfdev);
  356. return 0;
  357. }
  358. #endif