PageRenderTime 65ms CodeModel.GetById 37ms RepoModel.GetById 0ms app.codeStats 0ms

/drivers/net/ethernet/stmicro/stmmac/dwmac4_dma.c

https://github.com/tklauser/linux-nios2
C | 437 lines | 325 code | 51 blank | 61 comment | 38 complexity | f706474f42c72a1d96131a905e238f3f MD5 | raw file
  1. /*
  2. * This is the driver for the GMAC on-chip Ethernet controller for ST SoCs.
  3. * DWC Ether MAC version 4.xx has been used for developing this code.
  4. *
  5. * This contains the functions to handle the dma.
  6. *
  7. * Copyright (C) 2015 STMicroelectronics Ltd
  8. *
  9. * This program is free software; you can redistribute it and/or modify it
  10. * under the terms and conditions of the GNU General Public License,
  11. * version 2, as published by the Free Software Foundation.
  12. *
  13. * Author: Alexandre Torgue <alexandre.torgue@st.com>
  14. */
  15. #include <linux/io.h>
  16. #include "dwmac4.h"
  17. #include "dwmac4_dma.h"
  18. static void dwmac4_dma_axi(void __iomem *ioaddr, struct stmmac_axi *axi)
  19. {
  20. u32 value = readl(ioaddr + DMA_SYS_BUS_MODE);
  21. int i;
  22. pr_info("dwmac4: Master AXI performs %s burst length\n",
  23. (value & DMA_SYS_BUS_FB) ? "fixed" : "any");
  24. if (axi->axi_lpi_en)
  25. value |= DMA_AXI_EN_LPI;
  26. if (axi->axi_xit_frm)
  27. value |= DMA_AXI_LPI_XIT_FRM;
  28. value &= ~DMA_AXI_WR_OSR_LMT;
  29. value |= (axi->axi_wr_osr_lmt & DMA_AXI_OSR_MAX) <<
  30. DMA_AXI_WR_OSR_LMT_SHIFT;
  31. value &= ~DMA_AXI_RD_OSR_LMT;
  32. value |= (axi->axi_rd_osr_lmt & DMA_AXI_OSR_MAX) <<
  33. DMA_AXI_RD_OSR_LMT_SHIFT;
  34. /* Depending on the UNDEF bit the Master AXI will perform any burst
  35. * length according to the BLEN programmed (by default all BLEN are
  36. * set).
  37. */
  38. for (i = 0; i < AXI_BLEN; i++) {
  39. switch (axi->axi_blen[i]) {
  40. case 256:
  41. value |= DMA_AXI_BLEN256;
  42. break;
  43. case 128:
  44. value |= DMA_AXI_BLEN128;
  45. break;
  46. case 64:
  47. value |= DMA_AXI_BLEN64;
  48. break;
  49. case 32:
  50. value |= DMA_AXI_BLEN32;
  51. break;
  52. case 16:
  53. value |= DMA_AXI_BLEN16;
  54. break;
  55. case 8:
  56. value |= DMA_AXI_BLEN8;
  57. break;
  58. case 4:
  59. value |= DMA_AXI_BLEN4;
  60. break;
  61. }
  62. }
  63. writel(value, ioaddr + DMA_SYS_BUS_MODE);
  64. }
  65. void dwmac4_dma_init_rx_chan(void __iomem *ioaddr,
  66. struct stmmac_dma_cfg *dma_cfg,
  67. u32 dma_rx_phy, u32 chan)
  68. {
  69. u32 value;
  70. u32 rxpbl = dma_cfg->rxpbl ?: dma_cfg->pbl;
  71. value = readl(ioaddr + DMA_CHAN_RX_CONTROL(chan));
  72. value = value | (rxpbl << DMA_BUS_MODE_RPBL_SHIFT);
  73. writel(value, ioaddr + DMA_CHAN_RX_CONTROL(chan));
  74. writel(dma_rx_phy, ioaddr + DMA_CHAN_RX_BASE_ADDR(chan));
  75. }
  76. void dwmac4_dma_init_tx_chan(void __iomem *ioaddr,
  77. struct stmmac_dma_cfg *dma_cfg,
  78. u32 dma_tx_phy, u32 chan)
  79. {
  80. u32 value;
  81. u32 txpbl = dma_cfg->txpbl ?: dma_cfg->pbl;
  82. value = readl(ioaddr + DMA_CHAN_TX_CONTROL(chan));
  83. value = value | (txpbl << DMA_BUS_MODE_PBL_SHIFT);
  84. writel(value, ioaddr + DMA_CHAN_TX_CONTROL(chan));
  85. writel(dma_tx_phy, ioaddr + DMA_CHAN_TX_BASE_ADDR(chan));
  86. }
  87. void dwmac4_dma_init_channel(void __iomem *ioaddr,
  88. struct stmmac_dma_cfg *dma_cfg, u32 chan)
  89. {
  90. u32 value;
  91. /* common channel control register config */
  92. value = readl(ioaddr + DMA_CHAN_CONTROL(chan));
  93. if (dma_cfg->pblx8)
  94. value = value | DMA_BUS_MODE_PBL;
  95. writel(value, ioaddr + DMA_CHAN_CONTROL(chan));
  96. /* Mask interrupts by writing to CSR7 */
  97. writel(DMA_CHAN_INTR_DEFAULT_MASK,
  98. ioaddr + DMA_CHAN_INTR_ENA(chan));
  99. }
  100. static void dwmac4_dma_init(void __iomem *ioaddr,
  101. struct stmmac_dma_cfg *dma_cfg,
  102. u32 dma_tx, u32 dma_rx, int atds)
  103. {
  104. u32 value = readl(ioaddr + DMA_SYS_BUS_MODE);
  105. /* Set the Fixed burst mode */
  106. if (dma_cfg->fixed_burst)
  107. value |= DMA_SYS_BUS_FB;
  108. /* Mixed Burst has no effect when fb is set */
  109. if (dma_cfg->mixed_burst)
  110. value |= DMA_SYS_BUS_MB;
  111. if (dma_cfg->aal)
  112. value |= DMA_SYS_BUS_AAL;
  113. writel(value, ioaddr + DMA_SYS_BUS_MODE);
  114. }
  115. static void _dwmac4_dump_dma_regs(void __iomem *ioaddr, u32 channel,
  116. u32 *reg_space)
  117. {
  118. reg_space[DMA_CHAN_CONTROL(channel) / 4] =
  119. readl(ioaddr + DMA_CHAN_CONTROL(channel));
  120. reg_space[DMA_CHAN_TX_CONTROL(channel) / 4] =
  121. readl(ioaddr + DMA_CHAN_TX_CONTROL(channel));
  122. reg_space[DMA_CHAN_RX_CONTROL(channel) / 4] =
  123. readl(ioaddr + DMA_CHAN_RX_CONTROL(channel));
  124. reg_space[DMA_CHAN_TX_BASE_ADDR(channel) / 4] =
  125. readl(ioaddr + DMA_CHAN_TX_BASE_ADDR(channel));
  126. reg_space[DMA_CHAN_RX_BASE_ADDR(channel) / 4] =
  127. readl(ioaddr + DMA_CHAN_RX_BASE_ADDR(channel));
  128. reg_space[DMA_CHAN_TX_END_ADDR(channel) / 4] =
  129. readl(ioaddr + DMA_CHAN_TX_END_ADDR(channel));
  130. reg_space[DMA_CHAN_RX_END_ADDR(channel) / 4] =
  131. readl(ioaddr + DMA_CHAN_RX_END_ADDR(channel));
  132. reg_space[DMA_CHAN_TX_RING_LEN(channel) / 4] =
  133. readl(ioaddr + DMA_CHAN_TX_RING_LEN(channel));
  134. reg_space[DMA_CHAN_RX_RING_LEN(channel) / 4] =
  135. readl(ioaddr + DMA_CHAN_RX_RING_LEN(channel));
  136. reg_space[DMA_CHAN_INTR_ENA(channel) / 4] =
  137. readl(ioaddr + DMA_CHAN_INTR_ENA(channel));
  138. reg_space[DMA_CHAN_RX_WATCHDOG(channel) / 4] =
  139. readl(ioaddr + DMA_CHAN_RX_WATCHDOG(channel));
  140. reg_space[DMA_CHAN_SLOT_CTRL_STATUS(channel) / 4] =
  141. readl(ioaddr + DMA_CHAN_SLOT_CTRL_STATUS(channel));
  142. reg_space[DMA_CHAN_CUR_TX_DESC(channel) / 4] =
  143. readl(ioaddr + DMA_CHAN_CUR_TX_DESC(channel));
  144. reg_space[DMA_CHAN_CUR_RX_DESC(channel) / 4] =
  145. readl(ioaddr + DMA_CHAN_CUR_RX_DESC(channel));
  146. reg_space[DMA_CHAN_CUR_TX_BUF_ADDR(channel) / 4] =
  147. readl(ioaddr + DMA_CHAN_CUR_TX_BUF_ADDR(channel));
  148. reg_space[DMA_CHAN_CUR_RX_BUF_ADDR(channel) / 4] =
  149. readl(ioaddr + DMA_CHAN_CUR_RX_BUF_ADDR(channel));
  150. reg_space[DMA_CHAN_STATUS(channel) / 4] =
  151. readl(ioaddr + DMA_CHAN_STATUS(channel));
  152. }
  153. static void dwmac4_dump_dma_regs(void __iomem *ioaddr, u32 *reg_space)
  154. {
  155. int i;
  156. for (i = 0; i < DMA_CHANNEL_NB_MAX; i++)
  157. _dwmac4_dump_dma_regs(ioaddr, i, reg_space);
  158. }
  159. static void dwmac4_rx_watchdog(void __iomem *ioaddr, u32 riwt, u32 number_chan)
  160. {
  161. u32 chan;
  162. for (chan = 0; chan < number_chan; chan++)
  163. writel(riwt, ioaddr + DMA_CHAN_RX_WATCHDOG(chan));
  164. }
  165. static void dwmac4_dma_rx_chan_op_mode(void __iomem *ioaddr, int mode,
  166. u32 channel, int fifosz)
  167. {
  168. unsigned int rqs = fifosz / 256 - 1;
  169. u32 mtl_rx_op, mtl_rx_int;
  170. mtl_rx_op = readl(ioaddr + MTL_CHAN_RX_OP_MODE(channel));
  171. if (mode == SF_DMA_MODE) {
  172. pr_debug("GMAC: enable RX store and forward mode\n");
  173. mtl_rx_op |= MTL_OP_MODE_RSF;
  174. } else {
  175. pr_debug("GMAC: disable RX SF mode (threshold %d)\n", mode);
  176. mtl_rx_op &= ~MTL_OP_MODE_RSF;
  177. mtl_rx_op &= MTL_OP_MODE_RTC_MASK;
  178. if (mode <= 32)
  179. mtl_rx_op |= MTL_OP_MODE_RTC_32;
  180. else if (mode <= 64)
  181. mtl_rx_op |= MTL_OP_MODE_RTC_64;
  182. else if (mode <= 96)
  183. mtl_rx_op |= MTL_OP_MODE_RTC_96;
  184. else
  185. mtl_rx_op |= MTL_OP_MODE_RTC_128;
  186. }
  187. mtl_rx_op &= ~MTL_OP_MODE_RQS_MASK;
  188. mtl_rx_op |= rqs << MTL_OP_MODE_RQS_SHIFT;
  189. /* enable flow control only if each channel gets 4 KiB or more FIFO */
  190. if (fifosz >= 4096) {
  191. unsigned int rfd, rfa;
  192. mtl_rx_op |= MTL_OP_MODE_EHFC;
  193. /* Set Threshold for Activating Flow Control to min 2 frames,
  194. * i.e. 1500 * 2 = 3000 bytes.
  195. *
  196. * Set Threshold for Deactivating Flow Control to min 1 frame,
  197. * i.e. 1500 bytes.
  198. */
  199. switch (fifosz) {
  200. case 4096:
  201. /* This violates the above formula because of FIFO size
  202. * limit therefore overflow may occur in spite of this.
  203. */
  204. rfd = 0x03; /* Full-2.5K */
  205. rfa = 0x01; /* Full-1.5K */
  206. break;
  207. case 8192:
  208. rfd = 0x06; /* Full-4K */
  209. rfa = 0x0a; /* Full-6K */
  210. break;
  211. case 16384:
  212. rfd = 0x06; /* Full-4K */
  213. rfa = 0x12; /* Full-10K */
  214. break;
  215. default:
  216. rfd = 0x06; /* Full-4K */
  217. rfa = 0x1e; /* Full-16K */
  218. break;
  219. }
  220. mtl_rx_op &= ~MTL_OP_MODE_RFD_MASK;
  221. mtl_rx_op |= rfd << MTL_OP_MODE_RFD_SHIFT;
  222. mtl_rx_op &= ~MTL_OP_MODE_RFA_MASK;
  223. mtl_rx_op |= rfa << MTL_OP_MODE_RFA_SHIFT;
  224. }
  225. writel(mtl_rx_op, ioaddr + MTL_CHAN_RX_OP_MODE(channel));
  226. /* Enable MTL RX overflow */
  227. mtl_rx_int = readl(ioaddr + MTL_CHAN_INT_CTRL(channel));
  228. writel(mtl_rx_int | MTL_RX_OVERFLOW_INT_EN,
  229. ioaddr + MTL_CHAN_INT_CTRL(channel));
  230. }
  231. static void dwmac4_dma_tx_chan_op_mode(void __iomem *ioaddr, int mode,
  232. u32 channel)
  233. {
  234. u32 mtl_tx_op = readl(ioaddr + MTL_CHAN_TX_OP_MODE(channel));
  235. if (mode == SF_DMA_MODE) {
  236. pr_debug("GMAC: enable TX store and forward mode\n");
  237. /* Transmit COE type 2 cannot be done in cut-through mode. */
  238. mtl_tx_op |= MTL_OP_MODE_TSF;
  239. } else {
  240. pr_debug("GMAC: disabling TX SF (threshold %d)\n", mode);
  241. mtl_tx_op &= ~MTL_OP_MODE_TSF;
  242. mtl_tx_op &= MTL_OP_MODE_TTC_MASK;
  243. /* Set the transmit threshold */
  244. if (mode <= 32)
  245. mtl_tx_op |= MTL_OP_MODE_TTC_32;
  246. else if (mode <= 64)
  247. mtl_tx_op |= MTL_OP_MODE_TTC_64;
  248. else if (mode <= 96)
  249. mtl_tx_op |= MTL_OP_MODE_TTC_96;
  250. else if (mode <= 128)
  251. mtl_tx_op |= MTL_OP_MODE_TTC_128;
  252. else if (mode <= 192)
  253. mtl_tx_op |= MTL_OP_MODE_TTC_192;
  254. else if (mode <= 256)
  255. mtl_tx_op |= MTL_OP_MODE_TTC_256;
  256. else if (mode <= 384)
  257. mtl_tx_op |= MTL_OP_MODE_TTC_384;
  258. else
  259. mtl_tx_op |= MTL_OP_MODE_TTC_512;
  260. }
  261. /* For an IP with DWC_EQOS_NUM_TXQ == 1, the fields TXQEN and TQS are RO
  262. * with reset values: TXQEN on, TQS == DWC_EQOS_TXFIFO_SIZE.
  263. * For an IP with DWC_EQOS_NUM_TXQ > 1, the fields TXQEN and TQS are R/W
  264. * with reset values: TXQEN off, TQS 256 bytes.
  265. *
  266. * Write the bits in both cases, since it will have no effect when RO.
  267. * For DWC_EQOS_NUM_TXQ > 1, the top bits in MTL_OP_MODE_TQS_MASK might
  268. * be RO, however, writing the whole TQS field will result in a value
  269. * equal to DWC_EQOS_TXFIFO_SIZE, just like for DWC_EQOS_NUM_TXQ == 1.
  270. */
  271. mtl_tx_op |= MTL_OP_MODE_TXQEN | MTL_OP_MODE_TQS_MASK;
  272. writel(mtl_tx_op, ioaddr + MTL_CHAN_TX_OP_MODE(channel));
  273. }
  274. static void dwmac4_get_hw_feature(void __iomem *ioaddr,
  275. struct dma_features *dma_cap)
  276. {
  277. u32 hw_cap = readl(ioaddr + GMAC_HW_FEATURE0);
  278. /* MAC HW feature0 */
  279. dma_cap->mbps_10_100 = (hw_cap & GMAC_HW_FEAT_MIISEL);
  280. dma_cap->mbps_1000 = (hw_cap & GMAC_HW_FEAT_GMIISEL) >> 1;
  281. dma_cap->half_duplex = (hw_cap & GMAC_HW_FEAT_HDSEL) >> 2;
  282. dma_cap->hash_filter = (hw_cap & GMAC_HW_FEAT_VLHASH) >> 4;
  283. dma_cap->multi_addr = (hw_cap & GMAC_HW_FEAT_ADDMAC) >> 18;
  284. dma_cap->pcs = (hw_cap & GMAC_HW_FEAT_PCSSEL) >> 3;
  285. dma_cap->sma_mdio = (hw_cap & GMAC_HW_FEAT_SMASEL) >> 5;
  286. dma_cap->pmt_remote_wake_up = (hw_cap & GMAC_HW_FEAT_RWKSEL) >> 6;
  287. dma_cap->pmt_magic_frame = (hw_cap & GMAC_HW_FEAT_MGKSEL) >> 7;
  288. /* MMC */
  289. dma_cap->rmon = (hw_cap & GMAC_HW_FEAT_MMCSEL) >> 8;
  290. /* IEEE 1588-2008 */
  291. dma_cap->atime_stamp = (hw_cap & GMAC_HW_FEAT_TSSEL) >> 12;
  292. /* 802.3az - Energy-Efficient Ethernet (EEE) */
  293. dma_cap->eee = (hw_cap & GMAC_HW_FEAT_EEESEL) >> 13;
  294. /* TX and RX csum */
  295. dma_cap->tx_coe = (hw_cap & GMAC_HW_FEAT_TXCOSEL) >> 14;
  296. dma_cap->rx_coe = (hw_cap & GMAC_HW_FEAT_RXCOESEL) >> 16;
  297. /* MAC HW feature1 */
  298. hw_cap = readl(ioaddr + GMAC_HW_FEATURE1);
  299. dma_cap->av = (hw_cap & GMAC_HW_FEAT_AVSEL) >> 20;
  300. dma_cap->tsoen = (hw_cap & GMAC_HW_TSOEN) >> 18;
  301. /* RX and TX FIFO sizes are encoded as log2(n / 128). Undo that by
  302. * shifting and store the sizes in bytes.
  303. */
  304. dma_cap->tx_fifo_size = 128 << ((hw_cap & GMAC_HW_TXFIFOSIZE) >> 6);
  305. dma_cap->rx_fifo_size = 128 << ((hw_cap & GMAC_HW_RXFIFOSIZE) >> 0);
  306. /* MAC HW feature2 */
  307. hw_cap = readl(ioaddr + GMAC_HW_FEATURE2);
  308. /* TX and RX number of channels */
  309. dma_cap->number_rx_channel =
  310. ((hw_cap & GMAC_HW_FEAT_RXCHCNT) >> 12) + 1;
  311. dma_cap->number_tx_channel =
  312. ((hw_cap & GMAC_HW_FEAT_TXCHCNT) >> 18) + 1;
  313. /* TX and RX number of queues */
  314. dma_cap->number_rx_queues =
  315. ((hw_cap & GMAC_HW_FEAT_RXQCNT) >> 0) + 1;
  316. dma_cap->number_tx_queues =
  317. ((hw_cap & GMAC_HW_FEAT_TXQCNT) >> 6) + 1;
  318. /* IEEE 1588-2002 */
  319. dma_cap->time_stamp = 0;
  320. }
  321. /* Enable/disable TSO feature and set MSS */
  322. static void dwmac4_enable_tso(void __iomem *ioaddr, bool en, u32 chan)
  323. {
  324. u32 value;
  325. if (en) {
  326. /* enable TSO */
  327. value = readl(ioaddr + DMA_CHAN_TX_CONTROL(chan));
  328. writel(value | DMA_CONTROL_TSE,
  329. ioaddr + DMA_CHAN_TX_CONTROL(chan));
  330. } else {
  331. /* enable TSO */
  332. value = readl(ioaddr + DMA_CHAN_TX_CONTROL(chan));
  333. writel(value & ~DMA_CONTROL_TSE,
  334. ioaddr + DMA_CHAN_TX_CONTROL(chan));
  335. }
  336. }
  337. const struct stmmac_dma_ops dwmac4_dma_ops = {
  338. .reset = dwmac4_dma_reset,
  339. .init = dwmac4_dma_init,
  340. .init_chan = dwmac4_dma_init_channel,
  341. .init_rx_chan = dwmac4_dma_init_rx_chan,
  342. .init_tx_chan = dwmac4_dma_init_tx_chan,
  343. .axi = dwmac4_dma_axi,
  344. .dump_regs = dwmac4_dump_dma_regs,
  345. .dma_rx_mode = dwmac4_dma_rx_chan_op_mode,
  346. .dma_tx_mode = dwmac4_dma_tx_chan_op_mode,
  347. .enable_dma_irq = dwmac4_enable_dma_irq,
  348. .disable_dma_irq = dwmac4_disable_dma_irq,
  349. .start_tx = dwmac4_dma_start_tx,
  350. .stop_tx = dwmac4_dma_stop_tx,
  351. .start_rx = dwmac4_dma_start_rx,
  352. .stop_rx = dwmac4_dma_stop_rx,
  353. .dma_interrupt = dwmac4_dma_interrupt,
  354. .get_hw_feature = dwmac4_get_hw_feature,
  355. .rx_watchdog = dwmac4_rx_watchdog,
  356. .set_rx_ring_len = dwmac4_set_rx_ring_len,
  357. .set_tx_ring_len = dwmac4_set_tx_ring_len,
  358. .set_rx_tail_ptr = dwmac4_set_rx_tail_ptr,
  359. .set_tx_tail_ptr = dwmac4_set_tx_tail_ptr,
  360. .enable_tso = dwmac4_enable_tso,
  361. };
  362. const struct stmmac_dma_ops dwmac410_dma_ops = {
  363. .reset = dwmac4_dma_reset,
  364. .init = dwmac4_dma_init,
  365. .init_chan = dwmac4_dma_init_channel,
  366. .init_rx_chan = dwmac4_dma_init_rx_chan,
  367. .init_tx_chan = dwmac4_dma_init_tx_chan,
  368. .axi = dwmac4_dma_axi,
  369. .dump_regs = dwmac4_dump_dma_regs,
  370. .dma_rx_mode = dwmac4_dma_rx_chan_op_mode,
  371. .dma_tx_mode = dwmac4_dma_tx_chan_op_mode,
  372. .enable_dma_irq = dwmac410_enable_dma_irq,
  373. .disable_dma_irq = dwmac4_disable_dma_irq,
  374. .start_tx = dwmac4_dma_start_tx,
  375. .stop_tx = dwmac4_dma_stop_tx,
  376. .start_rx = dwmac4_dma_start_rx,
  377. .stop_rx = dwmac4_dma_stop_rx,
  378. .dma_interrupt = dwmac4_dma_interrupt,
  379. .get_hw_feature = dwmac4_get_hw_feature,
  380. .rx_watchdog = dwmac4_rx_watchdog,
  381. .set_rx_ring_len = dwmac4_set_rx_ring_len,
  382. .set_tx_ring_len = dwmac4_set_tx_ring_len,
  383. .set_rx_tail_ptr = dwmac4_set_rx_tail_ptr,
  384. .set_tx_tail_ptr = dwmac4_set_tx_tail_ptr,
  385. .enable_tso = dwmac4_enable_tso,
  386. };