PageRenderTime 99ms CodeModel.GetById 30ms RepoModel.GetById 0ms app.codeStats 1ms

/drivers/gpu/drm/radeon/cik.c

https://gitlab.com/tbwtiot/kernel_source
C | 8400 lines | 6537 code | 769 blank | 1094 comment | 818 complexity | 9ad068766f95edf74243255a2fb6ef15 MD5 | raw file
Possible License(s): GPL-2.0
  1. /*
  2. * Copyright 2012 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <linux/slab.h>
  26. #include <linux/module.h>
  27. #include "drmP.h"
  28. #include "radeon.h"
  29. #include "radeon_asic.h"
  30. #include "cikd.h"
  31. #include "atom.h"
  32. #include "cik_blit_shaders.h"
  33. #include "radeon_ucode.h"
  34. #include "clearstate_ci.h"
  35. MODULE_FIRMWARE("radeon/BONAIRE_pfp.bin");
  36. MODULE_FIRMWARE("radeon/BONAIRE_me.bin");
  37. MODULE_FIRMWARE("radeon/BONAIRE_ce.bin");
  38. MODULE_FIRMWARE("radeon/BONAIRE_mec.bin");
  39. MODULE_FIRMWARE("radeon/BONAIRE_mc.bin");
  40. MODULE_FIRMWARE("radeon/BONAIRE_rlc.bin");
  41. MODULE_FIRMWARE("radeon/BONAIRE_sdma.bin");
  42. MODULE_FIRMWARE("radeon/BONAIRE_smc.bin");
  43. MODULE_FIRMWARE("radeon/KAVERI_pfp.bin");
  44. MODULE_FIRMWARE("radeon/KAVERI_me.bin");
  45. MODULE_FIRMWARE("radeon/KAVERI_ce.bin");
  46. MODULE_FIRMWARE("radeon/KAVERI_mec.bin");
  47. MODULE_FIRMWARE("radeon/KAVERI_rlc.bin");
  48. MODULE_FIRMWARE("radeon/KAVERI_sdma.bin");
  49. MODULE_FIRMWARE("radeon/KABINI_pfp.bin");
  50. MODULE_FIRMWARE("radeon/KABINI_me.bin");
  51. MODULE_FIRMWARE("radeon/KABINI_ce.bin");
  52. MODULE_FIRMWARE("radeon/KABINI_mec.bin");
  53. MODULE_FIRMWARE("radeon/KABINI_rlc.bin");
  54. MODULE_FIRMWARE("radeon/KABINI_sdma.bin");
  55. extern int r600_ih_ring_alloc(struct radeon_device *rdev);
  56. extern void r600_ih_ring_fini(struct radeon_device *rdev);
  57. extern void evergreen_mc_stop(struct radeon_device *rdev, struct evergreen_mc_save *save);
  58. extern void evergreen_mc_resume(struct radeon_device *rdev, struct evergreen_mc_save *save);
  59. extern bool evergreen_is_display_hung(struct radeon_device *rdev);
  60. extern void sumo_rlc_fini(struct radeon_device *rdev);
  61. extern int sumo_rlc_init(struct radeon_device *rdev);
  62. extern void si_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
  63. extern void si_rlc_reset(struct radeon_device *rdev);
  64. extern void si_init_uvd_internal_cg(struct radeon_device *rdev);
  65. extern int cik_sdma_resume(struct radeon_device *rdev);
  66. extern void cik_sdma_enable(struct radeon_device *rdev, bool enable);
  67. extern void cik_sdma_fini(struct radeon_device *rdev);
  68. extern void cik_sdma_vm_set_page(struct radeon_device *rdev,
  69. struct radeon_ib *ib,
  70. uint64_t pe,
  71. uint64_t addr, unsigned count,
  72. uint32_t incr, uint32_t flags);
  73. static void cik_rlc_stop(struct radeon_device *rdev);
  74. static void cik_pcie_gen3_enable(struct radeon_device *rdev);
  75. static void cik_program_aspm(struct radeon_device *rdev);
  76. static void cik_init_pg(struct radeon_device *rdev);
  77. static void cik_init_cg(struct radeon_device *rdev);
  78. static void cik_fini_pg(struct radeon_device *rdev);
  79. static void cik_fini_cg(struct radeon_device *rdev);
  80. static void cik_enable_gui_idle_interrupt(struct radeon_device *rdev,
  81. bool enable);
  82. /* get temperature in millidegrees */
  83. int ci_get_temp(struct radeon_device *rdev)
  84. {
  85. u32 temp;
  86. int actual_temp = 0;
  87. temp = (RREG32_SMC(CG_MULT_THERMAL_STATUS) & CTF_TEMP_MASK) >>
  88. CTF_TEMP_SHIFT;
  89. if (temp & 0x200)
  90. actual_temp = 255;
  91. else
  92. actual_temp = temp & 0x1ff;
  93. actual_temp = actual_temp * 1000;
  94. return actual_temp;
  95. }
  96. /* get temperature in millidegrees */
  97. int kv_get_temp(struct radeon_device *rdev)
  98. {
  99. u32 temp;
  100. int actual_temp = 0;
  101. temp = RREG32_SMC(0xC0300E0C);
  102. if (temp)
  103. actual_temp = (temp / 8) - 49;
  104. else
  105. actual_temp = 0;
  106. actual_temp = actual_temp * 1000;
  107. return actual_temp;
  108. }
  109. /*
  110. * Indirect registers accessor
  111. */
  112. u32 cik_pciep_rreg(struct radeon_device *rdev, u32 reg)
  113. {
  114. unsigned long flags;
  115. u32 r;
  116. spin_lock_irqsave(&rdev->pciep_idx_lock, flags);
  117. WREG32(PCIE_INDEX, reg);
  118. (void)RREG32(PCIE_INDEX);
  119. r = RREG32(PCIE_DATA);
  120. spin_unlock_irqrestore(&rdev->pciep_idx_lock, flags);
  121. return r;
  122. }
  123. void cik_pciep_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  124. {
  125. unsigned long flags;
  126. spin_lock_irqsave(&rdev->pciep_idx_lock, flags);
  127. WREG32(PCIE_INDEX, reg);
  128. (void)RREG32(PCIE_INDEX);
  129. WREG32(PCIE_DATA, v);
  130. (void)RREG32(PCIE_DATA);
  131. spin_unlock_irqrestore(&rdev->pciep_idx_lock, flags);
  132. }
  133. static const u32 spectre_rlc_save_restore_register_list[] =
  134. {
  135. (0x0e00 << 16) | (0xc12c >> 2),
  136. 0x00000000,
  137. (0x0e00 << 16) | (0xc140 >> 2),
  138. 0x00000000,
  139. (0x0e00 << 16) | (0xc150 >> 2),
  140. 0x00000000,
  141. (0x0e00 << 16) | (0xc15c >> 2),
  142. 0x00000000,
  143. (0x0e00 << 16) | (0xc168 >> 2),
  144. 0x00000000,
  145. (0x0e00 << 16) | (0xc170 >> 2),
  146. 0x00000000,
  147. (0x0e00 << 16) | (0xc178 >> 2),
  148. 0x00000000,
  149. (0x0e00 << 16) | (0xc204 >> 2),
  150. 0x00000000,
  151. (0x0e00 << 16) | (0xc2b4 >> 2),
  152. 0x00000000,
  153. (0x0e00 << 16) | (0xc2b8 >> 2),
  154. 0x00000000,
  155. (0x0e00 << 16) | (0xc2bc >> 2),
  156. 0x00000000,
  157. (0x0e00 << 16) | (0xc2c0 >> 2),
  158. 0x00000000,
  159. (0x0e00 << 16) | (0x8228 >> 2),
  160. 0x00000000,
  161. (0x0e00 << 16) | (0x829c >> 2),
  162. 0x00000000,
  163. (0x0e00 << 16) | (0x869c >> 2),
  164. 0x00000000,
  165. (0x0600 << 16) | (0x98f4 >> 2),
  166. 0x00000000,
  167. (0x0e00 << 16) | (0x98f8 >> 2),
  168. 0x00000000,
  169. (0x0e00 << 16) | (0x9900 >> 2),
  170. 0x00000000,
  171. (0x0e00 << 16) | (0xc260 >> 2),
  172. 0x00000000,
  173. (0x0e00 << 16) | (0x90e8 >> 2),
  174. 0x00000000,
  175. (0x0e00 << 16) | (0x3c000 >> 2),
  176. 0x00000000,
  177. (0x0e00 << 16) | (0x3c00c >> 2),
  178. 0x00000000,
  179. (0x0e00 << 16) | (0x8c1c >> 2),
  180. 0x00000000,
  181. (0x0e00 << 16) | (0x9700 >> 2),
  182. 0x00000000,
  183. (0x0e00 << 16) | (0xcd20 >> 2),
  184. 0x00000000,
  185. (0x4e00 << 16) | (0xcd20 >> 2),
  186. 0x00000000,
  187. (0x5e00 << 16) | (0xcd20 >> 2),
  188. 0x00000000,
  189. (0x6e00 << 16) | (0xcd20 >> 2),
  190. 0x00000000,
  191. (0x7e00 << 16) | (0xcd20 >> 2),
  192. 0x00000000,
  193. (0x8e00 << 16) | (0xcd20 >> 2),
  194. 0x00000000,
  195. (0x9e00 << 16) | (0xcd20 >> 2),
  196. 0x00000000,
  197. (0xae00 << 16) | (0xcd20 >> 2),
  198. 0x00000000,
  199. (0xbe00 << 16) | (0xcd20 >> 2),
  200. 0x00000000,
  201. (0x0e00 << 16) | (0x89bc >> 2),
  202. 0x00000000,
  203. (0x0e00 << 16) | (0x8900 >> 2),
  204. 0x00000000,
  205. 0x3,
  206. (0x0e00 << 16) | (0xc130 >> 2),
  207. 0x00000000,
  208. (0x0e00 << 16) | (0xc134 >> 2),
  209. 0x00000000,
  210. (0x0e00 << 16) | (0xc1fc >> 2),
  211. 0x00000000,
  212. (0x0e00 << 16) | (0xc208 >> 2),
  213. 0x00000000,
  214. (0x0e00 << 16) | (0xc264 >> 2),
  215. 0x00000000,
  216. (0x0e00 << 16) | (0xc268 >> 2),
  217. 0x00000000,
  218. (0x0e00 << 16) | (0xc26c >> 2),
  219. 0x00000000,
  220. (0x0e00 << 16) | (0xc270 >> 2),
  221. 0x00000000,
  222. (0x0e00 << 16) | (0xc274 >> 2),
  223. 0x00000000,
  224. (0x0e00 << 16) | (0xc278 >> 2),
  225. 0x00000000,
  226. (0x0e00 << 16) | (0xc27c >> 2),
  227. 0x00000000,
  228. (0x0e00 << 16) | (0xc280 >> 2),
  229. 0x00000000,
  230. (0x0e00 << 16) | (0xc284 >> 2),
  231. 0x00000000,
  232. (0x0e00 << 16) | (0xc288 >> 2),
  233. 0x00000000,
  234. (0x0e00 << 16) | (0xc28c >> 2),
  235. 0x00000000,
  236. (0x0e00 << 16) | (0xc290 >> 2),
  237. 0x00000000,
  238. (0x0e00 << 16) | (0xc294 >> 2),
  239. 0x00000000,
  240. (0x0e00 << 16) | (0xc298 >> 2),
  241. 0x00000000,
  242. (0x0e00 << 16) | (0xc29c >> 2),
  243. 0x00000000,
  244. (0x0e00 << 16) | (0xc2a0 >> 2),
  245. 0x00000000,
  246. (0x0e00 << 16) | (0xc2a4 >> 2),
  247. 0x00000000,
  248. (0x0e00 << 16) | (0xc2a8 >> 2),
  249. 0x00000000,
  250. (0x0e00 << 16) | (0xc2ac >> 2),
  251. 0x00000000,
  252. (0x0e00 << 16) | (0xc2b0 >> 2),
  253. 0x00000000,
  254. (0x0e00 << 16) | (0x301d0 >> 2),
  255. 0x00000000,
  256. (0x0e00 << 16) | (0x30238 >> 2),
  257. 0x00000000,
  258. (0x0e00 << 16) | (0x30250 >> 2),
  259. 0x00000000,
  260. (0x0e00 << 16) | (0x30254 >> 2),
  261. 0x00000000,
  262. (0x0e00 << 16) | (0x30258 >> 2),
  263. 0x00000000,
  264. (0x0e00 << 16) | (0x3025c >> 2),
  265. 0x00000000,
  266. (0x4e00 << 16) | (0xc900 >> 2),
  267. 0x00000000,
  268. (0x5e00 << 16) | (0xc900 >> 2),
  269. 0x00000000,
  270. (0x6e00 << 16) | (0xc900 >> 2),
  271. 0x00000000,
  272. (0x7e00 << 16) | (0xc900 >> 2),
  273. 0x00000000,
  274. (0x8e00 << 16) | (0xc900 >> 2),
  275. 0x00000000,
  276. (0x9e00 << 16) | (0xc900 >> 2),
  277. 0x00000000,
  278. (0xae00 << 16) | (0xc900 >> 2),
  279. 0x00000000,
  280. (0xbe00 << 16) | (0xc900 >> 2),
  281. 0x00000000,
  282. (0x4e00 << 16) | (0xc904 >> 2),
  283. 0x00000000,
  284. (0x5e00 << 16) | (0xc904 >> 2),
  285. 0x00000000,
  286. (0x6e00 << 16) | (0xc904 >> 2),
  287. 0x00000000,
  288. (0x7e00 << 16) | (0xc904 >> 2),
  289. 0x00000000,
  290. (0x8e00 << 16) | (0xc904 >> 2),
  291. 0x00000000,
  292. (0x9e00 << 16) | (0xc904 >> 2),
  293. 0x00000000,
  294. (0xae00 << 16) | (0xc904 >> 2),
  295. 0x00000000,
  296. (0xbe00 << 16) | (0xc904 >> 2),
  297. 0x00000000,
  298. (0x4e00 << 16) | (0xc908 >> 2),
  299. 0x00000000,
  300. (0x5e00 << 16) | (0xc908 >> 2),
  301. 0x00000000,
  302. (0x6e00 << 16) | (0xc908 >> 2),
  303. 0x00000000,
  304. (0x7e00 << 16) | (0xc908 >> 2),
  305. 0x00000000,
  306. (0x8e00 << 16) | (0xc908 >> 2),
  307. 0x00000000,
  308. (0x9e00 << 16) | (0xc908 >> 2),
  309. 0x00000000,
  310. (0xae00 << 16) | (0xc908 >> 2),
  311. 0x00000000,
  312. (0xbe00 << 16) | (0xc908 >> 2),
  313. 0x00000000,
  314. (0x4e00 << 16) | (0xc90c >> 2),
  315. 0x00000000,
  316. (0x5e00 << 16) | (0xc90c >> 2),
  317. 0x00000000,
  318. (0x6e00 << 16) | (0xc90c >> 2),
  319. 0x00000000,
  320. (0x7e00 << 16) | (0xc90c >> 2),
  321. 0x00000000,
  322. (0x8e00 << 16) | (0xc90c >> 2),
  323. 0x00000000,
  324. (0x9e00 << 16) | (0xc90c >> 2),
  325. 0x00000000,
  326. (0xae00 << 16) | (0xc90c >> 2),
  327. 0x00000000,
  328. (0xbe00 << 16) | (0xc90c >> 2),
  329. 0x00000000,
  330. (0x4e00 << 16) | (0xc910 >> 2),
  331. 0x00000000,
  332. (0x5e00 << 16) | (0xc910 >> 2),
  333. 0x00000000,
  334. (0x6e00 << 16) | (0xc910 >> 2),
  335. 0x00000000,
  336. (0x7e00 << 16) | (0xc910 >> 2),
  337. 0x00000000,
  338. (0x8e00 << 16) | (0xc910 >> 2),
  339. 0x00000000,
  340. (0x9e00 << 16) | (0xc910 >> 2),
  341. 0x00000000,
  342. (0xae00 << 16) | (0xc910 >> 2),
  343. 0x00000000,
  344. (0xbe00 << 16) | (0xc910 >> 2),
  345. 0x00000000,
  346. (0x0e00 << 16) | (0xc99c >> 2),
  347. 0x00000000,
  348. (0x0e00 << 16) | (0x9834 >> 2),
  349. 0x00000000,
  350. (0x0000 << 16) | (0x30f00 >> 2),
  351. 0x00000000,
  352. (0x0001 << 16) | (0x30f00 >> 2),
  353. 0x00000000,
  354. (0x0000 << 16) | (0x30f04 >> 2),
  355. 0x00000000,
  356. (0x0001 << 16) | (0x30f04 >> 2),
  357. 0x00000000,
  358. (0x0000 << 16) | (0x30f08 >> 2),
  359. 0x00000000,
  360. (0x0001 << 16) | (0x30f08 >> 2),
  361. 0x00000000,
  362. (0x0000 << 16) | (0x30f0c >> 2),
  363. 0x00000000,
  364. (0x0001 << 16) | (0x30f0c >> 2),
  365. 0x00000000,
  366. (0x0600 << 16) | (0x9b7c >> 2),
  367. 0x00000000,
  368. (0x0e00 << 16) | (0x8a14 >> 2),
  369. 0x00000000,
  370. (0x0e00 << 16) | (0x8a18 >> 2),
  371. 0x00000000,
  372. (0x0600 << 16) | (0x30a00 >> 2),
  373. 0x00000000,
  374. (0x0e00 << 16) | (0x8bf0 >> 2),
  375. 0x00000000,
  376. (0x0e00 << 16) | (0x8bcc >> 2),
  377. 0x00000000,
  378. (0x0e00 << 16) | (0x8b24 >> 2),
  379. 0x00000000,
  380. (0x0e00 << 16) | (0x30a04 >> 2),
  381. 0x00000000,
  382. (0x0600 << 16) | (0x30a10 >> 2),
  383. 0x00000000,
  384. (0x0600 << 16) | (0x30a14 >> 2),
  385. 0x00000000,
  386. (0x0600 << 16) | (0x30a18 >> 2),
  387. 0x00000000,
  388. (0x0600 << 16) | (0x30a2c >> 2),
  389. 0x00000000,
  390. (0x0e00 << 16) | (0xc700 >> 2),
  391. 0x00000000,
  392. (0x0e00 << 16) | (0xc704 >> 2),
  393. 0x00000000,
  394. (0x0e00 << 16) | (0xc708 >> 2),
  395. 0x00000000,
  396. (0x0e00 << 16) | (0xc768 >> 2),
  397. 0x00000000,
  398. (0x0400 << 16) | (0xc770 >> 2),
  399. 0x00000000,
  400. (0x0400 << 16) | (0xc774 >> 2),
  401. 0x00000000,
  402. (0x0400 << 16) | (0xc778 >> 2),
  403. 0x00000000,
  404. (0x0400 << 16) | (0xc77c >> 2),
  405. 0x00000000,
  406. (0x0400 << 16) | (0xc780 >> 2),
  407. 0x00000000,
  408. (0x0400 << 16) | (0xc784 >> 2),
  409. 0x00000000,
  410. (0x0400 << 16) | (0xc788 >> 2),
  411. 0x00000000,
  412. (0x0400 << 16) | (0xc78c >> 2),
  413. 0x00000000,
  414. (0x0400 << 16) | (0xc798 >> 2),
  415. 0x00000000,
  416. (0x0400 << 16) | (0xc79c >> 2),
  417. 0x00000000,
  418. (0x0400 << 16) | (0xc7a0 >> 2),
  419. 0x00000000,
  420. (0x0400 << 16) | (0xc7a4 >> 2),
  421. 0x00000000,
  422. (0x0400 << 16) | (0xc7a8 >> 2),
  423. 0x00000000,
  424. (0x0400 << 16) | (0xc7ac >> 2),
  425. 0x00000000,
  426. (0x0400 << 16) | (0xc7b0 >> 2),
  427. 0x00000000,
  428. (0x0400 << 16) | (0xc7b4 >> 2),
  429. 0x00000000,
  430. (0x0e00 << 16) | (0x9100 >> 2),
  431. 0x00000000,
  432. (0x0e00 << 16) | (0x3c010 >> 2),
  433. 0x00000000,
  434. (0x0e00 << 16) | (0x92a8 >> 2),
  435. 0x00000000,
  436. (0x0e00 << 16) | (0x92ac >> 2),
  437. 0x00000000,
  438. (0x0e00 << 16) | (0x92b4 >> 2),
  439. 0x00000000,
  440. (0x0e00 << 16) | (0x92b8 >> 2),
  441. 0x00000000,
  442. (0x0e00 << 16) | (0x92bc >> 2),
  443. 0x00000000,
  444. (0x0e00 << 16) | (0x92c0 >> 2),
  445. 0x00000000,
  446. (0x0e00 << 16) | (0x92c4 >> 2),
  447. 0x00000000,
  448. (0x0e00 << 16) | (0x92c8 >> 2),
  449. 0x00000000,
  450. (0x0e00 << 16) | (0x92cc >> 2),
  451. 0x00000000,
  452. (0x0e00 << 16) | (0x92d0 >> 2),
  453. 0x00000000,
  454. (0x0e00 << 16) | (0x8c00 >> 2),
  455. 0x00000000,
  456. (0x0e00 << 16) | (0x8c04 >> 2),
  457. 0x00000000,
  458. (0x0e00 << 16) | (0x8c20 >> 2),
  459. 0x00000000,
  460. (0x0e00 << 16) | (0x8c38 >> 2),
  461. 0x00000000,
  462. (0x0e00 << 16) | (0x8c3c >> 2),
  463. 0x00000000,
  464. (0x0e00 << 16) | (0xae00 >> 2),
  465. 0x00000000,
  466. (0x0e00 << 16) | (0x9604 >> 2),
  467. 0x00000000,
  468. (0x0e00 << 16) | (0xac08 >> 2),
  469. 0x00000000,
  470. (0x0e00 << 16) | (0xac0c >> 2),
  471. 0x00000000,
  472. (0x0e00 << 16) | (0xac10 >> 2),
  473. 0x00000000,
  474. (0x0e00 << 16) | (0xac14 >> 2),
  475. 0x00000000,
  476. (0x0e00 << 16) | (0xac58 >> 2),
  477. 0x00000000,
  478. (0x0e00 << 16) | (0xac68 >> 2),
  479. 0x00000000,
  480. (0x0e00 << 16) | (0xac6c >> 2),
  481. 0x00000000,
  482. (0x0e00 << 16) | (0xac70 >> 2),
  483. 0x00000000,
  484. (0x0e00 << 16) | (0xac74 >> 2),
  485. 0x00000000,
  486. (0x0e00 << 16) | (0xac78 >> 2),
  487. 0x00000000,
  488. (0x0e00 << 16) | (0xac7c >> 2),
  489. 0x00000000,
  490. (0x0e00 << 16) | (0xac80 >> 2),
  491. 0x00000000,
  492. (0x0e00 << 16) | (0xac84 >> 2),
  493. 0x00000000,
  494. (0x0e00 << 16) | (0xac88 >> 2),
  495. 0x00000000,
  496. (0x0e00 << 16) | (0xac8c >> 2),
  497. 0x00000000,
  498. (0x0e00 << 16) | (0x970c >> 2),
  499. 0x00000000,
  500. (0x0e00 << 16) | (0x9714 >> 2),
  501. 0x00000000,
  502. (0x0e00 << 16) | (0x9718 >> 2),
  503. 0x00000000,
  504. (0x0e00 << 16) | (0x971c >> 2),
  505. 0x00000000,
  506. (0x0e00 << 16) | (0x31068 >> 2),
  507. 0x00000000,
  508. (0x4e00 << 16) | (0x31068 >> 2),
  509. 0x00000000,
  510. (0x5e00 << 16) | (0x31068 >> 2),
  511. 0x00000000,
  512. (0x6e00 << 16) | (0x31068 >> 2),
  513. 0x00000000,
  514. (0x7e00 << 16) | (0x31068 >> 2),
  515. 0x00000000,
  516. (0x8e00 << 16) | (0x31068 >> 2),
  517. 0x00000000,
  518. (0x9e00 << 16) | (0x31068 >> 2),
  519. 0x00000000,
  520. (0xae00 << 16) | (0x31068 >> 2),
  521. 0x00000000,
  522. (0xbe00 << 16) | (0x31068 >> 2),
  523. 0x00000000,
  524. (0x0e00 << 16) | (0xcd10 >> 2),
  525. 0x00000000,
  526. (0x0e00 << 16) | (0xcd14 >> 2),
  527. 0x00000000,
  528. (0x0e00 << 16) | (0x88b0 >> 2),
  529. 0x00000000,
  530. (0x0e00 << 16) | (0x88b4 >> 2),
  531. 0x00000000,
  532. (0x0e00 << 16) | (0x88b8 >> 2),
  533. 0x00000000,
  534. (0x0e00 << 16) | (0x88bc >> 2),
  535. 0x00000000,
  536. (0x0400 << 16) | (0x89c0 >> 2),
  537. 0x00000000,
  538. (0x0e00 << 16) | (0x88c4 >> 2),
  539. 0x00000000,
  540. (0x0e00 << 16) | (0x88c8 >> 2),
  541. 0x00000000,
  542. (0x0e00 << 16) | (0x88d0 >> 2),
  543. 0x00000000,
  544. (0x0e00 << 16) | (0x88d4 >> 2),
  545. 0x00000000,
  546. (0x0e00 << 16) | (0x88d8 >> 2),
  547. 0x00000000,
  548. (0x0e00 << 16) | (0x8980 >> 2),
  549. 0x00000000,
  550. (0x0e00 << 16) | (0x30938 >> 2),
  551. 0x00000000,
  552. (0x0e00 << 16) | (0x3093c >> 2),
  553. 0x00000000,
  554. (0x0e00 << 16) | (0x30940 >> 2),
  555. 0x00000000,
  556. (0x0e00 << 16) | (0x89a0 >> 2),
  557. 0x00000000,
  558. (0x0e00 << 16) | (0x30900 >> 2),
  559. 0x00000000,
  560. (0x0e00 << 16) | (0x30904 >> 2),
  561. 0x00000000,
  562. (0x0e00 << 16) | (0x89b4 >> 2),
  563. 0x00000000,
  564. (0x0e00 << 16) | (0x3c210 >> 2),
  565. 0x00000000,
  566. (0x0e00 << 16) | (0x3c214 >> 2),
  567. 0x00000000,
  568. (0x0e00 << 16) | (0x3c218 >> 2),
  569. 0x00000000,
  570. (0x0e00 << 16) | (0x8904 >> 2),
  571. 0x00000000,
  572. 0x5,
  573. (0x0e00 << 16) | (0x8c28 >> 2),
  574. (0x0e00 << 16) | (0x8c2c >> 2),
  575. (0x0e00 << 16) | (0x8c30 >> 2),
  576. (0x0e00 << 16) | (0x8c34 >> 2),
  577. (0x0e00 << 16) | (0x9600 >> 2),
  578. };
  579. static const u32 kalindi_rlc_save_restore_register_list[] =
  580. {
  581. (0x0e00 << 16) | (0xc12c >> 2),
  582. 0x00000000,
  583. (0x0e00 << 16) | (0xc140 >> 2),
  584. 0x00000000,
  585. (0x0e00 << 16) | (0xc150 >> 2),
  586. 0x00000000,
  587. (0x0e00 << 16) | (0xc15c >> 2),
  588. 0x00000000,
  589. (0x0e00 << 16) | (0xc168 >> 2),
  590. 0x00000000,
  591. (0x0e00 << 16) | (0xc170 >> 2),
  592. 0x00000000,
  593. (0x0e00 << 16) | (0xc204 >> 2),
  594. 0x00000000,
  595. (0x0e00 << 16) | (0xc2b4 >> 2),
  596. 0x00000000,
  597. (0x0e00 << 16) | (0xc2b8 >> 2),
  598. 0x00000000,
  599. (0x0e00 << 16) | (0xc2bc >> 2),
  600. 0x00000000,
  601. (0x0e00 << 16) | (0xc2c0 >> 2),
  602. 0x00000000,
  603. (0x0e00 << 16) | (0x8228 >> 2),
  604. 0x00000000,
  605. (0x0e00 << 16) | (0x829c >> 2),
  606. 0x00000000,
  607. (0x0e00 << 16) | (0x869c >> 2),
  608. 0x00000000,
  609. (0x0600 << 16) | (0x98f4 >> 2),
  610. 0x00000000,
  611. (0x0e00 << 16) | (0x98f8 >> 2),
  612. 0x00000000,
  613. (0x0e00 << 16) | (0x9900 >> 2),
  614. 0x00000000,
  615. (0x0e00 << 16) | (0xc260 >> 2),
  616. 0x00000000,
  617. (0x0e00 << 16) | (0x90e8 >> 2),
  618. 0x00000000,
  619. (0x0e00 << 16) | (0x3c000 >> 2),
  620. 0x00000000,
  621. (0x0e00 << 16) | (0x3c00c >> 2),
  622. 0x00000000,
  623. (0x0e00 << 16) | (0x8c1c >> 2),
  624. 0x00000000,
  625. (0x0e00 << 16) | (0x9700 >> 2),
  626. 0x00000000,
  627. (0x0e00 << 16) | (0xcd20 >> 2),
  628. 0x00000000,
  629. (0x4e00 << 16) | (0xcd20 >> 2),
  630. 0x00000000,
  631. (0x5e00 << 16) | (0xcd20 >> 2),
  632. 0x00000000,
  633. (0x6e00 << 16) | (0xcd20 >> 2),
  634. 0x00000000,
  635. (0x7e00 << 16) | (0xcd20 >> 2),
  636. 0x00000000,
  637. (0x0e00 << 16) | (0x89bc >> 2),
  638. 0x00000000,
  639. (0x0e00 << 16) | (0x8900 >> 2),
  640. 0x00000000,
  641. 0x3,
  642. (0x0e00 << 16) | (0xc130 >> 2),
  643. 0x00000000,
  644. (0x0e00 << 16) | (0xc134 >> 2),
  645. 0x00000000,
  646. (0x0e00 << 16) | (0xc1fc >> 2),
  647. 0x00000000,
  648. (0x0e00 << 16) | (0xc208 >> 2),
  649. 0x00000000,
  650. (0x0e00 << 16) | (0xc264 >> 2),
  651. 0x00000000,
  652. (0x0e00 << 16) | (0xc268 >> 2),
  653. 0x00000000,
  654. (0x0e00 << 16) | (0xc26c >> 2),
  655. 0x00000000,
  656. (0x0e00 << 16) | (0xc270 >> 2),
  657. 0x00000000,
  658. (0x0e00 << 16) | (0xc274 >> 2),
  659. 0x00000000,
  660. (0x0e00 << 16) | (0xc28c >> 2),
  661. 0x00000000,
  662. (0x0e00 << 16) | (0xc290 >> 2),
  663. 0x00000000,
  664. (0x0e00 << 16) | (0xc294 >> 2),
  665. 0x00000000,
  666. (0x0e00 << 16) | (0xc298 >> 2),
  667. 0x00000000,
  668. (0x0e00 << 16) | (0xc2a0 >> 2),
  669. 0x00000000,
  670. (0x0e00 << 16) | (0xc2a4 >> 2),
  671. 0x00000000,
  672. (0x0e00 << 16) | (0xc2a8 >> 2),
  673. 0x00000000,
  674. (0x0e00 << 16) | (0xc2ac >> 2),
  675. 0x00000000,
  676. (0x0e00 << 16) | (0x301d0 >> 2),
  677. 0x00000000,
  678. (0x0e00 << 16) | (0x30238 >> 2),
  679. 0x00000000,
  680. (0x0e00 << 16) | (0x30250 >> 2),
  681. 0x00000000,
  682. (0x0e00 << 16) | (0x30254 >> 2),
  683. 0x00000000,
  684. (0x0e00 << 16) | (0x30258 >> 2),
  685. 0x00000000,
  686. (0x0e00 << 16) | (0x3025c >> 2),
  687. 0x00000000,
  688. (0x4e00 << 16) | (0xc900 >> 2),
  689. 0x00000000,
  690. (0x5e00 << 16) | (0xc900 >> 2),
  691. 0x00000000,
  692. (0x6e00 << 16) | (0xc900 >> 2),
  693. 0x00000000,
  694. (0x7e00 << 16) | (0xc900 >> 2),
  695. 0x00000000,
  696. (0x4e00 << 16) | (0xc904 >> 2),
  697. 0x00000000,
  698. (0x5e00 << 16) | (0xc904 >> 2),
  699. 0x00000000,
  700. (0x6e00 << 16) | (0xc904 >> 2),
  701. 0x00000000,
  702. (0x7e00 << 16) | (0xc904 >> 2),
  703. 0x00000000,
  704. (0x4e00 << 16) | (0xc908 >> 2),
  705. 0x00000000,
  706. (0x5e00 << 16) | (0xc908 >> 2),
  707. 0x00000000,
  708. (0x6e00 << 16) | (0xc908 >> 2),
  709. 0x00000000,
  710. (0x7e00 << 16) | (0xc908 >> 2),
  711. 0x00000000,
  712. (0x4e00 << 16) | (0xc90c >> 2),
  713. 0x00000000,
  714. (0x5e00 << 16) | (0xc90c >> 2),
  715. 0x00000000,
  716. (0x6e00 << 16) | (0xc90c >> 2),
  717. 0x00000000,
  718. (0x7e00 << 16) | (0xc90c >> 2),
  719. 0x00000000,
  720. (0x4e00 << 16) | (0xc910 >> 2),
  721. 0x00000000,
  722. (0x5e00 << 16) | (0xc910 >> 2),
  723. 0x00000000,
  724. (0x6e00 << 16) | (0xc910 >> 2),
  725. 0x00000000,
  726. (0x7e00 << 16) | (0xc910 >> 2),
  727. 0x00000000,
  728. (0x0e00 << 16) | (0xc99c >> 2),
  729. 0x00000000,
  730. (0x0e00 << 16) | (0x9834 >> 2),
  731. 0x00000000,
  732. (0x0000 << 16) | (0x30f00 >> 2),
  733. 0x00000000,
  734. (0x0000 << 16) | (0x30f04 >> 2),
  735. 0x00000000,
  736. (0x0000 << 16) | (0x30f08 >> 2),
  737. 0x00000000,
  738. (0x0000 << 16) | (0x30f0c >> 2),
  739. 0x00000000,
  740. (0x0600 << 16) | (0x9b7c >> 2),
  741. 0x00000000,
  742. (0x0e00 << 16) | (0x8a14 >> 2),
  743. 0x00000000,
  744. (0x0e00 << 16) | (0x8a18 >> 2),
  745. 0x00000000,
  746. (0x0600 << 16) | (0x30a00 >> 2),
  747. 0x00000000,
  748. (0x0e00 << 16) | (0x8bf0 >> 2),
  749. 0x00000000,
  750. (0x0e00 << 16) | (0x8bcc >> 2),
  751. 0x00000000,
  752. (0x0e00 << 16) | (0x8b24 >> 2),
  753. 0x00000000,
  754. (0x0e00 << 16) | (0x30a04 >> 2),
  755. 0x00000000,
  756. (0x0600 << 16) | (0x30a10 >> 2),
  757. 0x00000000,
  758. (0x0600 << 16) | (0x30a14 >> 2),
  759. 0x00000000,
  760. (0x0600 << 16) | (0x30a18 >> 2),
  761. 0x00000000,
  762. (0x0600 << 16) | (0x30a2c >> 2),
  763. 0x00000000,
  764. (0x0e00 << 16) | (0xc700 >> 2),
  765. 0x00000000,
  766. (0x0e00 << 16) | (0xc704 >> 2),
  767. 0x00000000,
  768. (0x0e00 << 16) | (0xc708 >> 2),
  769. 0x00000000,
  770. (0x0e00 << 16) | (0xc768 >> 2),
  771. 0x00000000,
  772. (0x0400 << 16) | (0xc770 >> 2),
  773. 0x00000000,
  774. (0x0400 << 16) | (0xc774 >> 2),
  775. 0x00000000,
  776. (0x0400 << 16) | (0xc798 >> 2),
  777. 0x00000000,
  778. (0x0400 << 16) | (0xc79c >> 2),
  779. 0x00000000,
  780. (0x0e00 << 16) | (0x9100 >> 2),
  781. 0x00000000,
  782. (0x0e00 << 16) | (0x3c010 >> 2),
  783. 0x00000000,
  784. (0x0e00 << 16) | (0x8c00 >> 2),
  785. 0x00000000,
  786. (0x0e00 << 16) | (0x8c04 >> 2),
  787. 0x00000000,
  788. (0x0e00 << 16) | (0x8c20 >> 2),
  789. 0x00000000,
  790. (0x0e00 << 16) | (0x8c38 >> 2),
  791. 0x00000000,
  792. (0x0e00 << 16) | (0x8c3c >> 2),
  793. 0x00000000,
  794. (0x0e00 << 16) | (0xae00 >> 2),
  795. 0x00000000,
  796. (0x0e00 << 16) | (0x9604 >> 2),
  797. 0x00000000,
  798. (0x0e00 << 16) | (0xac08 >> 2),
  799. 0x00000000,
  800. (0x0e00 << 16) | (0xac0c >> 2),
  801. 0x00000000,
  802. (0x0e00 << 16) | (0xac10 >> 2),
  803. 0x00000000,
  804. (0x0e00 << 16) | (0xac14 >> 2),
  805. 0x00000000,
  806. (0x0e00 << 16) | (0xac58 >> 2),
  807. 0x00000000,
  808. (0x0e00 << 16) | (0xac68 >> 2),
  809. 0x00000000,
  810. (0x0e00 << 16) | (0xac6c >> 2),
  811. 0x00000000,
  812. (0x0e00 << 16) | (0xac70 >> 2),
  813. 0x00000000,
  814. (0x0e00 << 16) | (0xac74 >> 2),
  815. 0x00000000,
  816. (0x0e00 << 16) | (0xac78 >> 2),
  817. 0x00000000,
  818. (0x0e00 << 16) | (0xac7c >> 2),
  819. 0x00000000,
  820. (0x0e00 << 16) | (0xac80 >> 2),
  821. 0x00000000,
  822. (0x0e00 << 16) | (0xac84 >> 2),
  823. 0x00000000,
  824. (0x0e00 << 16) | (0xac88 >> 2),
  825. 0x00000000,
  826. (0x0e00 << 16) | (0xac8c >> 2),
  827. 0x00000000,
  828. (0x0e00 << 16) | (0x970c >> 2),
  829. 0x00000000,
  830. (0x0e00 << 16) | (0x9714 >> 2),
  831. 0x00000000,
  832. (0x0e00 << 16) | (0x9718 >> 2),
  833. 0x00000000,
  834. (0x0e00 << 16) | (0x971c >> 2),
  835. 0x00000000,
  836. (0x0e00 << 16) | (0x31068 >> 2),
  837. 0x00000000,
  838. (0x4e00 << 16) | (0x31068 >> 2),
  839. 0x00000000,
  840. (0x5e00 << 16) | (0x31068 >> 2),
  841. 0x00000000,
  842. (0x6e00 << 16) | (0x31068 >> 2),
  843. 0x00000000,
  844. (0x7e00 << 16) | (0x31068 >> 2),
  845. 0x00000000,
  846. (0x0e00 << 16) | (0xcd10 >> 2),
  847. 0x00000000,
  848. (0x0e00 << 16) | (0xcd14 >> 2),
  849. 0x00000000,
  850. (0x0e00 << 16) | (0x88b0 >> 2),
  851. 0x00000000,
  852. (0x0e00 << 16) | (0x88b4 >> 2),
  853. 0x00000000,
  854. (0x0e00 << 16) | (0x88b8 >> 2),
  855. 0x00000000,
  856. (0x0e00 << 16) | (0x88bc >> 2),
  857. 0x00000000,
  858. (0x0400 << 16) | (0x89c0 >> 2),
  859. 0x00000000,
  860. (0x0e00 << 16) | (0x88c4 >> 2),
  861. 0x00000000,
  862. (0x0e00 << 16) | (0x88c8 >> 2),
  863. 0x00000000,
  864. (0x0e00 << 16) | (0x88d0 >> 2),
  865. 0x00000000,
  866. (0x0e00 << 16) | (0x88d4 >> 2),
  867. 0x00000000,
  868. (0x0e00 << 16) | (0x88d8 >> 2),
  869. 0x00000000,
  870. (0x0e00 << 16) | (0x8980 >> 2),
  871. 0x00000000,
  872. (0x0e00 << 16) | (0x30938 >> 2),
  873. 0x00000000,
  874. (0x0e00 << 16) | (0x3093c >> 2),
  875. 0x00000000,
  876. (0x0e00 << 16) | (0x30940 >> 2),
  877. 0x00000000,
  878. (0x0e00 << 16) | (0x89a0 >> 2),
  879. 0x00000000,
  880. (0x0e00 << 16) | (0x30900 >> 2),
  881. 0x00000000,
  882. (0x0e00 << 16) | (0x30904 >> 2),
  883. 0x00000000,
  884. (0x0e00 << 16) | (0x89b4 >> 2),
  885. 0x00000000,
  886. (0x0e00 << 16) | (0x3e1fc >> 2),
  887. 0x00000000,
  888. (0x0e00 << 16) | (0x3c210 >> 2),
  889. 0x00000000,
  890. (0x0e00 << 16) | (0x3c214 >> 2),
  891. 0x00000000,
  892. (0x0e00 << 16) | (0x3c218 >> 2),
  893. 0x00000000,
  894. (0x0e00 << 16) | (0x8904 >> 2),
  895. 0x00000000,
  896. 0x5,
  897. (0x0e00 << 16) | (0x8c28 >> 2),
  898. (0x0e00 << 16) | (0x8c2c >> 2),
  899. (0x0e00 << 16) | (0x8c30 >> 2),
  900. (0x0e00 << 16) | (0x8c34 >> 2),
  901. (0x0e00 << 16) | (0x9600 >> 2),
  902. };
  903. static const u32 bonaire_golden_spm_registers[] =
  904. {
  905. 0x30800, 0xe0ffffff, 0xe0000000
  906. };
  907. static const u32 bonaire_golden_common_registers[] =
  908. {
  909. 0xc770, 0xffffffff, 0x00000800,
  910. 0xc774, 0xffffffff, 0x00000800,
  911. 0xc798, 0xffffffff, 0x00007fbf,
  912. 0xc79c, 0xffffffff, 0x00007faf
  913. };
  914. static const u32 bonaire_golden_registers[] =
  915. {
  916. 0x3354, 0x00000333, 0x00000333,
  917. 0x3350, 0x000c0fc0, 0x00040200,
  918. 0x9a10, 0x00010000, 0x00058208,
  919. 0x3c000, 0xffff1fff, 0x00140000,
  920. 0x3c200, 0xfdfc0fff, 0x00000100,
  921. 0x3c234, 0x40000000, 0x40000200,
  922. 0x9830, 0xffffffff, 0x00000000,
  923. 0x9834, 0xf00fffff, 0x00000400,
  924. 0x9838, 0x0002021c, 0x00020200,
  925. 0xc78, 0x00000080, 0x00000000,
  926. 0x5bb0, 0x000000f0, 0x00000070,
  927. 0x5bc0, 0xf0311fff, 0x80300000,
  928. 0x98f8, 0x73773777, 0x12010001,
  929. 0x350c, 0x00810000, 0x408af000,
  930. 0x7030, 0x31000111, 0x00000011,
  931. 0x2f48, 0x73773777, 0x12010001,
  932. 0x220c, 0x00007fb6, 0x0021a1b1,
  933. 0x2210, 0x00007fb6, 0x002021b1,
  934. 0x2180, 0x00007fb6, 0x00002191,
  935. 0x2218, 0x00007fb6, 0x002121b1,
  936. 0x221c, 0x00007fb6, 0x002021b1,
  937. 0x21dc, 0x00007fb6, 0x00002191,
  938. 0x21e0, 0x00007fb6, 0x00002191,
  939. 0x3628, 0x0000003f, 0x0000000a,
  940. 0x362c, 0x0000003f, 0x0000000a,
  941. 0x2ae4, 0x00073ffe, 0x000022a2,
  942. 0x240c, 0x000007ff, 0x00000000,
  943. 0x8a14, 0xf000003f, 0x00000007,
  944. 0x8bf0, 0x00002001, 0x00000001,
  945. 0x8b24, 0xffffffff, 0x00ffffff,
  946. 0x30a04, 0x0000ff0f, 0x00000000,
  947. 0x28a4c, 0x07ffffff, 0x06000000,
  948. 0x4d8, 0x00000fff, 0x00000100,
  949. 0x3e78, 0x00000001, 0x00000002,
  950. 0x9100, 0x03000000, 0x0362c688,
  951. 0x8c00, 0x000000ff, 0x00000001,
  952. 0xe40, 0x00001fff, 0x00001fff,
  953. 0x9060, 0x0000007f, 0x00000020,
  954. 0x9508, 0x00010000, 0x00010000,
  955. 0xac14, 0x000003ff, 0x000000f3,
  956. 0xac0c, 0xffffffff, 0x00001032
  957. };
  958. static const u32 bonaire_mgcg_cgcg_init[] =
  959. {
  960. 0xc420, 0xffffffff, 0xfffffffc,
  961. 0x30800, 0xffffffff, 0xe0000000,
  962. 0x3c2a0, 0xffffffff, 0x00000100,
  963. 0x3c208, 0xffffffff, 0x00000100,
  964. 0x3c2c0, 0xffffffff, 0xc0000100,
  965. 0x3c2c8, 0xffffffff, 0xc0000100,
  966. 0x3c2c4, 0xffffffff, 0xc0000100,
  967. 0x55e4, 0xffffffff, 0x00600100,
  968. 0x3c280, 0xffffffff, 0x00000100,
  969. 0x3c214, 0xffffffff, 0x06000100,
  970. 0x3c220, 0xffffffff, 0x00000100,
  971. 0x3c218, 0xffffffff, 0x06000100,
  972. 0x3c204, 0xffffffff, 0x00000100,
  973. 0x3c2e0, 0xffffffff, 0x00000100,
  974. 0x3c224, 0xffffffff, 0x00000100,
  975. 0x3c200, 0xffffffff, 0x00000100,
  976. 0x3c230, 0xffffffff, 0x00000100,
  977. 0x3c234, 0xffffffff, 0x00000100,
  978. 0x3c250, 0xffffffff, 0x00000100,
  979. 0x3c254, 0xffffffff, 0x00000100,
  980. 0x3c258, 0xffffffff, 0x00000100,
  981. 0x3c25c, 0xffffffff, 0x00000100,
  982. 0x3c260, 0xffffffff, 0x00000100,
  983. 0x3c27c, 0xffffffff, 0x00000100,
  984. 0x3c278, 0xffffffff, 0x00000100,
  985. 0x3c210, 0xffffffff, 0x06000100,
  986. 0x3c290, 0xffffffff, 0x00000100,
  987. 0x3c274, 0xffffffff, 0x00000100,
  988. 0x3c2b4, 0xffffffff, 0x00000100,
  989. 0x3c2b0, 0xffffffff, 0x00000100,
  990. 0x3c270, 0xffffffff, 0x00000100,
  991. 0x30800, 0xffffffff, 0xe0000000,
  992. 0x3c020, 0xffffffff, 0x00010000,
  993. 0x3c024, 0xffffffff, 0x00030002,
  994. 0x3c028, 0xffffffff, 0x00040007,
  995. 0x3c02c, 0xffffffff, 0x00060005,
  996. 0x3c030, 0xffffffff, 0x00090008,
  997. 0x3c034, 0xffffffff, 0x00010000,
  998. 0x3c038, 0xffffffff, 0x00030002,
  999. 0x3c03c, 0xffffffff, 0x00040007,
  1000. 0x3c040, 0xffffffff, 0x00060005,
  1001. 0x3c044, 0xffffffff, 0x00090008,
  1002. 0x3c048, 0xffffffff, 0x00010000,
  1003. 0x3c04c, 0xffffffff, 0x00030002,
  1004. 0x3c050, 0xffffffff, 0x00040007,
  1005. 0x3c054, 0xffffffff, 0x00060005,
  1006. 0x3c058, 0xffffffff, 0x00090008,
  1007. 0x3c05c, 0xffffffff, 0x00010000,
  1008. 0x3c060, 0xffffffff, 0x00030002,
  1009. 0x3c064, 0xffffffff, 0x00040007,
  1010. 0x3c068, 0xffffffff, 0x00060005,
  1011. 0x3c06c, 0xffffffff, 0x00090008,
  1012. 0x3c070, 0xffffffff, 0x00010000,
  1013. 0x3c074, 0xffffffff, 0x00030002,
  1014. 0x3c078, 0xffffffff, 0x00040007,
  1015. 0x3c07c, 0xffffffff, 0x00060005,
  1016. 0x3c080, 0xffffffff, 0x00090008,
  1017. 0x3c084, 0xffffffff, 0x00010000,
  1018. 0x3c088, 0xffffffff, 0x00030002,
  1019. 0x3c08c, 0xffffffff, 0x00040007,
  1020. 0x3c090, 0xffffffff, 0x00060005,
  1021. 0x3c094, 0xffffffff, 0x00090008,
  1022. 0x3c098, 0xffffffff, 0x00010000,
  1023. 0x3c09c, 0xffffffff, 0x00030002,
  1024. 0x3c0a0, 0xffffffff, 0x00040007,
  1025. 0x3c0a4, 0xffffffff, 0x00060005,
  1026. 0x3c0a8, 0xffffffff, 0x00090008,
  1027. 0x3c000, 0xffffffff, 0x96e00200,
  1028. 0x8708, 0xffffffff, 0x00900100,
  1029. 0xc424, 0xffffffff, 0x0020003f,
  1030. 0x38, 0xffffffff, 0x0140001c,
  1031. 0x3c, 0x000f0000, 0x000f0000,
  1032. 0x220, 0xffffffff, 0xC060000C,
  1033. 0x224, 0xc0000fff, 0x00000100,
  1034. 0xf90, 0xffffffff, 0x00000100,
  1035. 0xf98, 0x00000101, 0x00000000,
  1036. 0x20a8, 0xffffffff, 0x00000104,
  1037. 0x55e4, 0xff000fff, 0x00000100,
  1038. 0x30cc, 0xc0000fff, 0x00000104,
  1039. 0xc1e4, 0x00000001, 0x00000001,
  1040. 0xd00c, 0xff000ff0, 0x00000100,
  1041. 0xd80c, 0xff000ff0, 0x00000100
  1042. };
  1043. static const u32 spectre_golden_spm_registers[] =
  1044. {
  1045. 0x30800, 0xe0ffffff, 0xe0000000
  1046. };
  1047. static const u32 spectre_golden_common_registers[] =
  1048. {
  1049. 0xc770, 0xffffffff, 0x00000800,
  1050. 0xc774, 0xffffffff, 0x00000800,
  1051. 0xc798, 0xffffffff, 0x00007fbf,
  1052. 0xc79c, 0xffffffff, 0x00007faf
  1053. };
  1054. static const u32 spectre_golden_registers[] =
  1055. {
  1056. 0x3c000, 0xffff1fff, 0x96940200,
  1057. 0x3c00c, 0xffff0001, 0xff000000,
  1058. 0x3c200, 0xfffc0fff, 0x00000100,
  1059. 0x6ed8, 0x00010101, 0x00010000,
  1060. 0x9834, 0xf00fffff, 0x00000400,
  1061. 0x9838, 0xfffffffc, 0x00020200,
  1062. 0x5bb0, 0x000000f0, 0x00000070,
  1063. 0x5bc0, 0xf0311fff, 0x80300000,
  1064. 0x98f8, 0x73773777, 0x12010001,
  1065. 0x9b7c, 0x00ff0000, 0x00fc0000,
  1066. 0x2f48, 0x73773777, 0x12010001,
  1067. 0x8a14, 0xf000003f, 0x00000007,
  1068. 0x8b24, 0xffffffff, 0x00ffffff,
  1069. 0x28350, 0x3f3f3fff, 0x00000082,
  1070. 0x28355, 0x0000003f, 0x00000000,
  1071. 0x3e78, 0x00000001, 0x00000002,
  1072. 0x913c, 0xffff03df, 0x00000004,
  1073. 0xc768, 0x00000008, 0x00000008,
  1074. 0x8c00, 0x000008ff, 0x00000800,
  1075. 0x9508, 0x00010000, 0x00010000,
  1076. 0xac0c, 0xffffffff, 0x54763210,
  1077. 0x214f8, 0x01ff01ff, 0x00000002,
  1078. 0x21498, 0x007ff800, 0x00200000,
  1079. 0x2015c, 0xffffffff, 0x00000f40,
  1080. 0x30934, 0xffffffff, 0x00000001
  1081. };
  1082. static const u32 spectre_mgcg_cgcg_init[] =
  1083. {
  1084. 0xc420, 0xffffffff, 0xfffffffc,
  1085. 0x30800, 0xffffffff, 0xe0000000,
  1086. 0x3c2a0, 0xffffffff, 0x00000100,
  1087. 0x3c208, 0xffffffff, 0x00000100,
  1088. 0x3c2c0, 0xffffffff, 0x00000100,
  1089. 0x3c2c8, 0xffffffff, 0x00000100,
  1090. 0x3c2c4, 0xffffffff, 0x00000100,
  1091. 0x55e4, 0xffffffff, 0x00600100,
  1092. 0x3c280, 0xffffffff, 0x00000100,
  1093. 0x3c214, 0xffffffff, 0x06000100,
  1094. 0x3c220, 0xffffffff, 0x00000100,
  1095. 0x3c218, 0xffffffff, 0x06000100,
  1096. 0x3c204, 0xffffffff, 0x00000100,
  1097. 0x3c2e0, 0xffffffff, 0x00000100,
  1098. 0x3c224, 0xffffffff, 0x00000100,
  1099. 0x3c200, 0xffffffff, 0x00000100,
  1100. 0x3c230, 0xffffffff, 0x00000100,
  1101. 0x3c234, 0xffffffff, 0x00000100,
  1102. 0x3c250, 0xffffffff, 0x00000100,
  1103. 0x3c254, 0xffffffff, 0x00000100,
  1104. 0x3c258, 0xffffffff, 0x00000100,
  1105. 0x3c25c, 0xffffffff, 0x00000100,
  1106. 0x3c260, 0xffffffff, 0x00000100,
  1107. 0x3c27c, 0xffffffff, 0x00000100,
  1108. 0x3c278, 0xffffffff, 0x00000100,
  1109. 0x3c210, 0xffffffff, 0x06000100,
  1110. 0x3c290, 0xffffffff, 0x00000100,
  1111. 0x3c274, 0xffffffff, 0x00000100,
  1112. 0x3c2b4, 0xffffffff, 0x00000100,
  1113. 0x3c2b0, 0xffffffff, 0x00000100,
  1114. 0x3c270, 0xffffffff, 0x00000100,
  1115. 0x30800, 0xffffffff, 0xe0000000,
  1116. 0x3c020, 0xffffffff, 0x00010000,
  1117. 0x3c024, 0xffffffff, 0x00030002,
  1118. 0x3c028, 0xffffffff, 0x00040007,
  1119. 0x3c02c, 0xffffffff, 0x00060005,
  1120. 0x3c030, 0xffffffff, 0x00090008,
  1121. 0x3c034, 0xffffffff, 0x00010000,
  1122. 0x3c038, 0xffffffff, 0x00030002,
  1123. 0x3c03c, 0xffffffff, 0x00040007,
  1124. 0x3c040, 0xffffffff, 0x00060005,
  1125. 0x3c044, 0xffffffff, 0x00090008,
  1126. 0x3c048, 0xffffffff, 0x00010000,
  1127. 0x3c04c, 0xffffffff, 0x00030002,
  1128. 0x3c050, 0xffffffff, 0x00040007,
  1129. 0x3c054, 0xffffffff, 0x00060005,
  1130. 0x3c058, 0xffffffff, 0x00090008,
  1131. 0x3c05c, 0xffffffff, 0x00010000,
  1132. 0x3c060, 0xffffffff, 0x00030002,
  1133. 0x3c064, 0xffffffff, 0x00040007,
  1134. 0x3c068, 0xffffffff, 0x00060005,
  1135. 0x3c06c, 0xffffffff, 0x00090008,
  1136. 0x3c070, 0xffffffff, 0x00010000,
  1137. 0x3c074, 0xffffffff, 0x00030002,
  1138. 0x3c078, 0xffffffff, 0x00040007,
  1139. 0x3c07c, 0xffffffff, 0x00060005,
  1140. 0x3c080, 0xffffffff, 0x00090008,
  1141. 0x3c084, 0xffffffff, 0x00010000,
  1142. 0x3c088, 0xffffffff, 0x00030002,
  1143. 0x3c08c, 0xffffffff, 0x00040007,
  1144. 0x3c090, 0xffffffff, 0x00060005,
  1145. 0x3c094, 0xffffffff, 0x00090008,
  1146. 0x3c098, 0xffffffff, 0x00010000,
  1147. 0x3c09c, 0xffffffff, 0x00030002,
  1148. 0x3c0a0, 0xffffffff, 0x00040007,
  1149. 0x3c0a4, 0xffffffff, 0x00060005,
  1150. 0x3c0a8, 0xffffffff, 0x00090008,
  1151. 0x3c0ac, 0xffffffff, 0x00010000,
  1152. 0x3c0b0, 0xffffffff, 0x00030002,
  1153. 0x3c0b4, 0xffffffff, 0x00040007,
  1154. 0x3c0b8, 0xffffffff, 0x00060005,
  1155. 0x3c0bc, 0xffffffff, 0x00090008,
  1156. 0x3c000, 0xffffffff, 0x96e00200,
  1157. 0x8708, 0xffffffff, 0x00900100,
  1158. 0xc424, 0xffffffff, 0x0020003f,
  1159. 0x38, 0xffffffff, 0x0140001c,
  1160. 0x3c, 0x000f0000, 0x000f0000,
  1161. 0x220, 0xffffffff, 0xC060000C,
  1162. 0x224, 0xc0000fff, 0x00000100,
  1163. 0xf90, 0xffffffff, 0x00000100,
  1164. 0xf98, 0x00000101, 0x00000000,
  1165. 0x20a8, 0xffffffff, 0x00000104,
  1166. 0x55e4, 0xff000fff, 0x00000100,
  1167. 0x30cc, 0xc0000fff, 0x00000104,
  1168. 0xc1e4, 0x00000001, 0x00000001,
  1169. 0xd00c, 0xff000ff0, 0x00000100,
  1170. 0xd80c, 0xff000ff0, 0x00000100
  1171. };
  1172. static const u32 kalindi_golden_spm_registers[] =
  1173. {
  1174. 0x30800, 0xe0ffffff, 0xe0000000
  1175. };
  1176. static const u32 kalindi_golden_common_registers[] =
  1177. {
  1178. 0xc770, 0xffffffff, 0x00000800,
  1179. 0xc774, 0xffffffff, 0x00000800,
  1180. 0xc798, 0xffffffff, 0x00007fbf,
  1181. 0xc79c, 0xffffffff, 0x00007faf
  1182. };
  1183. static const u32 kalindi_golden_registers[] =
  1184. {
  1185. 0x3c000, 0xffffdfff, 0x6e944040,
  1186. 0x55e4, 0xff607fff, 0xfc000100,
  1187. 0x3c220, 0xff000fff, 0x00000100,
  1188. 0x3c224, 0xff000fff, 0x00000100,
  1189. 0x3c200, 0xfffc0fff, 0x00000100,
  1190. 0x6ed8, 0x00010101, 0x00010000,
  1191. 0x9830, 0xffffffff, 0x00000000,
  1192. 0x9834, 0xf00fffff, 0x00000400,
  1193. 0x5bb0, 0x000000f0, 0x00000070,
  1194. 0x5bc0, 0xf0311fff, 0x80300000,
  1195. 0x98f8, 0x73773777, 0x12010001,
  1196. 0x98fc, 0xffffffff, 0x00000010,
  1197. 0x9b7c, 0x00ff0000, 0x00fc0000,
  1198. 0x8030, 0x00001f0f, 0x0000100a,
  1199. 0x2f48, 0x73773777, 0x12010001,
  1200. 0x2408, 0x000fffff, 0x000c007f,
  1201. 0x8a14, 0xf000003f, 0x00000007,
  1202. 0x8b24, 0x3fff3fff, 0x00ffcfff,
  1203. 0x30a04, 0x0000ff0f, 0x00000000,
  1204. 0x28a4c, 0x07ffffff, 0x06000000,
  1205. 0x4d8, 0x00000fff, 0x00000100,
  1206. 0x3e78, 0x00000001, 0x00000002,
  1207. 0xc768, 0x00000008, 0x00000008,
  1208. 0x8c00, 0x000000ff, 0x00000003,
  1209. 0x214f8, 0x01ff01ff, 0x00000002,
  1210. 0x21498, 0x007ff800, 0x00200000,
  1211. 0x2015c, 0xffffffff, 0x00000f40,
  1212. 0x88c4, 0x001f3ae3, 0x00000082,
  1213. 0x88d4, 0x0000001f, 0x00000010,
  1214. 0x30934, 0xffffffff, 0x00000000
  1215. };
  1216. static const u32 kalindi_mgcg_cgcg_init[] =
  1217. {
  1218. 0xc420, 0xffffffff, 0xfffffffc,
  1219. 0x30800, 0xffffffff, 0xe0000000,
  1220. 0x3c2a0, 0xffffffff, 0x00000100,
  1221. 0x3c208, 0xffffffff, 0x00000100,
  1222. 0x3c2c0, 0xffffffff, 0x00000100,
  1223. 0x3c2c8, 0xffffffff, 0x00000100,
  1224. 0x3c2c4, 0xffffffff, 0x00000100,
  1225. 0x55e4, 0xffffffff, 0x00600100,
  1226. 0x3c280, 0xffffffff, 0x00000100,
  1227. 0x3c214, 0xffffffff, 0x06000100,
  1228. 0x3c220, 0xffffffff, 0x00000100,
  1229. 0x3c218, 0xffffffff, 0x06000100,
  1230. 0x3c204, 0xffffffff, 0x00000100,
  1231. 0x3c2e0, 0xffffffff, 0x00000100,
  1232. 0x3c224, 0xffffffff, 0x00000100,
  1233. 0x3c200, 0xffffffff, 0x00000100,
  1234. 0x3c230, 0xffffffff, 0x00000100,
  1235. 0x3c234, 0xffffffff, 0x00000100,
  1236. 0x3c250, 0xffffffff, 0x00000100,
  1237. 0x3c254, 0xffffffff, 0x00000100,
  1238. 0x3c258, 0xffffffff, 0x00000100,
  1239. 0x3c25c, 0xffffffff, 0x00000100,
  1240. 0x3c260, 0xffffffff, 0x00000100,
  1241. 0x3c27c, 0xffffffff, 0x00000100,
  1242. 0x3c278, 0xffffffff, 0x00000100,
  1243. 0x3c210, 0xffffffff, 0x06000100,
  1244. 0x3c290, 0xffffffff, 0x00000100,
  1245. 0x3c274, 0xffffffff, 0x00000100,
  1246. 0x3c2b4, 0xffffffff, 0x00000100,
  1247. 0x3c2b0, 0xffffffff, 0x00000100,
  1248. 0x3c270, 0xffffffff, 0x00000100,
  1249. 0x30800, 0xffffffff, 0xe0000000,
  1250. 0x3c020, 0xffffffff, 0x00010000,
  1251. 0x3c024, 0xffffffff, 0x00030002,
  1252. 0x3c028, 0xffffffff, 0x00040007,
  1253. 0x3c02c, 0xffffffff, 0x00060005,
  1254. 0x3c030, 0xffffffff, 0x00090008,
  1255. 0x3c034, 0xffffffff, 0x00010000,
  1256. 0x3c038, 0xffffffff, 0x00030002,
  1257. 0x3c03c, 0xffffffff, 0x00040007,
  1258. 0x3c040, 0xffffffff, 0x00060005,
  1259. 0x3c044, 0xffffffff, 0x00090008,
  1260. 0x3c000, 0xffffffff, 0x96e00200,
  1261. 0x8708, 0xffffffff, 0x00900100,
  1262. 0xc424, 0xffffffff, 0x0020003f,
  1263. 0x38, 0xffffffff, 0x0140001c,
  1264. 0x3c, 0x000f0000, 0x000f0000,
  1265. 0x220, 0xffffffff, 0xC060000C,
  1266. 0x224, 0xc0000fff, 0x00000100,
  1267. 0x20a8, 0xffffffff, 0x00000104,
  1268. 0x55e4, 0xff000fff, 0x00000100,
  1269. 0x30cc, 0xc0000fff, 0x00000104,
  1270. 0xc1e4, 0x00000001, 0x00000001,
  1271. 0xd00c, 0xff000ff0, 0x00000100,
  1272. 0xd80c, 0xff000ff0, 0x00000100
  1273. };
  1274. static void cik_init_golden_registers(struct radeon_device *rdev)
  1275. {
  1276. switch (rdev->family) {
  1277. case CHIP_BONAIRE:
  1278. radeon_program_register_sequence(rdev,
  1279. bonaire_mgcg_cgcg_init,
  1280. (const u32)ARRAY_SIZE(bonaire_mgcg_cgcg_init));
  1281. radeon_program_register_sequence(rdev,
  1282. bonaire_golden_registers,
  1283. (const u32)ARRAY_SIZE(bonaire_golden_registers));
  1284. radeon_program_register_sequence(rdev,
  1285. bonaire_golden_common_registers,
  1286. (const u32)ARRAY_SIZE(bonaire_golden_common_registers));
  1287. radeon_program_register_sequence(rdev,
  1288. bonaire_golden_spm_registers,
  1289. (const u32)ARRAY_SIZE(bonaire_golden_spm_registers));
  1290. break;
  1291. case CHIP_KABINI:
  1292. radeon_program_register_sequence(rdev,
  1293. kalindi_mgcg_cgcg_init,
  1294. (const u32)ARRAY_SIZE(kalindi_mgcg_cgcg_init));
  1295. radeon_program_register_sequence(rdev,
  1296. kalindi_golden_registers,
  1297. (const u32)ARRAY_SIZE(kalindi_golden_registers));
  1298. radeon_program_register_sequence(rdev,
  1299. kalindi_golden_common_registers,
  1300. (const u32)ARRAY_SIZE(kalindi_golden_common_registers));
  1301. radeon_program_register_sequence(rdev,
  1302. kalindi_golden_spm_registers,
  1303. (const u32)ARRAY_SIZE(kalindi_golden_spm_registers));
  1304. break;
  1305. case CHIP_KAVERI:
  1306. radeon_program_register_sequence(rdev,
  1307. spectre_mgcg_cgcg_init,
  1308. (const u32)ARRAY_SIZE(spectre_mgcg_cgcg_init));
  1309. radeon_program_register_sequence(rdev,
  1310. spectre_golden_registers,
  1311. (const u32)ARRAY_SIZE(spectre_golden_registers));
  1312. radeon_program_register_sequence(rdev,
  1313. spectre_golden_common_registers,
  1314. (const u32)ARRAY_SIZE(spectre_golden_common_registers));
  1315. radeon_program_register_sequence(rdev,
  1316. spectre_golden_spm_registers,
  1317. (const u32)ARRAY_SIZE(spectre_golden_spm_registers));
  1318. break;
  1319. default:
  1320. break;
  1321. }
  1322. }
  1323. /**
  1324. * cik_get_xclk - get the xclk
  1325. *
  1326. * @rdev: radeon_device pointer
  1327. *
  1328. * Returns the reference clock used by the gfx engine
  1329. * (CIK).
  1330. */
  1331. u32 cik_get_xclk(struct radeon_device *rdev)
  1332. {
  1333. u32 reference_clock = rdev->clock.spll.reference_freq;
  1334. if (rdev->flags & RADEON_IS_IGP) {
  1335. if (RREG32_SMC(GENERAL_PWRMGT) & GPU_COUNTER_CLK)
  1336. return reference_clock / 2;
  1337. } else {
  1338. if (RREG32_SMC(CG_CLKPIN_CNTL) & XTALIN_DIVIDE)
  1339. return reference_clock / 4;
  1340. }
  1341. return reference_clock;
  1342. }
  1343. /**
  1344. * cik_mm_rdoorbell - read a doorbell dword
  1345. *
  1346. * @rdev: radeon_device pointer
  1347. * @offset: byte offset into the aperture
  1348. *
  1349. * Returns the value in the doorbell aperture at the
  1350. * requested offset (CIK).
  1351. */
  1352. u32 cik_mm_rdoorbell(struct radeon_device *rdev, u32 offset)
  1353. {
  1354. if (offset < rdev->doorbell.size) {
  1355. return readl(((void __iomem *)rdev->doorbell.ptr) + offset);
  1356. } else {
  1357. DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", offset);
  1358. return 0;
  1359. }
  1360. }
  1361. /**
  1362. * cik_mm_wdoorbell - write a doorbell dword
  1363. *
  1364. * @rdev: radeon_device pointer
  1365. * @offset: byte offset into the aperture
  1366. * @v: value to write
  1367. *
  1368. * Writes @v to the doorbell aperture at the
  1369. * requested offset (CIK).
  1370. */
  1371. void cik_mm_wdoorbell(struct radeon_device *rdev, u32 offset, u32 v)
  1372. {
  1373. if (offset < rdev->doorbell.size) {
  1374. writel(v, ((void __iomem *)rdev->doorbell.ptr) + offset);
  1375. } else {
  1376. DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", offset);
  1377. }
  1378. }
  1379. #define BONAIRE_IO_MC_REGS_SIZE 36
  1380. static const u32 bonaire_io_mc_regs[BONAIRE_IO_MC_REGS_SIZE][2] =
  1381. {
  1382. {0x00000070, 0x04400000},
  1383. {0x00000071, 0x80c01803},
  1384. {0x00000072, 0x00004004},
  1385. {0x00000073, 0x00000100},
  1386. {0x00000074, 0x00ff0000},
  1387. {0x00000075, 0x34000000},
  1388. {0x00000076, 0x08000014},
  1389. {0x00000077, 0x00cc08ec},
  1390. {0x00000078, 0x00000400},
  1391. {0x00000079, 0x00000000},
  1392. {0x0000007a, 0x04090000},
  1393. {0x0000007c, 0x00000000},
  1394. {0x0000007e, 0x4408a8e8},
  1395. {0x0000007f, 0x00000304},
  1396. {0x00000080, 0x00000000},
  1397. {0x00000082, 0x00000001},
  1398. {0x00000083, 0x00000002},
  1399. {0x00000084, 0xf3e4f400},
  1400. {0x00000085, 0x052024e3},
  1401. {0x00000087, 0x00000000},
  1402. {0x00000088, 0x01000000},
  1403. {0x0000008a, 0x1c0a0000},
  1404. {0x0000008b, 0xff010000},
  1405. {0x0000008d, 0xffffefff},
  1406. {0x0000008e, 0xfff3efff},
  1407. {0x0000008f, 0xfff3efbf},
  1408. {0x00000092, 0xf7ffffff},
  1409. {0x00000093, 0xffffff7f},
  1410. {0x00000095, 0x00101101},
  1411. {0x00000096, 0x00000fff},
  1412. {0x00000097, 0x00116fff},
  1413. {0x00000098, 0x60010000},
  1414. {0x00000099, 0x10010000},
  1415. {0x0000009a, 0x00006000},
  1416. {0x0000009b, 0x00001000},
  1417. {0x0000009f, 0x00b48000}
  1418. };
  1419. /**
  1420. * cik_srbm_select - select specific register instances
  1421. *
  1422. * @rdev: radeon_device pointer
  1423. * @me: selected ME (micro engine)
  1424. * @pipe: pipe
  1425. * @queue: queue
  1426. * @vmid: VMID
  1427. *
  1428. * Switches the currently active registers instances. Some
  1429. * registers are instanced per VMID, others are instanced per
  1430. * me/pipe/queue combination.
  1431. */
  1432. static void cik_srbm_select(struct radeon_device *rdev,
  1433. u32 me, u32 pipe, u32 queue, u32 vmid)
  1434. {
  1435. u32 srbm_gfx_cntl = (PIPEID(pipe & 0x3) |
  1436. MEID(me & 0x3) |
  1437. VMID(vmid & 0xf) |
  1438. QUEUEID(queue & 0x7));
  1439. WREG32(SRBM_GFX_CNTL, srbm_gfx_cntl);
  1440. }
  1441. /* ucode loading */
  1442. /**
  1443. * ci_mc_load_microcode - load MC ucode into the hw
  1444. *
  1445. * @rdev: radeon_device pointer
  1446. *
  1447. * Load the GDDR MC ucode into the hw (CIK).
  1448. * Returns 0 on success, error on failure.
  1449. */
  1450. static int ci_mc_load_microcode(struct radeon_device *rdev)
  1451. {
  1452. const __be32 *fw_data;
  1453. u32 running, blackout = 0;
  1454. u32 *io_mc_regs;
  1455. int i, ucode_size, regs_size;
  1456. if (!rdev->mc_fw)
  1457. return -EINVAL;
  1458. switch (rdev->family) {
  1459. case CHIP_BONAIRE:
  1460. default:
  1461. io_mc_regs = (u32 *)&bonaire_io_mc_regs;
  1462. ucode_size = CIK_MC_UCODE_SIZE;
  1463. regs_size = BONAIRE_IO_MC_REGS_SIZE;
  1464. break;
  1465. }
  1466. running = RREG32(MC_SEQ_SUP_CNTL) & RUN_MASK;
  1467. if (running == 0) {
  1468. if (running) {
  1469. blackout = RREG32(MC_SHARED_BLACKOUT_CNTL);
  1470. WREG32(MC_SHARED_BLACKOUT_CNTL, blackout | 1);
  1471. }
  1472. /* reset the engine and set to writable */
  1473. WREG32(MC_SEQ_SUP_CNTL, 0x00000008);
  1474. WREG32(MC_SEQ_SUP_CNTL, 0x00000010);
  1475. /* load mc io regs */
  1476. for (i = 0; i < regs_size; i++) {
  1477. WREG32(MC_SEQ_IO_DEBUG_INDEX, io_mc_regs[(i << 1)]);
  1478. WREG32(MC_SEQ_IO_DEBUG_DATA, io_mc_regs[(i << 1) + 1]);
  1479. }
  1480. /* load the MC ucode */
  1481. fw_data = (const __be32 *)rdev->mc_fw->data;
  1482. for (i = 0; i < ucode_size; i++)
  1483. WREG32(MC_SEQ_SUP_PGM, be32_to_cpup(fw_data++));
  1484. /* put the engine back into the active state */
  1485. WREG32(MC_SEQ_SUP_CNTL, 0x00000008);
  1486. WREG32(MC_SEQ_SUP_CNTL, 0x00000004);
  1487. WREG32(MC_SEQ_SUP_CNTL, 0x00000001);
  1488. /* wait for training to complete */
  1489. for (i = 0; i < rdev->usec_timeout; i++) {
  1490. if (RREG32(MC_SEQ_TRAIN_WAKEUP_CNTL) & TRAIN_DONE_D0)
  1491. break;
  1492. udelay(1);
  1493. }
  1494. for (i = 0; i < rdev->usec_timeout; i++) {
  1495. if (RREG32(MC_SEQ_TRAIN_WAKEUP_CNTL) & TRAIN_DONE_D1)
  1496. break;
  1497. udelay(1);
  1498. }
  1499. if (running)
  1500. WREG32(MC_SHARED_BLACKOUT_CNTL, blackout);
  1501. }
  1502. return 0;
  1503. }
  1504. /**
  1505. * cik_init_microcode - load ucode images from disk
  1506. *
  1507. * @rdev: radeon_device pointer
  1508. *
  1509. * Use the firmware interface to load the ucode images into
  1510. * the driver (not loaded into hw).
  1511. * Returns 0 on success, error on failure.
  1512. */
  1513. static int cik_init_microcode(struct radeon_device *rdev)
  1514. {
  1515. const char *chip_name;
  1516. size_t pfp_req_size, me_req_size, ce_req_size,
  1517. mec_req_size, rlc_req_size, mc_req_size,
  1518. sdma_req_size, smc_req_size;
  1519. char fw_name[30];
  1520. int err;
  1521. DRM_DEBUG("\n");
  1522. switch (rdev->family) {
  1523. case CHIP_BONAIRE:
  1524. chip_name = "BONAIRE";
  1525. pfp_req_size = CIK_PFP_UCODE_SIZE * 4;
  1526. me_req_size = CIK_ME_UCODE_SIZE * 4;
  1527. ce_req_size = CIK_CE_UCODE_SIZE * 4;
  1528. mec_req_size = CIK_MEC_UCODE_SIZE * 4;
  1529. rlc_req_size = BONAIRE_RLC_UCODE_SIZE * 4;
  1530. mc_req_size = CIK_MC_UCODE_SIZE * 4;
  1531. sdma_req_size = CIK_SDMA_UCODE_SIZE * 4;
  1532. smc_req_size = ALIGN(BONAIRE_SMC_UCODE_SIZE, 4);
  1533. break;
  1534. case CHIP_KAVERI:
  1535. chip_name = "KAVERI";
  1536. pfp_req_size = CIK_PFP_UCODE_SIZE * 4;
  1537. me_req_size = CIK_ME_UCODE_SIZE * 4;
  1538. ce_req_size = CIK_CE_UCODE_SIZE * 4;
  1539. mec_req_size = CIK_MEC_UCODE_SIZE * 4;
  1540. rlc_req_size = KV_RLC_UCODE_SIZE * 4;
  1541. sdma_req_size = CIK_SDMA_UCODE_SIZE * 4;
  1542. break;
  1543. case CHIP_KABINI:
  1544. chip_name = "KABINI";
  1545. pfp_req_size = CIK_PFP_UCODE_SIZE * 4;
  1546. me_req_size = CIK_ME_UCODE_SIZE * 4;
  1547. ce_req_size = CIK_CE_UCODE_SIZE * 4;
  1548. mec_req_size = CIK_MEC_UCODE_SIZE * 4;
  1549. rlc_req_size = KB_RLC_UCODE_SIZE * 4;
  1550. sdma_req_size = CIK_SDMA_UCODE_SIZE * 4;
  1551. break;
  1552. default: BUG();
  1553. }
  1554. DRM_INFO("Loading %s Microcode\n", chip_name);
  1555. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  1556. err = request_firmware(&rdev->pfp_fw, fw_name, rdev->dev);
  1557. if (err)
  1558. goto out;
  1559. if (rdev->pfp_fw->size != pfp_req_size) {
  1560. printk(KERN_ERR
  1561. "cik_cp: Bogus length %zu in firmware \"%s\"\n",
  1562. rdev->pfp_fw->size, fw_name);
  1563. err = -EINVAL;
  1564. goto out;
  1565. }
  1566. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  1567. err = request_firmware(&rdev->me_fw, fw_name, rdev->dev);
  1568. if (err)
  1569. goto out;
  1570. if (rdev->me_fw->size != me_req_size) {
  1571. printk(KERN_ERR
  1572. "cik_cp: Bogus length %zu in firmware \"%s\"\n",
  1573. rdev->me_fw->size, fw_name);
  1574. err = -EINVAL;
  1575. }
  1576. snprintf(fw_name, sizeof(fw_name), "radeon/%s_ce.bin", chip_name);
  1577. err = request_firmware(&rdev->ce_fw, fw_name, rdev->dev);
  1578. if (err)
  1579. goto out;
  1580. if (rdev->ce_fw->size != ce_req_size) {
  1581. printk(KERN_ERR
  1582. "cik_cp: Bogus length %zu in firmware \"%s\"\n",
  1583. rdev->ce_fw->size, fw_name);
  1584. err = -EINVAL;
  1585. }
  1586. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mec.bin", chip_name);
  1587. err = request_firmware(&rdev->mec_fw, fw_name, rdev->dev);
  1588. if (err)
  1589. goto out;
  1590. if (rdev->mec_fw->size != mec_req_size) {
  1591. printk(KERN_ERR
  1592. "cik_cp: Bogus length %zu in firmware \"%s\"\n",
  1593. rdev->mec_fw->size, fw_name);
  1594. err = -EINVAL;
  1595. }
  1596. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", chip_name);
  1597. err = request_firmware(&rdev->rlc_fw, fw_name, rdev->dev);
  1598. if (err)
  1599. goto out;
  1600. if (rdev->rlc_fw->size != rlc_req_size) {
  1601. printk(KERN_ERR
  1602. "cik_rlc: Bogus length %zu in firmware \"%s\"\n",
  1603. rdev->rlc_fw->size, fw_name);
  1604. err = -EINVAL;
  1605. }
  1606. snprintf(fw_name, sizeof(fw_name), "radeon/%s_sdma.bin", chip_name);
  1607. err = request_firmware(&rdev->sdma_fw, fw_name, rdev->dev);
  1608. if (err)
  1609. goto out;
  1610. if (rdev->sdma_fw->size != sdma_req_size) {
  1611. printk(KERN_ERR
  1612. "cik_sdma: Bogus length %zu in firmware \"%s\"\n",
  1613. rdev->sdma_fw->size, fw_name);
  1614. err = -EINVAL;
  1615. }
  1616. /* No SMC, MC ucode on APUs */
  1617. if (!(rdev->flags & RADEON_IS_IGP)) {
  1618. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mc.bin", chip_name);
  1619. err = request_firmware(&rdev->mc_fw, fw_name, rdev->dev);
  1620. if (err)
  1621. goto out;
  1622. if (rdev->mc_fw->size != mc_req_size) {
  1623. printk(KERN_ERR
  1624. "cik_mc: Bogus length %zu in firmware \"%s\"\n",
  1625. rdev->mc_fw->size, fw_name);
  1626. err = -EINVAL;
  1627. }
  1628. snprintf(fw_name, sizeof(fw_name), "radeon/%s_smc.bin", chip_name);
  1629. err = request_firmware(&rdev->smc_fw, fw_name, rdev->dev);
  1630. if (err) {
  1631. printk(KERN_ERR
  1632. "smc: error loading firmware \"%s\"\n",
  1633. fw_name);
  1634. release_firmware(rdev->smc_fw);
  1635. rdev->smc_fw = NULL;
  1636. err = 0;
  1637. } else if (rdev->smc_fw->size != smc_req_size) {
  1638. printk(KERN_ERR
  1639. "cik_smc: Bogus length %zu in firmware \"%s\"\n",
  1640. rdev->smc_fw->size, fw_name);
  1641. err = -EINVAL;
  1642. }
  1643. }
  1644. out:
  1645. if (err) {
  1646. if (err != -EINVAL)
  1647. printk(KERN_ERR
  1648. "cik_cp: Failed to load firmware \"%s\"\n",
  1649. fw_name);
  1650. release_firmware(rdev->pfp_fw);
  1651. rdev->pfp_fw = NULL;
  1652. release_firmware(rdev->me_fw);
  1653. rdev->me_fw = NULL;
  1654. release_firmware(rdev->ce_fw);
  1655. rdev->ce_fw = NULL;
  1656. release_firmware(rdev->rlc_fw);
  1657. rdev->rlc_fw = NULL;
  1658. release_firmware(rdev->mc_fw);
  1659. rdev->mc_fw = NULL;
  1660. release_firmware(rdev->smc_fw);
  1661. rdev->smc_fw = NULL;
  1662. }
  1663. return err;
  1664. }
  1665. /*
  1666. * Core functions
  1667. */
  1668. /**
  1669. * cik_tiling_mode_table_init - init the hw tiling table
  1670. *
  1671. * @rdev: radeon_device pointer
  1672. *
  1673. * Starting with SI, the tiling setup is done globally in a
  1674. * set of 32 tiling modes. Rather than selecting each set of
  1675. * parameters per surface as on older asics, we just select
  1676. * which index in the tiling table we want to use, and the
  1677. * surface uses those parameters (CIK).
  1678. */
  1679. static void cik_tiling_mode_table_init(struct radeon_device *rdev)
  1680. {
  1681. const u32 num_tile_mode_states = 32;
  1682. const u32 num_secondary_tile_mode_states = 16;
  1683. u32 reg_offset, gb_tile_moden, split_equal_to_row_size;
  1684. u32 num_pipe_configs;
  1685. u32 num_rbs = rdev->config.cik.max_backends_per_se *
  1686. rdev->config.cik.max_shader_engines;
  1687. switch (rdev->config.cik.mem_row_size_in_kb) {
  1688. case 1:
  1689. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_1KB;
  1690. break;
  1691. case 2:
  1692. default:
  1693. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_2KB;
  1694. break;
  1695. case 4:
  1696. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_4KB;
  1697. break;
  1698. }
  1699. num_pipe_configs = rdev->config.cik.max_tile_pipes;
  1700. if (num_pipe_configs > 8)
  1701. num_pipe_configs = 8; /* ??? */
  1702. if (num_pipe_configs == 8) {
  1703. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  1704. switch (reg_offset) {
  1705. case 0:
  1706. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1707. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1708. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1709. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B));
  1710. break;
  1711. case 1:
  1712. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1713. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1714. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1715. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B));
  1716. break;
  1717. case 2:
  1718. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1719. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1720. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1721. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  1722. break;
  1723. case 3:
  1724. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1725. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1726. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1727. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B));
  1728. break;
  1729. case 4:
  1730. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1731. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1732. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1733. TILE_SPLIT(split_equal_to_row_size));
  1734. break;
  1735. case 5:
  1736. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1737. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1738. break;
  1739. case 6:
  1740. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1741. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1742. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1743. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  1744. break;
  1745. case 7:
  1746. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1747. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1748. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1749. TILE_SPLIT(split_equal_to_row_size));
  1750. break;
  1751. case 8:
  1752. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1753. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16));
  1754. break;
  1755. case 9:
  1756. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1757. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
  1758. break;
  1759. case 10:
  1760. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1761. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1762. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1763. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1764. break;
  1765. case 11:
  1766. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1767. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1768. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1769. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1770. break;
  1771. case 12:
  1772. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1773. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1774. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1775. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1776. break;
  1777. case 13:
  1778. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1779. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  1780. break;
  1781. case 14:
  1782. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1783. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1784. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1785. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1786. break;
  1787. case 16:
  1788. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1789. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1790. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1791. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1792. break;
  1793. case 17:
  1794. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1795. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1796. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1797. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1798. break;
  1799. case 27:
  1800. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1801. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
  1802. break;
  1803. case 28:
  1804. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1805. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1806. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1807. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1808. break;
  1809. case 29:
  1810. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1811. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1812. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1813. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1814. break;
  1815. case 30:
  1816. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1817. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1818. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1819. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1820. break;
  1821. default:
  1822. gb_tile_moden = 0;
  1823. break;
  1824. }
  1825. rdev->config.cik.tile_mode_array[reg_offset] = gb_tile_moden;
  1826. WREG32(GB_TILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  1827. }
  1828. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++) {
  1829. switch (reg_offset) {
  1830. case 0:
  1831. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1832. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1833. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1834. NUM_BANKS(ADDR_SURF_16_BANK));
  1835. break;
  1836. case 1:
  1837. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1838. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1839. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1840. NUM_BANKS(ADDR_SURF_16_BANK));
  1841. break;
  1842. case 2:
  1843. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1844. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1845. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1846. NUM_BANKS(ADDR_SURF_16_BANK));
  1847. break;
  1848. case 3:
  1849. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1850. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1851. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1852. NUM_BANKS(ADDR_SURF_16_BANK));
  1853. break;
  1854. case 4:
  1855. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1856. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1857. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1858. NUM_BANKS(ADDR_SURF_8_BANK));
  1859. break;
  1860. case 5:
  1861. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1862. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1863. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1864. NUM_BANKS(ADDR_SURF_4_BANK));
  1865. break;
  1866. case 6:
  1867. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1868. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1869. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1870. NUM_BANKS(ADDR_SURF_2_BANK));
  1871. break;
  1872. case 8:
  1873. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1874. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  1875. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1876. NUM_BANKS(ADDR_SURF_16_BANK));
  1877. break;
  1878. case 9:
  1879. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1880. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1881. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1882. NUM_BANKS(ADDR_SURF_16_BANK));
  1883. break;
  1884. case 10:
  1885. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1886. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1887. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1888. NUM_BANKS(ADDR_SURF_16_BANK));
  1889. break;
  1890. case 11:
  1891. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1892. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1893. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1894. NUM_BANKS(ADDR_SURF_16_BANK));
  1895. break;
  1896. case 12:
  1897. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1898. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1899. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1900. NUM_BANKS(ADDR_SURF_8_BANK));
  1901. break;
  1902. case 13:
  1903. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1904. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1905. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1906. NUM_BANKS(ADDR_SURF_4_BANK));
  1907. break;
  1908. case 14:
  1909. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1910. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1911. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1912. NUM_BANKS(ADDR_SURF_2_BANK));
  1913. break;
  1914. default:
  1915. gb_tile_moden = 0;
  1916. break;
  1917. }
  1918. WREG32(GB_MACROTILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  1919. }
  1920. } else if (num_pipe_configs == 4) {
  1921. if (num_rbs == 4) {
  1922. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  1923. switch (reg_offset) {
  1924. case 0:
  1925. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1926. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1927. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1928. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B));
  1929. break;
  1930. case 1:
  1931. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1932. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1933. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1934. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B));
  1935. break;
  1936. case 2:
  1937. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1938. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1939. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1940. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  1941. break;
  1942. case 3:
  1943. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1944. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1945. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1946. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B));
  1947. break;
  1948. case 4:
  1949. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1950. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1951. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1952. TILE_SPLIT(split_equal_to_row_size));
  1953. break;
  1954. case 5:
  1955. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1956. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1957. break;
  1958. case 6:
  1959. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1960. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1961. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1962. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  1963. break;
  1964. case 7:
  1965. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1966. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1967. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1968. TILE_SPLIT(split_equal_to_row_size));
  1969. break;
  1970. case 8:
  1971. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1972. PIPE_CONFIG(ADDR_SURF_P4_16x16));
  1973. break;
  1974. case 9:
  1975. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1976. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
  1977. break;
  1978. case 10:
  1979. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1980. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1981. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1982. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1983. break;
  1984. case 11:
  1985. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1986. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1987. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1988. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1989. break;
  1990. case 12:
  1991. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1992. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1993. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1994. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1995. break;
  1996. case 13:
  1997. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1998. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  1999. break;
  2000. case 14:
  2001. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2002. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2003. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2004. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2005. break;
  2006. case 16:
  2007. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2008. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2009. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2010. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2011. break;
  2012. case 17:
  2013. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2014. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2015. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2016. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2017. break;
  2018. case 27:
  2019. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2020. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
  2021. break;
  2022. case 28:
  2023. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2024. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2025. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2026. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2027. break;
  2028. case 29:
  2029. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2030. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2031. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2032. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2033. break;
  2034. case 30:
  2035. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2036. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2037. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2038. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2039. break;
  2040. default:
  2041. gb_tile_moden = 0;
  2042. break;
  2043. }
  2044. rdev->config.cik.tile_mode_array[reg_offset] = gb_tile_moden;
  2045. WREG32(GB_TILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  2046. }
  2047. } else if (num_rbs < 4) {
  2048. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  2049. switch (reg_offset) {
  2050. case 0:
  2051. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2052. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2053. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2054. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B));
  2055. break;
  2056. case 1:
  2057. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2058. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2059. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2060. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B));
  2061. break;
  2062. case 2:
  2063. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2064. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2065. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2066. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  2067. break;
  2068. case 3:
  2069. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2070. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2071. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2072. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B));
  2073. break;
  2074. case 4:
  2075. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2076. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2077. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2078. TILE_SPLIT(split_equal_to_row_size));
  2079. break;
  2080. case 5:
  2081. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2082. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2083. break;
  2084. case 6:
  2085. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2086. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2087. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2088. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  2089. break;
  2090. case 7:
  2091. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2092. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2093. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2094. TILE_SPLIT(split_equal_to_row_size));
  2095. break;
  2096. case 8:
  2097. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2098. PIPE_CONFIG(ADDR_SURF_P4_8x16));
  2099. break;
  2100. case 9:
  2101. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2102. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
  2103. break;
  2104. case 10:
  2105. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2106. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2107. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2108. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2109. break;
  2110. case 11:
  2111. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2112. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2113. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2114. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2115. break;
  2116. case 12:
  2117. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2118. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2119. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2120. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2121. break;
  2122. case 13:
  2123. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2124. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  2125. break;
  2126. case 14:
  2127. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2128. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2129. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2130. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2131. break;
  2132. case 16:
  2133. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2134. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2135. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2136. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2137. break;
  2138. case 17:
  2139. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2140. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2141. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2142. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2143. break;
  2144. case 27:
  2145. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2146. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
  2147. break;
  2148. case 28:
  2149. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2150. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2151. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2152. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2153. break;
  2154. case 29:
  2155. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2156. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2157. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2158. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2159. break;
  2160. case 30:
  2161. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2162. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2163. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  2164. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2165. break;
  2166. default:
  2167. gb_tile_moden = 0;
  2168. break;
  2169. }
  2170. rdev->config.cik.tile_mode_array[reg_offset] = gb_tile_moden;
  2171. WREG32(GB_TILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  2172. }
  2173. }
  2174. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++) {
  2175. switch (reg_offset) {
  2176. case 0:
  2177. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2178. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2179. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2180. NUM_BANKS(ADDR_SURF_16_BANK));
  2181. break;
  2182. case 1:
  2183. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2184. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2185. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2186. NUM_BANKS(ADDR_SURF_16_BANK));
  2187. break;
  2188. case 2:
  2189. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2190. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2191. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2192. NUM_BANKS(ADDR_SURF_16_BANK));
  2193. break;
  2194. case 3:
  2195. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2196. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2197. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2198. NUM_BANKS(ADDR_SURF_16_BANK));
  2199. break;
  2200. case 4:
  2201. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2202. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2203. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2204. NUM_BANKS(ADDR_SURF_16_BANK));
  2205. break;
  2206. case 5:
  2207. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2208. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2209. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2210. NUM_BANKS(ADDR_SURF_8_BANK));
  2211. break;
  2212. case 6:
  2213. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2214. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2215. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2216. NUM_BANKS(ADDR_SURF_4_BANK));
  2217. break;
  2218. case 8:
  2219. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2220. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2221. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2222. NUM_BANKS(ADDR_SURF_16_BANK));
  2223. break;
  2224. case 9:
  2225. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2226. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2227. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2228. NUM_BANKS(ADDR_SURF_16_BANK));
  2229. break;
  2230. case 10:
  2231. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2232. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2233. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2234. NUM_BANKS(ADDR_SURF_16_BANK));
  2235. break;
  2236. case 11:
  2237. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2238. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2239. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2240. NUM_BANKS(ADDR_SURF_16_BANK));
  2241. break;
  2242. case 12:
  2243. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2244. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2245. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2246. NUM_BANKS(ADDR_SURF_16_BANK));
  2247. break;
  2248. case 13:
  2249. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2250. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2251. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2252. NUM_BANKS(ADDR_SURF_8_BANK));
  2253. break;
  2254. case 14:
  2255. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2256. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2257. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2258. NUM_BANKS(ADDR_SURF_4_BANK));
  2259. break;
  2260. default:
  2261. gb_tile_moden = 0;
  2262. break;
  2263. }
  2264. WREG32(GB_MACROTILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  2265. }
  2266. } else if (num_pipe_configs == 2) {
  2267. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  2268. switch (reg_offset) {
  2269. case 0:
  2270. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2271. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2272. PIPE_CONFIG(ADDR_SURF_P2) |
  2273. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B));
  2274. break;
  2275. case 1:
  2276. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2277. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2278. PIPE_CONFIG(ADDR_SURF_P2) |
  2279. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B));
  2280. break;
  2281. case 2:
  2282. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2283. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2284. PIPE_CONFIG(ADDR_SURF_P2) |
  2285. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  2286. break;
  2287. case 3:
  2288. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2289. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2290. PIPE_CONFIG(ADDR_SURF_P2) |
  2291. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B));
  2292. break;
  2293. case 4:
  2294. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2295. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2296. PIPE_CONFIG(ADDR_SURF_P2) |
  2297. TILE_SPLIT(split_equal_to_row_size));
  2298. break;
  2299. case 5:
  2300. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2301. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2302. break;
  2303. case 6:
  2304. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2305. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2306. PIPE_CONFIG(ADDR_SURF_P2) |
  2307. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  2308. break;
  2309. case 7:
  2310. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2311. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  2312. PIPE_CONFIG(ADDR_SURF_P2) |
  2313. TILE_SPLIT(split_equal_to_row_size));
  2314. break;
  2315. case 8:
  2316. gb_tile_moden = ARRAY_MODE(ARRAY_LINEAR_ALIGNED);
  2317. break;
  2318. case 9:
  2319. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2320. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
  2321. break;
  2322. case 10:
  2323. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2324. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2325. PIPE_CONFIG(ADDR_SURF_P2) |
  2326. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2327. break;
  2328. case 11:
  2329. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2330. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2331. PIPE_CONFIG(ADDR_SURF_P2) |
  2332. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2333. break;
  2334. case 12:
  2335. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2336. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2337. PIPE_CONFIG(ADDR_SURF_P2) |
  2338. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2339. break;
  2340. case 13:
  2341. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2342. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  2343. break;
  2344. case 14:
  2345. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2346. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2347. PIPE_CONFIG(ADDR_SURF_P2) |
  2348. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2349. break;
  2350. case 16:
  2351. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2352. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2353. PIPE_CONFIG(ADDR_SURF_P2) |
  2354. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2355. break;
  2356. case 17:
  2357. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2358. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2359. PIPE_CONFIG(ADDR_SURF_P2) |
  2360. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2361. break;
  2362. case 27:
  2363. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2364. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
  2365. break;
  2366. case 28:
  2367. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2368. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2369. PIPE_CONFIG(ADDR_SURF_P2) |
  2370. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2371. break;
  2372. case 29:
  2373. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2374. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2375. PIPE_CONFIG(ADDR_SURF_P2) |
  2376. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2377. break;
  2378. case 30:
  2379. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  2380. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2381. PIPE_CONFIG(ADDR_SURF_P2) |
  2382. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2383. break;
  2384. default:
  2385. gb_tile_moden = 0;
  2386. break;
  2387. }
  2388. rdev->config.cik.tile_mode_array[reg_offset] = gb_tile_moden;
  2389. WREG32(GB_TILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  2390. }
  2391. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++) {
  2392. switch (reg_offset) {
  2393. case 0:
  2394. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2395. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2396. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2397. NUM_BANKS(ADDR_SURF_16_BANK));
  2398. break;
  2399. case 1:
  2400. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2401. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2402. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2403. NUM_BANKS(ADDR_SURF_16_BANK));
  2404. break;
  2405. case 2:
  2406. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2407. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2408. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2409. NUM_BANKS(ADDR_SURF_16_BANK));
  2410. break;
  2411. case 3:
  2412. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2413. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2414. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2415. NUM_BANKS(ADDR_SURF_16_BANK));
  2416. break;
  2417. case 4:
  2418. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2419. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2420. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2421. NUM_BANKS(ADDR_SURF_16_BANK));
  2422. break;
  2423. case 5:
  2424. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2425. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2426. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2427. NUM_BANKS(ADDR_SURF_16_BANK));
  2428. break;
  2429. case 6:
  2430. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2431. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2432. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2433. NUM_BANKS(ADDR_SURF_8_BANK));
  2434. break;
  2435. case 8:
  2436. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2437. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2438. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2439. NUM_BANKS(ADDR_SURF_16_BANK));
  2440. break;
  2441. case 9:
  2442. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2443. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2444. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2445. NUM_BANKS(ADDR_SURF_16_BANK));
  2446. break;
  2447. case 10:
  2448. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2449. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2450. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2451. NUM_BANKS(ADDR_SURF_16_BANK));
  2452. break;
  2453. case 11:
  2454. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2455. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2456. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2457. NUM_BANKS(ADDR_SURF_16_BANK));
  2458. break;
  2459. case 12:
  2460. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2461. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2462. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2463. NUM_BANKS(ADDR_SURF_16_BANK));
  2464. break;
  2465. case 13:
  2466. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2467. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2468. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2469. NUM_BANKS(ADDR_SURF_16_BANK));
  2470. break;
  2471. case 14:
  2472. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2473. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2474. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2475. NUM_BANKS(ADDR_SURF_8_BANK));
  2476. break;
  2477. default:
  2478. gb_tile_moden = 0;
  2479. break;
  2480. }
  2481. WREG32(GB_MACROTILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  2482. }
  2483. } else
  2484. DRM_ERROR("unknown num pipe config: 0x%x\n", num_pipe_configs);
  2485. }
  2486. /**
  2487. * cik_select_se_sh - select which SE, SH to address
  2488. *
  2489. * @rdev: radeon_device pointer
  2490. * @se_num: shader engine to address
  2491. * @sh_num: sh block to address
  2492. *
  2493. * Select which SE, SH combinations to address. Certain
  2494. * registers are instanced per SE or SH. 0xffffffff means
  2495. * broadcast to all SEs or SHs (CIK).
  2496. */
  2497. static void cik_select_se_sh(struct radeon_device *rdev,
  2498. u32 se_num, u32 sh_num)
  2499. {
  2500. u32 data = INSTANCE_BROADCAST_WRITES;
  2501. if ((se_num == 0xffffffff) && (sh_num == 0xffffffff))
  2502. data |= SH_BROADCAST_WRITES | SE_BROADCAST_WRITES;
  2503. else if (se_num == 0xffffffff)
  2504. data |= SE_BROADCAST_WRITES | SH_INDEX(sh_num);
  2505. else if (sh_num == 0xffffffff)
  2506. data |= SH_BROADCAST_WRITES | SE_INDEX(se_num);
  2507. else
  2508. data |= SH_INDEX(sh_num) | SE_INDEX(se_num);
  2509. WREG32(GRBM_GFX_INDEX, data);
  2510. }
  2511. /**
  2512. * cik_create_bitmask - create a bitmask
  2513. *
  2514. * @bit_width: length of the mask
  2515. *
  2516. * create a variable length bit mask (CIK).
  2517. * Returns the bitmask.
  2518. */
  2519. static u32 cik_create_bitmask(u32 bit_width)
  2520. {
  2521. u32 i, mask = 0;
  2522. for (i = 0; i < bit_width; i++) {
  2523. mask <<= 1;
  2524. mask |= 1;
  2525. }
  2526. return mask;
  2527. }
  2528. /**
  2529. * cik_select_se_sh - select which SE, SH to address
  2530. *
  2531. * @rdev: radeon_device pointer
  2532. * @max_rb_num: max RBs (render backends) for the asic
  2533. * @se_num: number of SEs (shader engines) for the asic
  2534. * @sh_per_se: number of SH blocks per SE for the asic
  2535. *
  2536. * Calculates the bitmask of disabled RBs (CIK).
  2537. * Returns the disabled RB bitmask.
  2538. */
  2539. static u32 cik_get_rb_disabled(struct radeon_device *rdev,
  2540. u32 max_rb_num_per_se,
  2541. u32 sh_per_se)
  2542. {
  2543. u32 data, mask;
  2544. data = RREG32(CC_RB_BACKEND_DISABLE);
  2545. if (data & 1)
  2546. data &= BACKEND_DISABLE_MASK;
  2547. else
  2548. data = 0;
  2549. data |= RREG32(GC_USER_RB_BACKEND_DISABLE);
  2550. data >>= BACKEND_DISABLE_SHIFT;
  2551. mask = cik_create_bitmask(max_rb_num_per_se / sh_per_se);
  2552. return data & mask;
  2553. }
  2554. /**
  2555. * cik_setup_rb - setup the RBs on the asic
  2556. *
  2557. * @rdev: radeon_device pointer
  2558. * @se_num: number of SEs (shader engines) for the asic
  2559. * @sh_per_se: number of SH blocks per SE for the asic
  2560. * @max_rb_num: max RBs (render backends) for the asic
  2561. *
  2562. * Configures per-SE/SH RB registers (CIK).
  2563. */
  2564. static void cik_setup_rb(struct radeon_device *rdev,
  2565. u32 se_num, u32 sh_per_se,
  2566. u32 max_rb_num_per_se)
  2567. {
  2568. int i, j;
  2569. u32 data, mask;
  2570. u32 disabled_rbs = 0;
  2571. u32 enabled_rbs = 0;
  2572. for (i = 0; i < se_num; i++) {
  2573. for (j = 0; j < sh_per_se; j++) {
  2574. cik_select_se_sh(rdev, i, j);
  2575. data = cik_get_rb_disabled(rdev, max_rb_num_per_se, sh_per_se);
  2576. disabled_rbs |= data << ((i * sh_per_se + j) * CIK_RB_BITMAP_WIDTH_PER_SH);
  2577. }
  2578. }
  2579. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  2580. mask = 1;
  2581. for (i = 0; i < max_rb_num_per_se * se_num; i++) {
  2582. if (!(disabled_rbs & mask))
  2583. enabled_rbs |= mask;
  2584. mask <<= 1;
  2585. }
  2586. rdev->config.cik.backend_enable_mask = enabled_rbs;
  2587. for (i = 0; i < se_num; i++) {
  2588. cik_select_se_sh(rdev, i, 0xffffffff);
  2589. data = 0;
  2590. for (j = 0; j < sh_per_se; j++) {
  2591. switch (enabled_rbs & 3) {
  2592. case 1:
  2593. data |= (RASTER_CONFIG_RB_MAP_0 << (i * sh_per_se + j) * 2);
  2594. break;
  2595. case 2:
  2596. data |= (RASTER_CONFIG_RB_MAP_3 << (i * sh_per_se + j) * 2);
  2597. break;
  2598. case 3:
  2599. default:
  2600. data |= (RASTER_CONFIG_RB_MAP_2 << (i * sh_per_se + j) * 2);
  2601. break;
  2602. }
  2603. enabled_rbs >>= 2;
  2604. }
  2605. WREG32(PA_SC_RASTER_CONFIG, data);
  2606. }
  2607. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  2608. }
  2609. /**
  2610. * cik_gpu_init - setup the 3D engine
  2611. *
  2612. * @rdev: radeon_device pointer
  2613. *
  2614. * Configures the 3D engine and tiling configuration
  2615. * registers so that the 3D engine is usable.
  2616. */
  2617. static void cik_gpu_init(struct radeon_device *rdev)
  2618. {
  2619. u32 gb_addr_config = RREG32(GB_ADDR_CONFIG);
  2620. u32 mc_shared_chmap, mc_arb_ramcfg;
  2621. u32 hdp_host_path_cntl;
  2622. u32 tmp;
  2623. int i, j;
  2624. switch (rdev->family) {
  2625. case CHIP_BONAIRE:
  2626. rdev->config.cik.max_shader_engines = 2;
  2627. rdev->config.cik.max_tile_pipes = 4;
  2628. rdev->config.cik.max_cu_per_sh = 7;
  2629. rdev->config.cik.max_sh_per_se = 1;
  2630. rdev->config.cik.max_backends_per_se = 2;
  2631. rdev->config.cik.max_texture_channel_caches = 4;
  2632. rdev->config.cik.max_gprs = 256;
  2633. rdev->config.cik.max_gs_threads = 32;
  2634. rdev->config.cik.max_hw_contexts = 8;
  2635. rdev->config.cik.sc_prim_fifo_size_frontend = 0x20;
  2636. rdev->config.cik.sc_prim_fifo_size_backend = 0x100;
  2637. rdev->config.cik.sc_hiz_tile_fifo_size = 0x30;
  2638. rdev->config.cik.sc_earlyz_tile_fifo_size = 0x130;
  2639. gb_addr_config = BONAIRE_GB_ADDR_CONFIG_GOLDEN;
  2640. break;
  2641. case CHIP_KAVERI:
  2642. rdev->config.cik.max_shader_engines = 1;
  2643. rdev->config.cik.max_tile_pipes = 4;
  2644. if ((rdev->pdev->device == 0x1304) ||
  2645. (rdev->pdev->device == 0x1305) ||
  2646. (rdev->pdev->device == 0x130C) ||
  2647. (rdev->pdev->device == 0x130F) ||
  2648. (rdev->pdev->device == 0x1310) ||
  2649. (rdev->pdev->device == 0x1311) ||
  2650. (rdev->pdev->device == 0x131C)) {
  2651. rdev->config.cik.max_cu_per_sh = 8;
  2652. rdev->config.cik.max_backends_per_se = 2;
  2653. } else if ((rdev->pdev->device == 0x1309) ||
  2654. (rdev->pdev->device == 0x130A) ||
  2655. (rdev->pdev->device == 0x130D) ||
  2656. (rdev->pdev->device == 0x1313) ||
  2657. (rdev->pdev->device == 0x131D)) {
  2658. rdev->config.cik.max_cu_per_sh = 6;
  2659. rdev->config.cik.max_backends_per_se = 2;
  2660. } else if ((rdev->pdev->device == 0x1306) ||
  2661. (rdev->pdev->device == 0x1307) ||
  2662. (rdev->pdev->device == 0x130B) ||
  2663. (rdev->pdev->device == 0x130E) ||
  2664. (rdev->pdev->device == 0x1315) ||
  2665. (rdev->pdev->device == 0x131B)) {
  2666. rdev->config.cik.max_cu_per_sh = 4;
  2667. rdev->config.cik.max_backends_per_se = 1;
  2668. } else {
  2669. rdev->config.cik.max_cu_per_sh = 3;
  2670. rdev->config.cik.max_backends_per_se = 1;
  2671. }
  2672. rdev->config.cik.max_sh_per_se = 1;
  2673. rdev->config.cik.max_texture_channel_caches = 4;
  2674. rdev->config.cik.max_gprs = 256;
  2675. rdev->config.cik.max_gs_threads = 16;
  2676. rdev->config.cik.max_hw_contexts = 8;
  2677. rdev->config.cik.sc_prim_fifo_size_frontend = 0x20;
  2678. rdev->config.cik.sc_prim_fifo_size_backend = 0x100;
  2679. rdev->config.cik.sc_hiz_tile_fifo_size = 0x30;
  2680. rdev->config.cik.sc_earlyz_tile_fifo_size = 0x130;
  2681. gb_addr_config = BONAIRE_GB_ADDR_CONFIG_GOLDEN;
  2682. break;
  2683. case CHIP_KABINI:
  2684. default:
  2685. rdev->config.cik.max_shader_engines = 1;
  2686. rdev->config.cik.max_tile_pipes = 2;
  2687. rdev->config.cik.max_cu_per_sh = 2;
  2688. rdev->config.cik.max_sh_per_se = 1;
  2689. rdev->config.cik.max_backends_per_se = 1;
  2690. rdev->config.cik.max_texture_channel_caches = 2;
  2691. rdev->config.cik.max_gprs = 256;
  2692. rdev->config.cik.max_gs_threads = 16;
  2693. rdev->config.cik.max_hw_contexts = 8;
  2694. rdev->config.cik.sc_prim_fifo_size_frontend = 0x20;
  2695. rdev->config.cik.sc_prim_fifo_size_backend = 0x100;
  2696. rdev->config.cik.sc_hiz_tile_fifo_size = 0x30;
  2697. rdev->config.cik.sc_earlyz_tile_fifo_size = 0x130;
  2698. gb_addr_config = BONAIRE_GB_ADDR_CONFIG_GOLDEN;
  2699. break;
  2700. }
  2701. /* Initialize HDP */
  2702. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  2703. WREG32((0x2c14 + j), 0x00000000);
  2704. WREG32((0x2c18 + j), 0x00000000);
  2705. WREG32((0x2c1c + j), 0x00000000);
  2706. WREG32((0x2c20 + j), 0x00000000);
  2707. WREG32((0x2c24 + j), 0x00000000);
  2708. }
  2709. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  2710. WREG32(BIF_FB_EN, FB_READ_EN | FB_WRITE_EN);
  2711. mc_shared_chmap = RREG32(MC_SHARED_CHMAP);
  2712. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  2713. rdev->config.cik.num_tile_pipes = rdev->config.cik.max_tile_pipes;
  2714. rdev->config.cik.mem_max_burst_length_bytes = 256;
  2715. tmp = (mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT;
  2716. rdev->config.cik.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  2717. if (rdev->config.cik.mem_row_size_in_kb > 4)
  2718. rdev->config.cik.mem_row_size_in_kb = 4;
  2719. /* XXX use MC settings? */
  2720. rdev->config.cik.shader_engine_tile_size = 32;
  2721. rdev->config.cik.num_gpus = 1;
  2722. rdev->config.cik.multi_gpu_tile_size = 64;
  2723. /* fix up row size */
  2724. gb_addr_config &= ~ROW_SIZE_MASK;
  2725. switch (rdev->config.cik.mem_row_size_in_kb) {
  2726. case 1:
  2727. default:
  2728. gb_addr_config |= ROW_SIZE(0);
  2729. break;
  2730. case 2:
  2731. gb_addr_config |= ROW_SIZE(1);
  2732. break;
  2733. case 4:
  2734. gb_addr_config |= ROW_SIZE(2);
  2735. break;
  2736. }
  2737. /* setup tiling info dword. gb_addr_config is not adequate since it does
  2738. * not have bank info, so create a custom tiling dword.
  2739. * bits 3:0 num_pipes
  2740. * bits 7:4 num_banks
  2741. * bits 11:8 group_size
  2742. * bits 15:12 row_size
  2743. */
  2744. rdev->config.cik.tile_config = 0;
  2745. switch (rdev->config.cik.num_tile_pipes) {
  2746. case 1:
  2747. rdev->config.cik.tile_config |= (0 << 0);
  2748. break;
  2749. case 2:
  2750. rdev->config.cik.tile_config |= (1 << 0);
  2751. break;
  2752. case 4:
  2753. rdev->config.cik.tile_config |= (2 << 0);
  2754. break;
  2755. case 8:
  2756. default:
  2757. /* XXX what about 12? */
  2758. rdev->config.cik.tile_config |= (3 << 0);
  2759. break;
  2760. }
  2761. rdev->config.cik.tile_config |=
  2762. ((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT) << 4;
  2763. rdev->config.cik.tile_config |=
  2764. ((gb_addr_config & PIPE_INTERLEAVE_SIZE_MASK) >> PIPE_INTERLEAVE_SIZE_SHIFT) << 8;
  2765. rdev->config.cik.tile_config |=
  2766. ((gb_addr_config & ROW_SIZE_MASK) >> ROW_SIZE_SHIFT) << 12;
  2767. WREG32(GB_ADDR_CONFIG, gb_addr_config);
  2768. WREG32(HDP_ADDR_CONFIG, gb_addr_config);
  2769. WREG32(DMIF_ADDR_CALC, gb_addr_config);
  2770. WREG32(SDMA0_TILING_CONFIG + SDMA0_REGISTER_OFFSET, gb_addr_config & 0x70);
  2771. WREG32(SDMA0_TILING_CONFIG + SDMA1_REGISTER_OFFSET, gb_addr_config & 0x70);
  2772. WREG32(UVD_UDEC_ADDR_CONFIG, gb_addr_config);
  2773. WREG32(UVD_UDEC_DB_ADDR_CONFIG, gb_addr_config);
  2774. WREG32(UVD_UDEC_DBW_ADDR_CONFIG, gb_addr_config);
  2775. cik_tiling_mode_table_init(rdev);
  2776. cik_setup_rb(rdev, rdev->config.cik.max_shader_engines,
  2777. rdev->config.cik.max_sh_per_se,
  2778. rdev->config.cik.max_backends_per_se);
  2779. /* set HW defaults for 3D engine */
  2780. WREG32(CP_MEQ_THRESHOLDS, MEQ1_START(0x30) | MEQ2_START(0x60));
  2781. WREG32(SX_DEBUG_1, 0x20);
  2782. WREG32(TA_CNTL_AUX, 0x00010000);
  2783. tmp = RREG32(SPI_CONFIG_CNTL);
  2784. tmp |= 0x03000000;
  2785. WREG32(SPI_CONFIG_CNTL, tmp);
  2786. WREG32(SQ_CONFIG, 1);
  2787. WREG32(DB_DEBUG, 0);
  2788. tmp = RREG32(DB_DEBUG2) & ~0xf00fffff;
  2789. tmp |= 0x00000400;
  2790. WREG32(DB_DEBUG2, tmp);
  2791. tmp = RREG32(DB_DEBUG3) & ~0x0002021c;
  2792. tmp |= 0x00020200;
  2793. WREG32(DB_DEBUG3, tmp);
  2794. tmp = RREG32(CB_HW_CONTROL) & ~0x00010000;
  2795. tmp |= 0x00018208;
  2796. WREG32(CB_HW_CONTROL, tmp);
  2797. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
  2798. WREG32(PA_SC_FIFO_SIZE, (SC_FRONTEND_PRIM_FIFO_SIZE(rdev->config.cik.sc_prim_fifo_size_frontend) |
  2799. SC_BACKEND_PRIM_FIFO_SIZE(rdev->config.cik.sc_prim_fifo_size_backend) |
  2800. SC_HIZ_TILE_FIFO_SIZE(rdev->config.cik.sc_hiz_tile_fifo_size) |
  2801. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.cik.sc_earlyz_tile_fifo_size)));
  2802. WREG32(VGT_NUM_INSTANCES, 1);
  2803. WREG32(CP_PERFMON_CNTL, 0);
  2804. WREG32(SQ_CONFIG, 0);
  2805. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  2806. FORCE_EOV_MAX_REZ_CNT(255)));
  2807. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC) |
  2808. AUTO_INVLD_EN(ES_AND_GS_AUTO));
  2809. WREG32(VGT_GS_VERTEX_REUSE, 16);
  2810. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  2811. tmp = RREG32(HDP_MISC_CNTL);
  2812. tmp |= HDP_FLUSH_INVALIDATE_CACHE;
  2813. WREG32(HDP_MISC_CNTL, tmp);
  2814. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  2815. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  2816. WREG32(PA_CL_ENHANCE, CLIP_VTX_REORDER_ENA | NUM_CLIP_SEQ(3));
  2817. WREG32(PA_SC_ENHANCE, ENABLE_PA_SC_OUT_OF_ORDER);
  2818. udelay(50);
  2819. }
  2820. /*
  2821. * GPU scratch registers helpers function.
  2822. */
  2823. /**
  2824. * cik_scratch_init - setup driver info for CP scratch regs
  2825. *
  2826. * @rdev: radeon_device pointer
  2827. *
  2828. * Set up the number and offset of the CP scratch registers.
  2829. * NOTE: use of CP scratch registers is a legacy inferface and
  2830. * is not used by default on newer asics (r6xx+). On newer asics,
  2831. * memory buffers are used for fences rather than scratch regs.
  2832. */
  2833. static void cik_scratch_init(struct radeon_device *rdev)
  2834. {
  2835. int i;
  2836. rdev->scratch.num_reg = 7;
  2837. rdev->scratch.reg_base = SCRATCH_REG0;
  2838. for (i = 0; i < rdev->scratch.num_reg; i++) {
  2839. rdev->scratch.free[i] = true;
  2840. rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
  2841. }
  2842. }
  2843. /**
  2844. * cik_ring_test - basic gfx ring test
  2845. *
  2846. * @rdev: radeon_device pointer
  2847. * @ring: radeon_ring structure holding ring information
  2848. *
  2849. * Allocate a scratch register and write to it using the gfx ring (CIK).
  2850. * Provides a basic gfx ring test to verify that the ring is working.
  2851. * Used by cik_cp_gfx_resume();
  2852. * Returns 0 on success, error on failure.
  2853. */
  2854. int cik_ring_test(struct radeon_device *rdev, struct radeon_ring *ring)
  2855. {
  2856. uint32_t scratch;
  2857. uint32_t tmp = 0;
  2858. unsigned i;
  2859. int r;
  2860. r = radeon_scratch_get(rdev, &scratch);
  2861. if (r) {
  2862. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  2863. return r;
  2864. }
  2865. WREG32(scratch, 0xCAFEDEAD);
  2866. r = radeon_ring_lock(rdev, ring, 3);
  2867. if (r) {
  2868. DRM_ERROR("radeon: cp failed to lock ring %d (%d).\n", ring->idx, r);
  2869. radeon_scratch_free(rdev, scratch);
  2870. return r;
  2871. }
  2872. radeon_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  2873. radeon_ring_write(ring, ((scratch - PACKET3_SET_UCONFIG_REG_START) >> 2));
  2874. radeon_ring_write(ring, 0xDEADBEEF);
  2875. radeon_ring_unlock_commit(rdev, ring);
  2876. for (i = 0; i < rdev->usec_timeout; i++) {
  2877. tmp = RREG32(scratch);
  2878. if (tmp == 0xDEADBEEF)
  2879. break;
  2880. DRM_UDELAY(1);
  2881. }
  2882. if (i < rdev->usec_timeout) {
  2883. DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
  2884. } else {
  2885. DRM_ERROR("radeon: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  2886. ring->idx, scratch, tmp);
  2887. r = -EINVAL;
  2888. }
  2889. radeon_scratch_free(rdev, scratch);
  2890. return r;
  2891. }
  2892. /**
  2893. * cik_fence_gfx_ring_emit - emit a fence on the gfx ring
  2894. *
  2895. * @rdev: radeon_device pointer
  2896. * @fence: radeon fence object
  2897. *
  2898. * Emits a fence sequnce number on the gfx ring and flushes
  2899. * GPU caches.
  2900. */
  2901. void cik_fence_gfx_ring_emit(struct radeon_device *rdev,
  2902. struct radeon_fence *fence)
  2903. {
  2904. struct radeon_ring *ring = &rdev->ring[fence->ring];
  2905. u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
  2906. /* EVENT_WRITE_EOP - flush caches, send int */
  2907. radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  2908. radeon_ring_write(ring, (EOP_TCL1_ACTION_EN |
  2909. EOP_TC_ACTION_EN |
  2910. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  2911. EVENT_INDEX(5)));
  2912. radeon_ring_write(ring, addr & 0xfffffffc);
  2913. radeon_ring_write(ring, (upper_32_bits(addr) & 0xffff) | DATA_SEL(1) | INT_SEL(2));
  2914. radeon_ring_write(ring, fence->seq);
  2915. radeon_ring_write(ring, 0);
  2916. /* HDP flush */
  2917. /* We should be using the new WAIT_REG_MEM special op packet here
  2918. * but it causes the CP to hang
  2919. */
  2920. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  2921. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  2922. WRITE_DATA_DST_SEL(0)));
  2923. radeon_ring_write(ring, HDP_MEM_COHERENCY_FLUSH_CNTL >> 2);
  2924. radeon_ring_write(ring, 0);
  2925. radeon_ring_write(ring, 0);
  2926. }
  2927. /**
  2928. * cik_fence_compute_ring_emit - emit a fence on the compute ring
  2929. *
  2930. * @rdev: radeon_device pointer
  2931. * @fence: radeon fence object
  2932. *
  2933. * Emits a fence sequnce number on the compute ring and flushes
  2934. * GPU caches.
  2935. */
  2936. void cik_fence_compute_ring_emit(struct radeon_device *rdev,
  2937. struct radeon_fence *fence)
  2938. {
  2939. struct radeon_ring *ring = &rdev->ring[fence->ring];
  2940. u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
  2941. /* RELEASE_MEM - flush caches, send int */
  2942. radeon_ring_write(ring, PACKET3(PACKET3_RELEASE_MEM, 5));
  2943. radeon_ring_write(ring, (EOP_TCL1_ACTION_EN |
  2944. EOP_TC_ACTION_EN |
  2945. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  2946. EVENT_INDEX(5)));
  2947. radeon_ring_write(ring, DATA_SEL(1) | INT_SEL(2));
  2948. radeon_ring_write(ring, addr & 0xfffffffc);
  2949. radeon_ring_write(ring, upper_32_bits(addr));
  2950. radeon_ring_write(ring, fence->seq);
  2951. radeon_ring_write(ring, 0);
  2952. /* HDP flush */
  2953. /* We should be using the new WAIT_REG_MEM special op packet here
  2954. * but it causes the CP to hang
  2955. */
  2956. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  2957. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  2958. WRITE_DATA_DST_SEL(0)));
  2959. radeon_ring_write(ring, HDP_MEM_COHERENCY_FLUSH_CNTL >> 2);
  2960. radeon_ring_write(ring, 0);
  2961. radeon_ring_write(ring, 0);
  2962. }
  2963. void cik_semaphore_ring_emit(struct radeon_device *rdev,
  2964. struct radeon_ring *ring,
  2965. struct radeon_semaphore *semaphore,
  2966. bool emit_wait)
  2967. {
  2968. uint64_t addr = semaphore->gpu_addr;
  2969. unsigned sel = emit_wait ? PACKET3_SEM_SEL_WAIT : PACKET3_SEM_SEL_SIGNAL;
  2970. radeon_ring_write(ring, PACKET3(PACKET3_MEM_SEMAPHORE, 1));
  2971. radeon_ring_write(ring, addr & 0xffffffff);
  2972. radeon_ring_write(ring, (upper_32_bits(addr) & 0xffff) | sel);
  2973. }
  2974. /*
  2975. * IB stuff
  2976. */
  2977. /**
  2978. * cik_ring_ib_execute - emit an IB (Indirect Buffer) on the gfx ring
  2979. *
  2980. * @rdev: radeon_device pointer
  2981. * @ib: radeon indirect buffer object
  2982. *
  2983. * Emits an DE (drawing engine) or CE (constant engine) IB
  2984. * on the gfx ring. IBs are usually generated by userspace
  2985. * acceleration drivers and submitted to the kernel for
  2986. * sheduling on the ring. This function schedules the IB
  2987. * on the gfx ring for execution by the GPU.
  2988. */
  2989. void cik_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  2990. {
  2991. struct radeon_ring *ring = &rdev->ring[ib->ring];
  2992. u32 header, control = INDIRECT_BUFFER_VALID;
  2993. if (ib->is_const_ib) {
  2994. /* set switch buffer packet before const IB */
  2995. radeon_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  2996. radeon_ring_write(ring, 0);
  2997. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  2998. } else {
  2999. u32 next_rptr;
  3000. if (ring->rptr_save_reg) {
  3001. next_rptr = ring->wptr + 3 + 4;
  3002. radeon_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  3003. radeon_ring_write(ring, ((ring->rptr_save_reg -
  3004. PACKET3_SET_UCONFIG_REG_START) >> 2));
  3005. radeon_ring_write(ring, next_rptr);
  3006. } else if (rdev->wb.enabled) {
  3007. next_rptr = ring->wptr + 5 + 4;
  3008. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3009. radeon_ring_write(ring, WRITE_DATA_DST_SEL(1));
  3010. radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  3011. radeon_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xffffffff);
  3012. radeon_ring_write(ring, next_rptr);
  3013. }
  3014. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  3015. }
  3016. control |= ib->length_dw |
  3017. (ib->vm ? (ib->vm->id << 24) : 0);
  3018. radeon_ring_write(ring, header);
  3019. radeon_ring_write(ring,
  3020. #ifdef __BIG_ENDIAN
  3021. (2 << 0) |
  3022. #endif
  3023. (ib->gpu_addr & 0xFFFFFFFC));
  3024. radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  3025. radeon_ring_write(ring, control);
  3026. }
  3027. /**
  3028. * cik_ib_test - basic gfx ring IB test
  3029. *
  3030. * @rdev: radeon_device pointer
  3031. * @ring: radeon_ring structure holding ring information
  3032. *
  3033. * Allocate an IB and execute it on the gfx ring (CIK).
  3034. * Provides a basic gfx ring test to verify that IBs are working.
  3035. * Returns 0 on success, error on failure.
  3036. */
  3037. int cik_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
  3038. {
  3039. struct radeon_ib ib;
  3040. uint32_t scratch;
  3041. uint32_t tmp = 0;
  3042. unsigned i;
  3043. int r;
  3044. r = radeon_scratch_get(rdev, &scratch);
  3045. if (r) {
  3046. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  3047. return r;
  3048. }
  3049. WREG32(scratch, 0xCAFEDEAD);
  3050. r = radeon_ib_get(rdev, ring->idx, &ib, NULL, 256);
  3051. if (r) {
  3052. DRM_ERROR("radeon: failed to get ib (%d).\n", r);
  3053. radeon_scratch_free(rdev, scratch);
  3054. return r;
  3055. }
  3056. ib.ptr[0] = PACKET3(PACKET3_SET_UCONFIG_REG, 1);
  3057. ib.ptr[1] = ((scratch - PACKET3_SET_UCONFIG_REG_START) >> 2);
  3058. ib.ptr[2] = 0xDEADBEEF;
  3059. ib.length_dw = 3;
  3060. r = radeon_ib_schedule(rdev, &ib, NULL);
  3061. if (r) {
  3062. radeon_scratch_free(rdev, scratch);
  3063. radeon_ib_free(rdev, &ib);
  3064. DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
  3065. return r;
  3066. }
  3067. r = radeon_fence_wait(ib.fence, false);
  3068. if (r) {
  3069. DRM_ERROR("radeon: fence wait failed (%d).\n", r);
  3070. radeon_scratch_free(rdev, scratch);
  3071. radeon_ib_free(rdev, &ib);
  3072. return r;
  3073. }
  3074. for (i = 0; i < rdev->usec_timeout; i++) {
  3075. tmp = RREG32(scratch);
  3076. if (tmp == 0xDEADBEEF)
  3077. break;
  3078. DRM_UDELAY(1);
  3079. }
  3080. if (i < rdev->usec_timeout) {
  3081. DRM_INFO("ib test on ring %d succeeded in %u usecs\n", ib.fence->ring, i);
  3082. } else {
  3083. DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n",
  3084. scratch, tmp);
  3085. r = -EINVAL;
  3086. }
  3087. radeon_scratch_free(rdev, scratch);
  3088. radeon_ib_free(rdev, &ib);
  3089. return r;
  3090. }
  3091. /*
  3092. * CP.
  3093. * On CIK, gfx and compute now have independant command processors.
  3094. *
  3095. * GFX
  3096. * Gfx consists of a single ring and can process both gfx jobs and
  3097. * compute jobs. The gfx CP consists of three microengines (ME):
  3098. * PFP - Pre-Fetch Parser
  3099. * ME - Micro Engine
  3100. * CE - Constant Engine
  3101. * The PFP and ME make up what is considered the Drawing Engine (DE).
  3102. * The CE is an asynchronous engine used for updating buffer desciptors
  3103. * used by the DE so that they can be loaded into cache in parallel
  3104. * while the DE is processing state update packets.
  3105. *
  3106. * Compute
  3107. * The compute CP consists of two microengines (ME):
  3108. * MEC1 - Compute MicroEngine 1
  3109. * MEC2 - Compute MicroEngine 2
  3110. * Each MEC supports 4 compute pipes and each pipe supports 8 queues.
  3111. * The queues are exposed to userspace and are programmed directly
  3112. * by the compute runtime.
  3113. */
  3114. /**
  3115. * cik_cp_gfx_enable - enable/disable the gfx CP MEs
  3116. *
  3117. * @rdev: radeon_device pointer
  3118. * @enable: enable or disable the MEs
  3119. *
  3120. * Halts or unhalts the gfx MEs.
  3121. */
  3122. static void cik_cp_gfx_enable(struct radeon_device *rdev, bool enable)
  3123. {
  3124. if (enable)
  3125. WREG32(CP_ME_CNTL, 0);
  3126. else {
  3127. WREG32(CP_ME_CNTL, (CP_ME_HALT | CP_PFP_HALT | CP_CE_HALT));
  3128. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  3129. }
  3130. udelay(50);
  3131. }
  3132. /**
  3133. * cik_cp_gfx_load_microcode - load the gfx CP ME ucode
  3134. *
  3135. * @rdev: radeon_device pointer
  3136. *
  3137. * Loads the gfx PFP, ME, and CE ucode.
  3138. * Returns 0 for success, -EINVAL if the ucode is not available.
  3139. */
  3140. static int cik_cp_gfx_load_microcode(struct radeon_device *rdev)
  3141. {
  3142. const __be32 *fw_data;
  3143. int i;
  3144. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->ce_fw)
  3145. return -EINVAL;
  3146. cik_cp_gfx_enable(rdev, false);
  3147. /* PFP */
  3148. fw_data = (const __be32 *)rdev->pfp_fw->data;
  3149. WREG32(CP_PFP_UCODE_ADDR, 0);
  3150. for (i = 0; i < CIK_PFP_UCODE_SIZE; i++)
  3151. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  3152. WREG32(CP_PFP_UCODE_ADDR, 0);
  3153. /* CE */
  3154. fw_data = (const __be32 *)rdev->ce_fw->data;
  3155. WREG32(CP_CE_UCODE_ADDR, 0);
  3156. for (i = 0; i < CIK_CE_UCODE_SIZE; i++)
  3157. WREG32(CP_CE_UCODE_DATA, be32_to_cpup(fw_data++));
  3158. WREG32(CP_CE_UCODE_ADDR, 0);
  3159. /* ME */
  3160. fw_data = (const __be32 *)rdev->me_fw->data;
  3161. WREG32(CP_ME_RAM_WADDR, 0);
  3162. for (i = 0; i < CIK_ME_UCODE_SIZE; i++)
  3163. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  3164. WREG32(CP_ME_RAM_WADDR, 0);
  3165. WREG32(CP_PFP_UCODE_ADDR, 0);
  3166. WREG32(CP_CE_UCODE_ADDR, 0);
  3167. WREG32(CP_ME_RAM_WADDR, 0);
  3168. WREG32(CP_ME_RAM_RADDR, 0);
  3169. return 0;
  3170. }
  3171. /**
  3172. * cik_cp_gfx_start - start the gfx ring
  3173. *
  3174. * @rdev: radeon_device pointer
  3175. *
  3176. * Enables the ring and loads the clear state context and other
  3177. * packets required to init the ring.
  3178. * Returns 0 for success, error for failure.
  3179. */
  3180. static int cik_cp_gfx_start(struct radeon_device *rdev)
  3181. {
  3182. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  3183. int r, i;
  3184. /* init the CP */
  3185. WREG32(CP_MAX_CONTEXT, rdev->config.cik.max_hw_contexts - 1);
  3186. WREG32(CP_ENDIAN_SWAP, 0);
  3187. WREG32(CP_DEVICE_ID, 1);
  3188. cik_cp_gfx_enable(rdev, true);
  3189. r = radeon_ring_lock(rdev, ring, cik_default_size + 17);
  3190. if (r) {
  3191. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  3192. return r;
  3193. }
  3194. /* init the CE partitions. CE only used for gfx on CIK */
  3195. radeon_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  3196. radeon_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  3197. radeon_ring_write(ring, 0xc000);
  3198. radeon_ring_write(ring, 0xc000);
  3199. /* setup clear context state */
  3200. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  3201. radeon_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  3202. radeon_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  3203. radeon_ring_write(ring, 0x80000000);
  3204. radeon_ring_write(ring, 0x80000000);
  3205. for (i = 0; i < cik_default_size; i++)
  3206. radeon_ring_write(ring, cik_default_state[i]);
  3207. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  3208. radeon_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  3209. /* set clear context state */
  3210. radeon_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  3211. radeon_ring_write(ring, 0);
  3212. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  3213. radeon_ring_write(ring, 0x00000316);
  3214. radeon_ring_write(ring, 0x0000000e); /* VGT_VERTEX_REUSE_BLOCK_CNTL */
  3215. radeon_ring_write(ring, 0x00000010); /* VGT_OUT_DEALLOC_CNTL */
  3216. radeon_ring_unlock_commit(rdev, ring);
  3217. return 0;
  3218. }
  3219. /**
  3220. * cik_cp_gfx_fini - stop the gfx ring
  3221. *
  3222. * @rdev: radeon_device pointer
  3223. *
  3224. * Stop the gfx ring and tear down the driver ring
  3225. * info.
  3226. */
  3227. static void cik_cp_gfx_fini(struct radeon_device *rdev)
  3228. {
  3229. cik_cp_gfx_enable(rdev, false);
  3230. radeon_ring_fini(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
  3231. }
  3232. /**
  3233. * cik_cp_gfx_resume - setup the gfx ring buffer registers
  3234. *
  3235. * @rdev: radeon_device pointer
  3236. *
  3237. * Program the location and size of the gfx ring buffer
  3238. * and test it to make sure it's working.
  3239. * Returns 0 for success, error for failure.
  3240. */
  3241. static int cik_cp_gfx_resume(struct radeon_device *rdev)
  3242. {
  3243. struct radeon_ring *ring;
  3244. u32 tmp;
  3245. u32 rb_bufsz;
  3246. u64 rb_addr;
  3247. int r;
  3248. WREG32(CP_SEM_WAIT_TIMER, 0x0);
  3249. WREG32(CP_SEM_INCOMPLETE_TIMER_CNTL, 0x0);
  3250. /* Set the write pointer delay */
  3251. WREG32(CP_RB_WPTR_DELAY, 0);
  3252. /* set the RB to use vmid 0 */
  3253. WREG32(CP_RB_VMID, 0);
  3254. WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
  3255. /* ring 0 - compute and gfx */
  3256. /* Set ring buffer size */
  3257. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  3258. rb_bufsz = order_base_2(ring->ring_size / 8);
  3259. tmp = (order_base_2(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  3260. #ifdef __BIG_ENDIAN
  3261. tmp |= BUF_SWAP_32BIT;
  3262. #endif
  3263. WREG32(CP_RB0_CNTL, tmp);
  3264. /* Initialize the ring buffer's read and write pointers */
  3265. WREG32(CP_RB0_CNTL, tmp | RB_RPTR_WR_ENA);
  3266. ring->wptr = 0;
  3267. WREG32(CP_RB0_WPTR, ring->wptr);
  3268. /* set the wb address wether it's enabled or not */
  3269. WREG32(CP_RB0_RPTR_ADDR, (rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC);
  3270. WREG32(CP_RB0_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
  3271. /* scratch register shadowing is no longer supported */
  3272. WREG32(SCRATCH_UMSK, 0);
  3273. if (!rdev->wb.enabled)
  3274. tmp |= RB_NO_UPDATE;
  3275. mdelay(1);
  3276. WREG32(CP_RB0_CNTL, tmp);
  3277. rb_addr = ring->gpu_addr >> 8;
  3278. WREG32(CP_RB0_BASE, rb_addr);
  3279. WREG32(CP_RB0_BASE_HI, upper_32_bits(rb_addr));
  3280. ring->rptr = RREG32(CP_RB0_RPTR);
  3281. /* start the ring */
  3282. cik_cp_gfx_start(rdev);
  3283. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = true;
  3284. r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
  3285. if (r) {
  3286. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  3287. return r;
  3288. }
  3289. return 0;
  3290. }
  3291. u32 cik_compute_ring_get_rptr(struct radeon_device *rdev,
  3292. struct radeon_ring *ring)
  3293. {
  3294. u32 rptr;
  3295. if (rdev->wb.enabled) {
  3296. rptr = le32_to_cpu(rdev->wb.wb[ring->rptr_offs/4]);
  3297. } else {
  3298. mutex_lock(&rdev->srbm_mutex);
  3299. cik_srbm_select(rdev, ring->me, ring->pipe, ring->queue, 0);
  3300. rptr = RREG32(CP_HQD_PQ_RPTR);
  3301. cik_srbm_select(rdev, 0, 0, 0, 0);
  3302. mutex_unlock(&rdev->srbm_mutex);
  3303. }
  3304. return rptr;
  3305. }
  3306. u32 cik_compute_ring_get_wptr(struct radeon_device *rdev,
  3307. struct radeon_ring *ring)
  3308. {
  3309. u32 wptr;
  3310. if (rdev->wb.enabled) {
  3311. wptr = le32_to_cpu(rdev->wb.wb[ring->wptr_offs/4]);
  3312. } else {
  3313. mutex_lock(&rdev->srbm_mutex);
  3314. cik_srbm_select(rdev, ring->me, ring->pipe, ring->queue, 0);
  3315. wptr = RREG32(CP_HQD_PQ_WPTR);
  3316. cik_srbm_select(rdev, 0, 0, 0, 0);
  3317. mutex_unlock(&rdev->srbm_mutex);
  3318. }
  3319. return wptr;
  3320. }
  3321. void cik_compute_ring_set_wptr(struct radeon_device *rdev,
  3322. struct radeon_ring *ring)
  3323. {
  3324. rdev->wb.wb[ring->wptr_offs/4] = cpu_to_le32(ring->wptr);
  3325. WDOORBELL32(ring->doorbell_offset, ring->wptr);
  3326. }
  3327. /**
  3328. * cik_cp_compute_enable - enable/disable the compute CP MEs
  3329. *
  3330. * @rdev: radeon_device pointer
  3331. * @enable: enable or disable the MEs
  3332. *
  3333. * Halts or unhalts the compute MEs.
  3334. */
  3335. static void cik_cp_compute_enable(struct radeon_device *rdev, bool enable)
  3336. {
  3337. if (enable)
  3338. WREG32(CP_MEC_CNTL, 0);
  3339. else
  3340. WREG32(CP_MEC_CNTL, (MEC_ME1_HALT | MEC_ME2_HALT));
  3341. udelay(50);
  3342. }
  3343. /**
  3344. * cik_cp_compute_load_microcode - load the compute CP ME ucode
  3345. *
  3346. * @rdev: radeon_device pointer
  3347. *
  3348. * Loads the compute MEC1&2 ucode.
  3349. * Returns 0 for success, -EINVAL if the ucode is not available.
  3350. */
  3351. static int cik_cp_compute_load_microcode(struct radeon_device *rdev)
  3352. {
  3353. const __be32 *fw_data;
  3354. int i;
  3355. if (!rdev->mec_fw)
  3356. return -EINVAL;
  3357. cik_cp_compute_enable(rdev, false);
  3358. /* MEC1 */
  3359. fw_data = (const __be32 *)rdev->mec_fw->data;
  3360. WREG32(CP_MEC_ME1_UCODE_ADDR, 0);
  3361. for (i = 0; i < CIK_MEC_UCODE_SIZE; i++)
  3362. WREG32(CP_MEC_ME1_UCODE_DATA, be32_to_cpup(fw_data++));
  3363. WREG32(CP_MEC_ME1_UCODE_ADDR, 0);
  3364. if (rdev->family == CHIP_KAVERI) {
  3365. /* MEC2 */
  3366. fw_data = (const __be32 *)rdev->mec_fw->data;
  3367. WREG32(CP_MEC_ME2_UCODE_ADDR, 0);
  3368. for (i = 0; i < CIK_MEC_UCODE_SIZE; i++)
  3369. WREG32(CP_MEC_ME2_UCODE_DATA, be32_to_cpup(fw_data++));
  3370. WREG32(CP_MEC_ME2_UCODE_ADDR, 0);
  3371. }
  3372. return 0;
  3373. }
  3374. /**
  3375. * cik_cp_compute_start - start the compute queues
  3376. *
  3377. * @rdev: radeon_device pointer
  3378. *
  3379. * Enable the compute queues.
  3380. * Returns 0 for success, error for failure.
  3381. */
  3382. static int cik_cp_compute_start(struct radeon_device *rdev)
  3383. {
  3384. cik_cp_compute_enable(rdev, true);
  3385. return 0;
  3386. }
  3387. /**
  3388. * cik_cp_compute_fini - stop the compute queues
  3389. *
  3390. * @rdev: radeon_device pointer
  3391. *
  3392. * Stop the compute queues and tear down the driver queue
  3393. * info.
  3394. */
  3395. static void cik_cp_compute_fini(struct radeon_device *rdev)
  3396. {
  3397. int i, idx, r;
  3398. cik_cp_compute_enable(rdev, false);
  3399. for (i = 0; i < 2; i++) {
  3400. if (i == 0)
  3401. idx = CAYMAN_RING_TYPE_CP1_INDEX;
  3402. else
  3403. idx = CAYMAN_RING_TYPE_CP2_INDEX;
  3404. if (rdev->ring[idx].mqd_obj) {
  3405. r = radeon_bo_reserve(rdev->ring[idx].mqd_obj, false);
  3406. if (unlikely(r != 0))
  3407. dev_warn(rdev->dev, "(%d) reserve MQD bo failed\n", r);
  3408. radeon_bo_unpin(rdev->ring[idx].mqd_obj);
  3409. radeon_bo_unreserve(rdev->ring[idx].mqd_obj);
  3410. radeon_bo_unref(&rdev->ring[idx].mqd_obj);
  3411. rdev->ring[idx].mqd_obj = NULL;
  3412. }
  3413. }
  3414. }
  3415. static void cik_mec_fini(struct radeon_device *rdev)
  3416. {
  3417. int r;
  3418. if (rdev->mec.hpd_eop_obj) {
  3419. r = radeon_bo_reserve(rdev->mec.hpd_eop_obj, false);
  3420. if (unlikely(r != 0))
  3421. dev_warn(rdev->dev, "(%d) reserve HPD EOP bo failed\n", r);
  3422. radeon_bo_unpin(rdev->mec.hpd_eop_obj);
  3423. radeon_bo_unreserve(rdev->mec.hpd_eop_obj);
  3424. radeon_bo_unref(&rdev->mec.hpd_eop_obj);
  3425. rdev->mec.hpd_eop_obj = NULL;
  3426. }
  3427. }
  3428. #define MEC_HPD_SIZE 2048
  3429. static int cik_mec_init(struct radeon_device *rdev)
  3430. {
  3431. int r;
  3432. u32 *hpd;
  3433. /*
  3434. * KV: 2 MEC, 4 Pipes/MEC, 8 Queues/Pipe - 64 Queues total
  3435. * CI/KB: 1 MEC, 4 Pipes/MEC, 8 Queues/Pipe - 32 Queues total
  3436. */
  3437. if (rdev->family == CHIP_KAVERI)
  3438. rdev->mec.num_mec = 2;
  3439. else
  3440. rdev->mec.num_mec = 1;
  3441. rdev->mec.num_pipe = 4;
  3442. rdev->mec.num_queue = rdev->mec.num_mec * rdev->mec.num_pipe * 8;
  3443. if (rdev->mec.hpd_eop_obj == NULL) {
  3444. r = radeon_bo_create(rdev,
  3445. rdev->mec.num_mec *rdev->mec.num_pipe * MEC_HPD_SIZE * 2,
  3446. PAGE_SIZE, true,
  3447. RADEON_GEM_DOMAIN_GTT, NULL,
  3448. &rdev->mec.hpd_eop_obj);
  3449. if (r) {
  3450. dev_warn(rdev->dev, "(%d) create HDP EOP bo failed\n", r);
  3451. return r;
  3452. }
  3453. }
  3454. r = radeon_bo_reserve(rdev->mec.hpd_eop_obj, false);
  3455. if (unlikely(r != 0)) {
  3456. cik_mec_fini(rdev);
  3457. return r;
  3458. }
  3459. r = radeon_bo_pin(rdev->mec.hpd_eop_obj, RADEON_GEM_DOMAIN_GTT,
  3460. &rdev->mec.hpd_eop_gpu_addr);
  3461. if (r) {
  3462. dev_warn(rdev->dev, "(%d) pin HDP EOP bo failed\n", r);
  3463. cik_mec_fini(rdev);
  3464. return r;
  3465. }
  3466. r = radeon_bo_kmap(rdev->mec.hpd_eop_obj, (void **)&hpd);
  3467. if (r) {
  3468. dev_warn(rdev->dev, "(%d) map HDP EOP bo failed\n", r);
  3469. cik_mec_fini(rdev);
  3470. return r;
  3471. }
  3472. /* clear memory. Not sure if this is required or not */
  3473. memset(hpd, 0, rdev->mec.num_mec *rdev->mec.num_pipe * MEC_HPD_SIZE * 2);
  3474. radeon_bo_kunmap(rdev->mec.hpd_eop_obj);
  3475. radeon_bo_unreserve(rdev->mec.hpd_eop_obj);
  3476. return 0;
  3477. }
  3478. struct hqd_registers
  3479. {
  3480. u32 cp_mqd_base_addr;
  3481. u32 cp_mqd_base_addr_hi;
  3482. u32 cp_hqd_active;
  3483. u32 cp_hqd_vmid;
  3484. u32 cp_hqd_persistent_state;
  3485. u32 cp_hqd_pipe_priority;
  3486. u32 cp_hqd_queue_priority;
  3487. u32 cp_hqd_quantum;
  3488. u32 cp_hqd_pq_base;
  3489. u32 cp_hqd_pq_base_hi;
  3490. u32 cp_hqd_pq_rptr;
  3491. u32 cp_hqd_pq_rptr_report_addr;
  3492. u32 cp_hqd_pq_rptr_report_addr_hi;
  3493. u32 cp_hqd_pq_wptr_poll_addr;
  3494. u32 cp_hqd_pq_wptr_poll_addr_hi;
  3495. u32 cp_hqd_pq_doorbell_control;
  3496. u32 cp_hqd_pq_wptr;
  3497. u32 cp_hqd_pq_control;
  3498. u32 cp_hqd_ib_base_addr;
  3499. u32 cp_hqd_ib_base_addr_hi;
  3500. u32 cp_hqd_ib_rptr;
  3501. u32 cp_hqd_ib_control;
  3502. u32 cp_hqd_iq_timer;
  3503. u32 cp_hqd_iq_rptr;
  3504. u32 cp_hqd_dequeue_request;
  3505. u32 cp_hqd_dma_offload;
  3506. u32 cp_hqd_sema_cmd;
  3507. u32 cp_hqd_msg_type;
  3508. u32 cp_hqd_atomic0_preop_lo;
  3509. u32 cp_hqd_atomic0_preop_hi;
  3510. u32 cp_hqd_atomic1_preop_lo;
  3511. u32 cp_hqd_atomic1_preop_hi;
  3512. u32 cp_hqd_hq_scheduler0;
  3513. u32 cp_hqd_hq_scheduler1;
  3514. u32 cp_mqd_control;
  3515. };
  3516. struct bonaire_mqd
  3517. {
  3518. u32 header;
  3519. u32 dispatch_initiator;
  3520. u32 dimensions[3];
  3521. u32 start_idx[3];
  3522. u32 num_threads[3];
  3523. u32 pipeline_stat_enable;
  3524. u32 perf_counter_enable;
  3525. u32 pgm[2];
  3526. u32 tba[2];
  3527. u32 tma[2];
  3528. u32 pgm_rsrc[2];
  3529. u32 vmid;
  3530. u32 resource_limits;
  3531. u32 static_thread_mgmt01[2];
  3532. u32 tmp_ring_size;
  3533. u32 static_thread_mgmt23[2];
  3534. u32 restart[3];
  3535. u32 thread_trace_enable;
  3536. u32 reserved1;
  3537. u32 user_data[16];
  3538. u32 vgtcs_invoke_count[2];
  3539. struct hqd_registers queue_state;
  3540. u32 dequeue_cntr;
  3541. u32 interrupt_queue[64];
  3542. };
  3543. /**
  3544. * cik_cp_compute_resume - setup the compute queue registers
  3545. *
  3546. * @rdev: radeon_device pointer
  3547. *
  3548. * Program the compute queues and test them to make sure they
  3549. * are working.
  3550. * Returns 0 for success, error for failure.
  3551. */
  3552. static int cik_cp_compute_resume(struct radeon_device *rdev)
  3553. {
  3554. int r, i, idx;
  3555. u32 tmp;
  3556. bool use_doorbell = true;
  3557. u64 hqd_gpu_addr;
  3558. u64 mqd_gpu_addr;
  3559. u64 eop_gpu_addr;
  3560. u64 wb_gpu_addr;
  3561. u32 *buf;
  3562. struct bonaire_mqd *mqd;
  3563. r = cik_cp_compute_start(rdev);
  3564. if (r)
  3565. return r;
  3566. /* fix up chicken bits */
  3567. tmp = RREG32(CP_CPF_DEBUG);
  3568. tmp |= (1 << 23);
  3569. WREG32(CP_CPF_DEBUG, tmp);
  3570. /* init the pipes */
  3571. mutex_lock(&rdev->srbm_mutex);
  3572. for (i = 0; i < (rdev->mec.num_pipe * rdev->mec.num_mec); i++) {
  3573. int me = (i < 4) ? 1 : 2;
  3574. int pipe = (i < 4) ? i : (i - 4);
  3575. eop_gpu_addr = rdev->mec.hpd_eop_gpu_addr + (i * MEC_HPD_SIZE * 2);
  3576. cik_srbm_select(rdev, me, pipe, 0, 0);
  3577. /* write the EOP addr */
  3578. WREG32(CP_HPD_EOP_BASE_ADDR, eop_gpu_addr >> 8);
  3579. WREG32(CP_HPD_EOP_BASE_ADDR_HI, upper_32_bits(eop_gpu_addr) >> 8);
  3580. /* set the VMID assigned */
  3581. WREG32(CP_HPD_EOP_VMID, 0);
  3582. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  3583. tmp = RREG32(CP_HPD_EOP_CONTROL);
  3584. tmp &= ~EOP_SIZE_MASK;
  3585. tmp |= order_base_2(MEC_HPD_SIZE / 8);
  3586. WREG32(CP_HPD_EOP_CONTROL, tmp);
  3587. }
  3588. cik_srbm_select(rdev, 0, 0, 0, 0);
  3589. mutex_unlock(&rdev->srbm_mutex);
  3590. /* init the queues. Just two for now. */
  3591. for (i = 0; i < 2; i++) {
  3592. if (i == 0)
  3593. idx = CAYMAN_RING_TYPE_CP1_INDEX;
  3594. else
  3595. idx = CAYMAN_RING_TYPE_CP2_INDEX;
  3596. if (rdev->ring[idx].mqd_obj == NULL) {
  3597. r = radeon_bo_create(rdev,
  3598. sizeof(struct bonaire_mqd),
  3599. PAGE_SIZE, true,
  3600. RADEON_GEM_DOMAIN_GTT, NULL,
  3601. &rdev->ring[idx].mqd_obj);
  3602. if (r) {
  3603. dev_warn(rdev->dev, "(%d) create MQD bo failed\n", r);
  3604. return r;
  3605. }
  3606. }
  3607. r = radeon_bo_reserve(rdev->ring[idx].mqd_obj, false);
  3608. if (unlikely(r != 0)) {
  3609. cik_cp_compute_fini(rdev);
  3610. return r;
  3611. }
  3612. r = radeon_bo_pin(rdev->ring[idx].mqd_obj, RADEON_GEM_DOMAIN_GTT,
  3613. &mqd_gpu_addr);
  3614. if (r) {
  3615. dev_warn(rdev->dev, "(%d) pin MQD bo failed\n", r);
  3616. cik_cp_compute_fini(rdev);
  3617. return r;
  3618. }
  3619. r = radeon_bo_kmap(rdev->ring[idx].mqd_obj, (void **)&buf);
  3620. if (r) {
  3621. dev_warn(rdev->dev, "(%d) map MQD bo failed\n", r);
  3622. cik_cp_compute_fini(rdev);
  3623. return r;
  3624. }
  3625. /* doorbell offset */
  3626. rdev->ring[idx].doorbell_offset =
  3627. (rdev->ring[idx].doorbell_page_num * PAGE_SIZE) + 0;
  3628. /* init the mqd struct */
  3629. memset(buf, 0, sizeof(struct bonaire_mqd));
  3630. mqd = (struct bonaire_mqd *)buf;
  3631. mqd->header = 0xC0310800;
  3632. mqd->static_thread_mgmt01[0] = 0xffffffff;
  3633. mqd->static_thread_mgmt01[1] = 0xffffffff;
  3634. mqd->static_thread_mgmt23[0] = 0xffffffff;
  3635. mqd->static_thread_mgmt23[1] = 0xffffffff;
  3636. mutex_lock(&rdev->srbm_mutex);
  3637. cik_srbm_select(rdev, rdev->ring[idx].me,
  3638. rdev->ring[idx].pipe,
  3639. rdev->ring[idx].queue, 0);
  3640. /* disable wptr polling */
  3641. tmp = RREG32(CP_PQ_WPTR_POLL_CNTL);
  3642. tmp &= ~WPTR_POLL_EN;
  3643. WREG32(CP_PQ_WPTR_POLL_CNTL, tmp);
  3644. /* enable doorbell? */
  3645. mqd->queue_state.cp_hqd_pq_doorbell_control =
  3646. RREG32(CP_HQD_PQ_DOORBELL_CONTROL);
  3647. if (use_doorbell)
  3648. mqd->queue_state.cp_hqd_pq_doorbell_control |= DOORBELL_EN;
  3649. else
  3650. mqd->queue_state.cp_hqd_pq_doorbell_control &= ~DOORBELL_EN;
  3651. WREG32(CP_HQD_PQ_DOORBELL_CONTROL,
  3652. mqd->queue_state.cp_hqd_pq_doorbell_control);
  3653. /* disable the queue if it's active */
  3654. mqd->queue_state.cp_hqd_dequeue_request = 0;
  3655. mqd->queue_state.cp_hqd_pq_rptr = 0;
  3656. mqd->queue_state.cp_hqd_pq_wptr= 0;
  3657. if (RREG32(CP_HQD_ACTIVE) & 1) {
  3658. WREG32(CP_HQD_DEQUEUE_REQUEST, 1);
  3659. for (i = 0; i < rdev->usec_timeout; i++) {
  3660. if (!(RREG32(CP_HQD_ACTIVE) & 1))
  3661. break;
  3662. udelay(1);
  3663. }
  3664. WREG32(CP_HQD_DEQUEUE_REQUEST, mqd->queue_state.cp_hqd_dequeue_request);
  3665. WREG32(CP_HQD_PQ_RPTR, mqd->queue_state.cp_hqd_pq_rptr);
  3666. WREG32(CP_HQD_PQ_WPTR, mqd->queue_state.cp_hqd_pq_wptr);
  3667. }
  3668. /* set the pointer to the MQD */
  3669. mqd->queue_state.cp_mqd_base_addr = mqd_gpu_addr & 0xfffffffc;
  3670. mqd->queue_state.cp_mqd_base_addr_hi = upper_32_bits(mqd_gpu_addr);
  3671. WREG32(CP_MQD_BASE_ADDR, mqd->queue_state.cp_mqd_base_addr);
  3672. WREG32(CP_MQD_BASE_ADDR_HI, mqd->queue_state.cp_mqd_base_addr_hi);
  3673. /* set MQD vmid to 0 */
  3674. mqd->queue_state.cp_mqd_control = RREG32(CP_MQD_CONTROL);
  3675. mqd->queue_state.cp_mqd_control &= ~MQD_VMID_MASK;
  3676. WREG32(CP_MQD_CONTROL, mqd->queue_state.cp_mqd_control);
  3677. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  3678. hqd_gpu_addr = rdev->ring[idx].gpu_addr >> 8;
  3679. mqd->queue_state.cp_hqd_pq_base = hqd_gpu_addr;
  3680. mqd->queue_state.cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  3681. WREG32(CP_HQD_PQ_BASE, mqd->queue_state.cp_hqd_pq_base);
  3682. WREG32(CP_HQD_PQ_BASE_HI, mqd->queue_state.cp_hqd_pq_base_hi);
  3683. /* set up the HQD, this is similar to CP_RB0_CNTL */
  3684. mqd->queue_state.cp_hqd_pq_control = RREG32(CP_HQD_PQ_CONTROL);
  3685. mqd->queue_state.cp_hqd_pq_control &=
  3686. ~(QUEUE_SIZE_MASK | RPTR_BLOCK_SIZE_MASK);
  3687. mqd->queue_state.cp_hqd_pq_control |=
  3688. order_base_2(rdev->ring[idx].ring_size / 8);
  3689. mqd->queue_state.cp_hqd_pq_control |=
  3690. (order_base_2(RADEON_GPU_PAGE_SIZE/8) << 8);
  3691. #ifdef __BIG_ENDIAN
  3692. mqd->queue_state.cp_hqd_pq_control |= BUF_SWAP_32BIT;
  3693. #endif
  3694. mqd->queue_state.cp_hqd_pq_control &=
  3695. ~(UNORD_DISPATCH | ROQ_PQ_IB_FLIP | PQ_VOLATILE);
  3696. mqd->queue_state.cp_hqd_pq_control |=
  3697. PRIV_STATE | KMD_QUEUE; /* assuming kernel queue control */
  3698. WREG32(CP_HQD_PQ_CONTROL, mqd->queue_state.cp_hqd_pq_control);
  3699. /* only used if CP_PQ_WPTR_POLL_CNTL.WPTR_POLL_EN=1 */
  3700. if (i == 0)
  3701. wb_gpu_addr = rdev->wb.gpu_addr + CIK_WB_CP1_WPTR_OFFSET;
  3702. else
  3703. wb_gpu_addr = rdev->wb.gpu_addr + CIK_WB_CP2_WPTR_OFFSET;
  3704. mqd->queue_state.cp_hqd_pq_wptr_poll_addr = wb_gpu_addr & 0xfffffffc;
  3705. mqd->queue_state.cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  3706. WREG32(CP_HQD_PQ_WPTR_POLL_ADDR, mqd->queue_state.cp_hqd_pq_wptr_poll_addr);
  3707. WREG32(CP_HQD_PQ_WPTR_POLL_ADDR_HI,
  3708. mqd->queue_state.cp_hqd_pq_wptr_poll_addr_hi);
  3709. /* set the wb address wether it's enabled or not */
  3710. if (i == 0)
  3711. wb_gpu_addr = rdev->wb.gpu_addr + RADEON_WB_CP1_RPTR_OFFSET;
  3712. else
  3713. wb_gpu_addr = rdev->wb.gpu_addr + RADEON_WB_CP2_RPTR_OFFSET;
  3714. mqd->queue_state.cp_hqd_pq_rptr_report_addr = wb_gpu_addr & 0xfffffffc;
  3715. mqd->queue_state.cp_hqd_pq_rptr_report_addr_hi =
  3716. upper_32_bits(wb_gpu_addr) & 0xffff;
  3717. WREG32(CP_HQD_PQ_RPTR_REPORT_ADDR,
  3718. mqd->queue_state.cp_hqd_pq_rptr_report_addr);
  3719. WREG32(CP_HQD_PQ_RPTR_REPORT_ADDR_HI,
  3720. mqd->queue_state.cp_hqd_pq_rptr_report_addr_hi);
  3721. /* enable the doorbell if requested */
  3722. if (use_doorbell) {
  3723. mqd->queue_state.cp_hqd_pq_doorbell_control =
  3724. RREG32(CP_HQD_PQ_DOORBELL_CONTROL);
  3725. mqd->queue_state.cp_hqd_pq_doorbell_control &= ~DOORBELL_OFFSET_MASK;
  3726. mqd->queue_state.cp_hqd_pq_doorbell_control |=
  3727. DOORBELL_OFFSET(rdev->ring[idx].doorbell_offset / 4);
  3728. mqd->queue_state.cp_hqd_pq_doorbell_control |= DOORBELL_EN;
  3729. mqd->queue_state.cp_hqd_pq_doorbell_control &=
  3730. ~(DOORBELL_SOURCE | DOORBELL_HIT);
  3731. } else {
  3732. mqd->queue_state.cp_hqd_pq_doorbell_control = 0;
  3733. }
  3734. WREG32(CP_HQD_PQ_DOORBELL_CONTROL,
  3735. mqd->queue_state.cp_hqd_pq_doorbell_control);
  3736. /* read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  3737. rdev->ring[idx].wptr = 0;
  3738. mqd->queue_state.cp_hqd_pq_wptr = rdev->ring[idx].wptr;
  3739. WREG32(CP_HQD_PQ_WPTR, mqd->queue_state.cp_hqd_pq_wptr);
  3740. rdev->ring[idx].rptr = RREG32(CP_HQD_PQ_RPTR);
  3741. mqd->queue_state.cp_hqd_pq_rptr = rdev->ring[idx].rptr;
  3742. /* set the vmid for the queue */
  3743. mqd->queue_state.cp_hqd_vmid = 0;
  3744. WREG32(CP_HQD_VMID, mqd->queue_state.cp_hqd_vmid);
  3745. /* activate the queue */
  3746. mqd->queue_state.cp_hqd_active = 1;
  3747. WREG32(CP_HQD_ACTIVE, mqd->queue_state.cp_hqd_active);
  3748. cik_srbm_select(rdev, 0, 0, 0, 0);
  3749. mutex_unlock(&rdev->srbm_mutex);
  3750. radeon_bo_kunmap(rdev->ring[idx].mqd_obj);
  3751. radeon_bo_unreserve(rdev->ring[idx].mqd_obj);
  3752. rdev->ring[idx].ready = true;
  3753. r = radeon_ring_test(rdev, idx, &rdev->ring[idx]);
  3754. if (r)
  3755. rdev->ring[idx].ready = false;
  3756. }
  3757. return 0;
  3758. }
  3759. static void cik_cp_enable(struct radeon_device *rdev, bool enable)
  3760. {
  3761. cik_cp_gfx_enable(rdev, enable);
  3762. cik_cp_compute_enable(rdev, enable);
  3763. }
  3764. static int cik_cp_load_microcode(struct radeon_device *rdev)
  3765. {
  3766. int r;
  3767. r = cik_cp_gfx_load_microcode(rdev);
  3768. if (r)
  3769. return r;
  3770. r = cik_cp_compute_load_microcode(rdev);
  3771. if (r)
  3772. return r;
  3773. return 0;
  3774. }
  3775. static void cik_cp_fini(struct radeon_device *rdev)
  3776. {
  3777. cik_cp_gfx_fini(rdev);
  3778. cik_cp_compute_fini(rdev);
  3779. }
  3780. static int cik_cp_resume(struct radeon_device *rdev)
  3781. {
  3782. int r;
  3783. cik_enable_gui_idle_interrupt(rdev, false);
  3784. r = cik_cp_load_microcode(rdev);
  3785. if (r)
  3786. return r;
  3787. r = cik_cp_gfx_resume(rdev);
  3788. if (r)
  3789. return r;
  3790. r = cik_cp_compute_resume(rdev);
  3791. if (r)
  3792. return r;
  3793. cik_enable_gui_idle_interrupt(rdev, true);
  3794. return 0;
  3795. }
  3796. static void cik_print_gpu_status_regs(struct radeon_device *rdev)
  3797. {
  3798. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  3799. RREG32(GRBM_STATUS));
  3800. dev_info(rdev->dev, " GRBM_STATUS2=0x%08X\n",
  3801. RREG32(GRBM_STATUS2));
  3802. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  3803. RREG32(GRBM_STATUS_SE0));
  3804. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  3805. RREG32(GRBM_STATUS_SE1));
  3806. dev_info(rdev->dev, " GRBM_STATUS_SE2=0x%08X\n",
  3807. RREG32(GRBM_STATUS_SE2));
  3808. dev_info(rdev->dev, " GRBM_STATUS_SE3=0x%08X\n",
  3809. RREG32(GRBM_STATUS_SE3));
  3810. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  3811. RREG32(SRBM_STATUS));
  3812. dev_info(rdev->dev, " SRBM_STATUS2=0x%08X\n",
  3813. RREG32(SRBM_STATUS2));
  3814. dev_info(rdev->dev, " SDMA0_STATUS_REG = 0x%08X\n",
  3815. RREG32(SDMA0_STATUS_REG + SDMA0_REGISTER_OFFSET));
  3816. dev_info(rdev->dev, " SDMA1_STATUS_REG = 0x%08X\n",
  3817. RREG32(SDMA0_STATUS_REG + SDMA1_REGISTER_OFFSET));
  3818. dev_info(rdev->dev, " CP_STAT = 0x%08x\n", RREG32(CP_STAT));
  3819. dev_info(rdev->dev, " CP_STALLED_STAT1 = 0x%08x\n",
  3820. RREG32(CP_STALLED_STAT1));
  3821. dev_info(rdev->dev, " CP_STALLED_STAT2 = 0x%08x\n",
  3822. RREG32(CP_STALLED_STAT2));
  3823. dev_info(rdev->dev, " CP_STALLED_STAT3 = 0x%08x\n",
  3824. RREG32(CP_STALLED_STAT3));
  3825. dev_info(rdev->dev, " CP_CPF_BUSY_STAT = 0x%08x\n",
  3826. RREG32(CP_CPF_BUSY_STAT));
  3827. dev_info(rdev->dev, " CP_CPF_STALLED_STAT1 = 0x%08x\n",
  3828. RREG32(CP_CPF_STALLED_STAT1));
  3829. dev_info(rdev->dev, " CP_CPF_STATUS = 0x%08x\n", RREG32(CP_CPF_STATUS));
  3830. dev_info(rdev->dev, " CP_CPC_BUSY_STAT = 0x%08x\n", RREG32(CP_CPC_BUSY_STAT));
  3831. dev_info(rdev->dev, " CP_CPC_STALLED_STAT1 = 0x%08x\n",
  3832. RREG32(CP_CPC_STALLED_STAT1));
  3833. dev_info(rdev->dev, " CP_CPC_STATUS = 0x%08x\n", RREG32(CP_CPC_STATUS));
  3834. }
  3835. /**
  3836. * cik_gpu_check_soft_reset - check which blocks are busy
  3837. *
  3838. * @rdev: radeon_device pointer
  3839. *
  3840. * Check which blocks are busy and return the relevant reset
  3841. * mask to be used by cik_gpu_soft_reset().
  3842. * Returns a mask of the blocks to be reset.
  3843. */
  3844. u32 cik_gpu_check_soft_reset(struct radeon_device *rdev)
  3845. {
  3846. u32 reset_mask = 0;
  3847. u32 tmp;
  3848. /* GRBM_STATUS */
  3849. tmp = RREG32(GRBM_STATUS);
  3850. if (tmp & (PA_BUSY | SC_BUSY |
  3851. BCI_BUSY | SX_BUSY |
  3852. TA_BUSY | VGT_BUSY |
  3853. DB_BUSY | CB_BUSY |
  3854. GDS_BUSY | SPI_BUSY |
  3855. IA_BUSY | IA_BUSY_NO_DMA))
  3856. reset_mask |= RADEON_RESET_GFX;
  3857. if (tmp & (CP_BUSY | CP_COHERENCY_BUSY))
  3858. reset_mask |= RADEON_RESET_CP;
  3859. /* GRBM_STATUS2 */
  3860. tmp = RREG32(GRBM_STATUS2);
  3861. if (tmp & RLC_BUSY)
  3862. reset_mask |= RADEON_RESET_RLC;
  3863. /* SDMA0_STATUS_REG */
  3864. tmp = RREG32(SDMA0_STATUS_REG + SDMA0_REGISTER_OFFSET);
  3865. if (!(tmp & SDMA_IDLE))
  3866. reset_mask |= RADEON_RESET_DMA;
  3867. /* SDMA1_STATUS_REG */
  3868. tmp = RREG32(SDMA0_STATUS_REG + SDMA1_REGISTER_OFFSET);
  3869. if (!(tmp & SDMA_IDLE))
  3870. reset_mask |= RADEON_RESET_DMA1;
  3871. /* SRBM_STATUS2 */
  3872. tmp = RREG32(SRBM_STATUS2);
  3873. if (tmp & SDMA_BUSY)
  3874. reset_mask |= RADEON_RESET_DMA;
  3875. if (tmp & SDMA1_BUSY)
  3876. reset_mask |= RADEON_RESET_DMA1;
  3877. /* SRBM_STATUS */
  3878. tmp = RREG32(SRBM_STATUS);
  3879. if (tmp & IH_BUSY)
  3880. reset_mask |= RADEON_RESET_IH;
  3881. if (tmp & SEM_BUSY)
  3882. reset_mask |= RADEON_RESET_SEM;
  3883. if (tmp & GRBM_RQ_PENDING)
  3884. reset_mask |= RADEON_RESET_GRBM;
  3885. if (tmp & VMC_BUSY)
  3886. reset_mask |= RADEON_RESET_VMC;
  3887. if (tmp & (MCB_BUSY | MCB_NON_DISPLAY_BUSY |
  3888. MCC_BUSY | MCD_BUSY))
  3889. reset_mask |= RADEON_RESET_MC;
  3890. if (evergreen_is_display_hung(rdev))
  3891. reset_mask |= RADEON_RESET_DISPLAY;
  3892. /* Skip MC reset as it's mostly likely not hung, just busy */
  3893. if (reset_mask & RADEON_RESET_MC) {
  3894. DRM_DEBUG("MC busy: 0x%08X, clearing.\n", reset_mask);
  3895. reset_mask &= ~RADEON_RESET_MC;
  3896. }
  3897. return reset_mask;
  3898. }
  3899. /**
  3900. * cik_gpu_soft_reset - soft reset GPU
  3901. *
  3902. * @rdev: radeon_device pointer
  3903. * @reset_mask: mask of which blocks to reset
  3904. *
  3905. * Soft reset the blocks specified in @reset_mask.
  3906. */
  3907. static void cik_gpu_soft_reset(struct radeon_device *rdev, u32 reset_mask)
  3908. {
  3909. struct evergreen_mc_save save;
  3910. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  3911. u32 tmp;
  3912. if (reset_mask == 0)
  3913. return;
  3914. dev_info(rdev->dev, "GPU softreset: 0x%08X\n", reset_mask);
  3915. cik_print_gpu_status_regs(rdev);
  3916. dev_info(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  3917. RREG32(VM_CONTEXT1_PROTECTION_FAULT_ADDR));
  3918. dev_info(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  3919. RREG32(VM_CONTEXT1_PROTECTION_FAULT_STATUS));
  3920. /* disable CG/PG */
  3921. cik_fini_pg(rdev);
  3922. cik_fini_cg(rdev);
  3923. /* stop the rlc */
  3924. cik_rlc_stop(rdev);
  3925. /* Disable GFX parsing/prefetching */
  3926. WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT | CP_CE_HALT);
  3927. /* Disable MEC parsing/prefetching */
  3928. WREG32(CP_MEC_CNTL, MEC_ME1_HALT | MEC_ME2_HALT);
  3929. if (reset_mask & RADEON_RESET_DMA) {
  3930. /* sdma0 */
  3931. tmp = RREG32(SDMA0_ME_CNTL + SDMA0_REGISTER_OFFSET);
  3932. tmp |= SDMA_HALT;
  3933. WREG32(SDMA0_ME_CNTL + SDMA0_REGISTER_OFFSET, tmp);
  3934. }
  3935. if (reset_mask & RADEON_RESET_DMA1) {
  3936. /* sdma1 */
  3937. tmp = RREG32(SDMA0_ME_CNTL + SDMA1_REGISTER_OFFSET);
  3938. tmp |= SDMA_HALT;
  3939. WREG32(SDMA0_ME_CNTL + SDMA1_REGISTER_OFFSET, tmp);
  3940. }
  3941. evergreen_mc_stop(rdev, &save);
  3942. if (evergreen_mc_wait_for_idle(rdev)) {
  3943. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  3944. }
  3945. if (reset_mask & (RADEON_RESET_GFX | RADEON_RESET_COMPUTE | RADEON_RESET_CP))
  3946. grbm_soft_reset = SOFT_RESET_CP | SOFT_RESET_GFX;
  3947. if (reset_mask & RADEON_RESET_CP) {
  3948. grbm_soft_reset |= SOFT_RESET_CP;
  3949. srbm_soft_reset |= SOFT_RESET_GRBM;
  3950. }
  3951. if (reset_mask & RADEON_RESET_DMA)
  3952. srbm_soft_reset |= SOFT_RESET_SDMA;
  3953. if (reset_mask & RADEON_RESET_DMA1)
  3954. srbm_soft_reset |= SOFT_RESET_SDMA1;
  3955. if (reset_mask & RADEON_RESET_DISPLAY)
  3956. srbm_soft_reset |= SOFT_RESET_DC;
  3957. if (reset_mask & RADEON_RESET_RLC)
  3958. grbm_soft_reset |= SOFT_RESET_RLC;
  3959. if (reset_mask & RADEON_RESET_SEM)
  3960. srbm_soft_reset |= SOFT_RESET_SEM;
  3961. if (reset_mask & RADEON_RESET_IH)
  3962. srbm_soft_reset |= SOFT_RESET_IH;
  3963. if (reset_mask & RADEON_RESET_GRBM)
  3964. srbm_soft_reset |= SOFT_RESET_GRBM;
  3965. if (reset_mask & RADEON_RESET_VMC)
  3966. srbm_soft_reset |= SOFT_RESET_VMC;
  3967. if (!(rdev->flags & RADEON_IS_IGP)) {
  3968. if (reset_mask & RADEON_RESET_MC)
  3969. srbm_soft_reset |= SOFT_RESET_MC;
  3970. }
  3971. if (grbm_soft_reset) {
  3972. tmp = RREG32(GRBM_SOFT_RESET);
  3973. tmp |= grbm_soft_reset;
  3974. dev_info(rdev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  3975. WREG32(GRBM_SOFT_RESET, tmp);
  3976. tmp = RREG32(GRBM_SOFT_RESET);
  3977. udelay(50);
  3978. tmp &= ~grbm_soft_reset;
  3979. WREG32(GRBM_SOFT_RESET, tmp);
  3980. tmp = RREG32(GRBM_SOFT_RESET);
  3981. }
  3982. if (srbm_soft_reset) {
  3983. tmp = RREG32(SRBM_SOFT_RESET);
  3984. tmp |= srbm_soft_reset;
  3985. dev_info(rdev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  3986. WREG32(SRBM_SOFT_RESET, tmp);
  3987. tmp = RREG32(SRBM_SOFT_RESET);
  3988. udelay(50);
  3989. tmp &= ~srbm_soft_reset;
  3990. WREG32(SRBM_SOFT_RESET, tmp);
  3991. tmp = RREG32(SRBM_SOFT_RESET);
  3992. }
  3993. /* Wait a little for things to settle down */
  3994. udelay(50);
  3995. evergreen_mc_resume(rdev, &save);
  3996. udelay(50);
  3997. cik_print_gpu_status_regs(rdev);
  3998. }
  3999. /**
  4000. * cik_asic_reset - soft reset GPU
  4001. *
  4002. * @rdev: radeon_device pointer
  4003. *
  4004. * Look up which blocks are hung and attempt
  4005. * to reset them.
  4006. * Returns 0 for success.
  4007. */
  4008. int cik_asic_reset(struct radeon_device *rdev)
  4009. {
  4010. u32 reset_mask;
  4011. reset_mask = cik_gpu_check_soft_reset(rdev);
  4012. if (reset_mask)
  4013. r600_set_bios_scratch_engine_hung(rdev, true);
  4014. cik_gpu_soft_reset(rdev, reset_mask);
  4015. reset_mask = cik_gpu_check_soft_reset(rdev);
  4016. if (!reset_mask)
  4017. r600_set_bios_scratch_engine_hung(rdev, false);
  4018. return 0;
  4019. }
  4020. /**
  4021. * cik_gfx_is_lockup - check if the 3D engine is locked up
  4022. *
  4023. * @rdev: radeon_device pointer
  4024. * @ring: radeon_ring structure holding ring information
  4025. *
  4026. * Check if the 3D engine is locked up (CIK).
  4027. * Returns true if the engine is locked, false if not.
  4028. */
  4029. bool cik_gfx_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  4030. {
  4031. u32 reset_mask = cik_gpu_check_soft_reset(rdev);
  4032. if (!(reset_mask & (RADEON_RESET_GFX |
  4033. RADEON_RESET_COMPUTE |
  4034. RADEON_RESET_CP))) {
  4035. radeon_ring_lockup_update(ring);
  4036. return false;
  4037. }
  4038. /* force CP activities */
  4039. radeon_ring_force_activity(rdev, ring);
  4040. return radeon_ring_test_lockup(rdev, ring);
  4041. }
  4042. /* MC */
  4043. /**
  4044. * cik_mc_program - program the GPU memory controller
  4045. *
  4046. * @rdev: radeon_device pointer
  4047. *
  4048. * Set the location of vram, gart, and AGP in the GPU's
  4049. * physical address space (CIK).
  4050. */
  4051. static void cik_mc_program(struct radeon_device *rdev)
  4052. {
  4053. struct evergreen_mc_save save;
  4054. u32 tmp;
  4055. int i, j;
  4056. /* Initialize HDP */
  4057. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  4058. WREG32((0x2c14 + j), 0x00000000);
  4059. WREG32((0x2c18 + j), 0x00000000);
  4060. WREG32((0x2c1c + j), 0x00000000);
  4061. WREG32((0x2c20 + j), 0x00000000);
  4062. WREG32((0x2c24 + j), 0x00000000);
  4063. }
  4064. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  4065. evergreen_mc_stop(rdev, &save);
  4066. if (radeon_mc_wait_for_idle(rdev)) {
  4067. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  4068. }
  4069. /* Lockout access through VGA aperture*/
  4070. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  4071. /* Update configuration */
  4072. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  4073. rdev->mc.vram_start >> 12);
  4074. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  4075. rdev->mc.vram_end >> 12);
  4076. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR,
  4077. rdev->vram_scratch.gpu_addr >> 12);
  4078. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  4079. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  4080. WREG32(MC_VM_FB_LOCATION, tmp);
  4081. /* XXX double check these! */
  4082. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  4083. WREG32(HDP_NONSURFACE_INFO, (2 << 7) | (1 << 30));
  4084. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  4085. WREG32(MC_VM_AGP_BASE, 0);
  4086. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  4087. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  4088. if (radeon_mc_wait_for_idle(rdev)) {
  4089. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  4090. }
  4091. evergreen_mc_resume(rdev, &save);
  4092. /* we need to own VRAM, so turn off the VGA renderer here
  4093. * to stop it overwriting our objects */
  4094. rv515_vga_render_disable(rdev);
  4095. }
  4096. /**
  4097. * cik_mc_init - initialize the memory controller driver params
  4098. *
  4099. * @rdev: radeon_device pointer
  4100. *
  4101. * Look up the amount of vram, vram width, and decide how to place
  4102. * vram and gart within the GPU's physical address space (CIK).
  4103. * Returns 0 for success.
  4104. */
  4105. static int cik_mc_init(struct radeon_device *rdev)
  4106. {
  4107. u32 tmp;
  4108. int chansize, numchan;
  4109. /* Get VRAM informations */
  4110. rdev->mc.vram_is_ddr = true;
  4111. tmp = RREG32(MC_ARB_RAMCFG);
  4112. if (tmp & CHANSIZE_MASK) {
  4113. chansize = 64;
  4114. } else {
  4115. chansize = 32;
  4116. }
  4117. tmp = RREG32(MC_SHARED_CHMAP);
  4118. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  4119. case 0:
  4120. default:
  4121. numchan = 1;
  4122. break;
  4123. case 1:
  4124. numchan = 2;
  4125. break;
  4126. case 2:
  4127. numchan = 4;
  4128. break;
  4129. case 3:
  4130. numchan = 8;
  4131. break;
  4132. case 4:
  4133. numchan = 3;
  4134. break;
  4135. case 5:
  4136. numchan = 6;
  4137. break;
  4138. case 6:
  4139. numchan = 10;
  4140. break;
  4141. case 7:
  4142. numchan = 12;
  4143. break;
  4144. case 8:
  4145. numchan = 16;
  4146. break;
  4147. }
  4148. rdev->mc.vram_width = numchan * chansize;
  4149. /* Could aper size report 0 ? */
  4150. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  4151. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  4152. /* size in MB on si */
  4153. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE) * 1024ULL * 1024ULL;
  4154. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE) * 1024ULL * 1024ULL;
  4155. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  4156. si_vram_gtt_location(rdev, &rdev->mc);
  4157. radeon_update_bandwidth_info(rdev);
  4158. return 0;
  4159. }
  4160. /*
  4161. * GART
  4162. * VMID 0 is the physical GPU addresses as used by the kernel.
  4163. * VMIDs 1-15 are used for userspace clients and are handled
  4164. * by the radeon vm/hsa code.
  4165. */
  4166. /**
  4167. * cik_pcie_gart_tlb_flush - gart tlb flush callback
  4168. *
  4169. * @rdev: radeon_device pointer
  4170. *
  4171. * Flush the TLB for the VMID 0 page table (CIK).
  4172. */
  4173. void cik_pcie_gart_tlb_flush(struct radeon_device *rdev)
  4174. {
  4175. /* flush hdp cache */
  4176. WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0);
  4177. /* bits 0-15 are the VM contexts0-15 */
  4178. WREG32(VM_INVALIDATE_REQUEST, 0x1);
  4179. }
  4180. /**
  4181. * cik_pcie_gart_enable - gart enable
  4182. *
  4183. * @rdev: radeon_device pointer
  4184. *
  4185. * This sets up the TLBs, programs the page tables for VMID0,
  4186. * sets up the hw for VMIDs 1-15 which are allocated on
  4187. * demand, and sets up the global locations for the LDS, GDS,
  4188. * and GPUVM for FSA64 clients (CIK).
  4189. * Returns 0 for success, errors for failure.
  4190. */
  4191. static int cik_pcie_gart_enable(struct radeon_device *rdev)
  4192. {
  4193. int r, i;
  4194. if (rdev->gart.robj == NULL) {
  4195. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  4196. return -EINVAL;
  4197. }
  4198. r = radeon_gart_table_vram_pin(rdev);
  4199. if (r)
  4200. return r;
  4201. radeon_gart_restore(rdev);
  4202. /* Setup TLB control */
  4203. WREG32(MC_VM_MX_L1_TLB_CNTL,
  4204. (0xA << 7) |
  4205. ENABLE_L1_TLB |
  4206. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  4207. ENABLE_ADVANCED_DRIVER_MODEL |
  4208. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU);
  4209. /* Setup L2 cache */
  4210. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE |
  4211. ENABLE_L2_FRAGMENT_PROCESSING |
  4212. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  4213. ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE |
  4214. EFFECTIVE_L2_QUEUE_SIZE(7) |
  4215. CONTEXT1_IDENTITY_ACCESS_MODE(1));
  4216. WREG32(VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS | INVALIDATE_L2_CACHE);
  4217. WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY |
  4218. L2_CACHE_BIGK_FRAGMENT_SIZE(6));
  4219. /* setup context0 */
  4220. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  4221. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  4222. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  4223. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  4224. (u32)(rdev->dummy_page.addr >> 12));
  4225. WREG32(VM_CONTEXT0_CNTL2, 0);
  4226. WREG32(VM_CONTEXT0_CNTL, (ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  4227. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT));
  4228. WREG32(0x15D4, 0);
  4229. WREG32(0x15D8, 0);
  4230. WREG32(0x15DC, 0);
  4231. /* empty context1-15 */
  4232. /* FIXME start with 4G, once using 2 level pt switch to full
  4233. * vm size space
  4234. */
  4235. /* set vm size, must be a multiple of 4 */
  4236. WREG32(VM_CONTEXT1_PAGE_TABLE_START_ADDR, 0);
  4237. WREG32(VM_CONTEXT1_PAGE_TABLE_END_ADDR, rdev->vm_manager.max_pfn);
  4238. for (i = 1; i < 16; i++) {
  4239. if (i < 8)
  4240. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (i << 2),
  4241. rdev->gart.table_addr >> 12);
  4242. else
  4243. WREG32(VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + ((i - 8) << 2),
  4244. rdev->gart.table_addr >> 12);
  4245. }
  4246. /* enable context1-15 */
  4247. WREG32(VM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR,
  4248. (u32)(rdev->dummy_page.addr >> 12));
  4249. WREG32(VM_CONTEXT1_CNTL2, 4);
  4250. WREG32(VM_CONTEXT1_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(1) |
  4251. RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  4252. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT |
  4253. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  4254. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT |
  4255. PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT |
  4256. PDE0_PROTECTION_FAULT_ENABLE_DEFAULT |
  4257. VALID_PROTECTION_FAULT_ENABLE_INTERRUPT |
  4258. VALID_PROTECTION_FAULT_ENABLE_DEFAULT |
  4259. READ_PROTECTION_FAULT_ENABLE_INTERRUPT |
  4260. READ_PROTECTION_FAULT_ENABLE_DEFAULT |
  4261. WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  4262. WRITE_PROTECTION_FAULT_ENABLE_DEFAULT);
  4263. /* TC cache setup ??? */
  4264. WREG32(TC_CFG_L1_LOAD_POLICY0, 0);
  4265. WREG32(TC_CFG_L1_LOAD_POLICY1, 0);
  4266. WREG32(TC_CFG_L1_STORE_POLICY, 0);
  4267. WREG32(TC_CFG_L2_LOAD_POLICY0, 0);
  4268. WREG32(TC_CFG_L2_LOAD_POLICY1, 0);
  4269. WREG32(TC_CFG_L2_STORE_POLICY0, 0);
  4270. WREG32(TC_CFG_L2_STORE_POLICY1, 0);
  4271. WREG32(TC_CFG_L2_ATOMIC_POLICY, 0);
  4272. WREG32(TC_CFG_L1_VOLATILE, 0);
  4273. WREG32(TC_CFG_L2_VOLATILE, 0);
  4274. if (rdev->family == CHIP_KAVERI) {
  4275. u32 tmp = RREG32(CHUB_CONTROL);
  4276. tmp &= ~BYPASS_VM;
  4277. WREG32(CHUB_CONTROL, tmp);
  4278. }
  4279. /* XXX SH_MEM regs */
  4280. /* where to put LDS, scratch, GPUVM in FSA64 space */
  4281. mutex_lock(&rdev->srbm_mutex);
  4282. for (i = 0; i < 16; i++) {
  4283. cik_srbm_select(rdev, 0, 0, 0, i);
  4284. /* CP and shaders */
  4285. WREG32(SH_MEM_CONFIG, 0);
  4286. WREG32(SH_MEM_APE1_BASE, 1);
  4287. WREG32(SH_MEM_APE1_LIMIT, 0);
  4288. WREG32(SH_MEM_BASES, 0);
  4289. /* SDMA GFX */
  4290. WREG32(SDMA0_GFX_VIRTUAL_ADDR + SDMA0_REGISTER_OFFSET, 0);
  4291. WREG32(SDMA0_GFX_APE1_CNTL + SDMA0_REGISTER_OFFSET, 0);
  4292. WREG32(SDMA0_GFX_VIRTUAL_ADDR + SDMA1_REGISTER_OFFSET, 0);
  4293. WREG32(SDMA0_GFX_APE1_CNTL + SDMA1_REGISTER_OFFSET, 0);
  4294. /* XXX SDMA RLC - todo */
  4295. }
  4296. cik_srbm_select(rdev, 0, 0, 0, 0);
  4297. mutex_unlock(&rdev->srbm_mutex);
  4298. cik_pcie_gart_tlb_flush(rdev);
  4299. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  4300. (unsigned)(rdev->mc.gtt_size >> 20),
  4301. (unsigned long long)rdev->gart.table_addr);
  4302. rdev->gart.ready = true;
  4303. return 0;
  4304. }
  4305. /**
  4306. * cik_pcie_gart_disable - gart disable
  4307. *
  4308. * @rdev: radeon_device pointer
  4309. *
  4310. * This disables all VM page table (CIK).
  4311. */
  4312. static void cik_pcie_gart_disable(struct radeon_device *rdev)
  4313. {
  4314. /* Disable all tables */
  4315. WREG32(VM_CONTEXT0_CNTL, 0);
  4316. WREG32(VM_CONTEXT1_CNTL, 0);
  4317. /* Setup TLB control */
  4318. WREG32(MC_VM_MX_L1_TLB_CNTL, SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  4319. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU);
  4320. /* Setup L2 cache */
  4321. WREG32(VM_L2_CNTL,
  4322. ENABLE_L2_FRAGMENT_PROCESSING |
  4323. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  4324. ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE |
  4325. EFFECTIVE_L2_QUEUE_SIZE(7) |
  4326. CONTEXT1_IDENTITY_ACCESS_MODE(1));
  4327. WREG32(VM_L2_CNTL2, 0);
  4328. WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY |
  4329. L2_CACHE_BIGK_FRAGMENT_SIZE(6));
  4330. radeon_gart_table_vram_unpin(rdev);
  4331. }
  4332. /**
  4333. * cik_pcie_gart_fini - vm fini callback
  4334. *
  4335. * @rdev: radeon_device pointer
  4336. *
  4337. * Tears down the driver GART/VM setup (CIK).
  4338. */
  4339. static void cik_pcie_gart_fini(struct radeon_device *rdev)
  4340. {
  4341. cik_pcie_gart_disable(rdev);
  4342. radeon_gart_table_vram_free(rdev);
  4343. radeon_gart_fini(rdev);
  4344. }
  4345. /* vm parser */
  4346. /**
  4347. * cik_ib_parse - vm ib_parse callback
  4348. *
  4349. * @rdev: radeon_device pointer
  4350. * @ib: indirect buffer pointer
  4351. *
  4352. * CIK uses hw IB checking so this is a nop (CIK).
  4353. */
  4354. int cik_ib_parse(struct radeon_device *rdev, struct radeon_ib *ib)
  4355. {
  4356. return 0;
  4357. }
  4358. /*
  4359. * vm
  4360. * VMID 0 is the physical GPU addresses as used by the kernel.
  4361. * VMIDs 1-15 are used for userspace clients and are handled
  4362. * by the radeon vm/hsa code.
  4363. */
  4364. /**
  4365. * cik_vm_init - cik vm init callback
  4366. *
  4367. * @rdev: radeon_device pointer
  4368. *
  4369. * Inits cik specific vm parameters (number of VMs, base of vram for
  4370. * VMIDs 1-15) (CIK).
  4371. * Returns 0 for success.
  4372. */
  4373. int cik_vm_init(struct radeon_device *rdev)
  4374. {
  4375. /* number of VMs */
  4376. rdev->vm_manager.nvm = 16;
  4377. /* base offset of vram pages */
  4378. if (rdev->flags & RADEON_IS_IGP) {
  4379. u64 tmp = RREG32(MC_VM_FB_OFFSET);
  4380. tmp <<= 22;
  4381. rdev->vm_manager.vram_base_offset = tmp;
  4382. } else
  4383. rdev->vm_manager.vram_base_offset = 0;
  4384. return 0;
  4385. }
  4386. /**
  4387. * cik_vm_fini - cik vm fini callback
  4388. *
  4389. * @rdev: radeon_device pointer
  4390. *
  4391. * Tear down any asic specific VM setup (CIK).
  4392. */
  4393. void cik_vm_fini(struct radeon_device *rdev)
  4394. {
  4395. }
  4396. /**
  4397. * cik_vm_decode_fault - print human readable fault info
  4398. *
  4399. * @rdev: radeon_device pointer
  4400. * @status: VM_CONTEXT1_PROTECTION_FAULT_STATUS register value
  4401. * @addr: VM_CONTEXT1_PROTECTION_FAULT_ADDR register value
  4402. *
  4403. * Print human readable fault information (CIK).
  4404. */
  4405. static void cik_vm_decode_fault(struct radeon_device *rdev,
  4406. u32 status, u32 addr, u32 mc_client)
  4407. {
  4408. u32 mc_id = (status & MEMORY_CLIENT_ID_MASK) >> MEMORY_CLIENT_ID_SHIFT;
  4409. u32 vmid = (status & FAULT_VMID_MASK) >> FAULT_VMID_SHIFT;
  4410. u32 protections = (status & PROTECTIONS_MASK) >> PROTECTIONS_SHIFT;
  4411. char block[5] = { mc_client >> 24, (mc_client >> 16) & 0xff,
  4412. (mc_client >> 8) & 0xff, mc_client & 0xff, 0 };
  4413. printk("VM fault (0x%02x, vmid %d) at page %u, %s from '%s' (0x%08x) (%d)\n",
  4414. protections, vmid, addr,
  4415. (status & MEMORY_CLIENT_RW_MASK) ? "write" : "read",
  4416. block, mc_client, mc_id);
  4417. }
  4418. /**
  4419. * cik_vm_flush - cik vm flush using the CP
  4420. *
  4421. * @rdev: radeon_device pointer
  4422. *
  4423. * Update the page table base and flush the VM TLB
  4424. * using the CP (CIK).
  4425. */
  4426. void cik_vm_flush(struct radeon_device *rdev, int ridx, struct radeon_vm *vm)
  4427. {
  4428. struct radeon_ring *ring = &rdev->ring[ridx];
  4429. if (vm == NULL)
  4430. return;
  4431. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4432. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4433. WRITE_DATA_DST_SEL(0)));
  4434. if (vm->id < 8) {
  4435. radeon_ring_write(ring,
  4436. (VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (vm->id << 2)) >> 2);
  4437. } else {
  4438. radeon_ring_write(ring,
  4439. (VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + ((vm->id - 8) << 2)) >> 2);
  4440. }
  4441. radeon_ring_write(ring, 0);
  4442. radeon_ring_write(ring, vm->pd_gpu_addr >> 12);
  4443. /* update SH_MEM_* regs */
  4444. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4445. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4446. WRITE_DATA_DST_SEL(0)));
  4447. radeon_ring_write(ring, SRBM_GFX_CNTL >> 2);
  4448. radeon_ring_write(ring, 0);
  4449. radeon_ring_write(ring, VMID(vm->id));
  4450. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 6));
  4451. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4452. WRITE_DATA_DST_SEL(0)));
  4453. radeon_ring_write(ring, SH_MEM_BASES >> 2);
  4454. radeon_ring_write(ring, 0);
  4455. radeon_ring_write(ring, 0); /* SH_MEM_BASES */
  4456. radeon_ring_write(ring, 0); /* SH_MEM_CONFIG */
  4457. radeon_ring_write(ring, 1); /* SH_MEM_APE1_BASE */
  4458. radeon_ring_write(ring, 0); /* SH_MEM_APE1_LIMIT */
  4459. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4460. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4461. WRITE_DATA_DST_SEL(0)));
  4462. radeon_ring_write(ring, SRBM_GFX_CNTL >> 2);
  4463. radeon_ring_write(ring, 0);
  4464. radeon_ring_write(ring, VMID(0));
  4465. /* HDP flush */
  4466. /* We should be using the WAIT_REG_MEM packet here like in
  4467. * cik_fence_ring_emit(), but it causes the CP to hang in this
  4468. * context...
  4469. */
  4470. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4471. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4472. WRITE_DATA_DST_SEL(0)));
  4473. radeon_ring_write(ring, HDP_MEM_COHERENCY_FLUSH_CNTL >> 2);
  4474. radeon_ring_write(ring, 0);
  4475. radeon_ring_write(ring, 0);
  4476. /* bits 0-15 are the VM contexts0-15 */
  4477. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4478. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4479. WRITE_DATA_DST_SEL(0)));
  4480. radeon_ring_write(ring, VM_INVALIDATE_REQUEST >> 2);
  4481. radeon_ring_write(ring, 0);
  4482. radeon_ring_write(ring, 1 << vm->id);
  4483. /* compute doesn't have PFP */
  4484. if (ridx == RADEON_RING_TYPE_GFX_INDEX) {
  4485. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  4486. radeon_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  4487. radeon_ring_write(ring, 0x0);
  4488. }
  4489. }
  4490. /**
  4491. * cik_vm_set_page - update the page tables using sDMA
  4492. *
  4493. * @rdev: radeon_device pointer
  4494. * @ib: indirect buffer to fill with commands
  4495. * @pe: addr of the page entry
  4496. * @addr: dst addr to write into pe
  4497. * @count: number of page entries to update
  4498. * @incr: increase next addr by incr bytes
  4499. * @flags: access flags
  4500. *
  4501. * Update the page tables using CP or sDMA (CIK).
  4502. */
  4503. void cik_vm_set_page(struct radeon_device *rdev,
  4504. struct radeon_ib *ib,
  4505. uint64_t pe,
  4506. uint64_t addr, unsigned count,
  4507. uint32_t incr, uint32_t flags)
  4508. {
  4509. uint32_t r600_flags = cayman_vm_page_flags(rdev, flags);
  4510. uint64_t value;
  4511. unsigned ndw;
  4512. if (rdev->asic->vm.pt_ring_index == RADEON_RING_TYPE_GFX_INDEX) {
  4513. /* CP */
  4514. while (count) {
  4515. ndw = 2 + count * 2;
  4516. if (ndw > 0x3FFE)
  4517. ndw = 0x3FFE;
  4518. ib->ptr[ib->length_dw++] = PACKET3(PACKET3_WRITE_DATA, ndw);
  4519. ib->ptr[ib->length_dw++] = (WRITE_DATA_ENGINE_SEL(0) |
  4520. WRITE_DATA_DST_SEL(1));
  4521. ib->ptr[ib->length_dw++] = pe;
  4522. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  4523. for (; ndw > 2; ndw -= 2, --count, pe += 8) {
  4524. if (flags & RADEON_VM_PAGE_SYSTEM) {
  4525. value = radeon_vm_map_gart(rdev, addr);
  4526. value &= 0xFFFFFFFFFFFFF000ULL;
  4527. } else if (flags & RADEON_VM_PAGE_VALID) {
  4528. value = addr;
  4529. } else {
  4530. value = 0;
  4531. }
  4532. addr += incr;
  4533. value |= r600_flags;
  4534. ib->ptr[ib->length_dw++] = value;
  4535. ib->ptr[ib->length_dw++] = upper_32_bits(value);
  4536. }
  4537. }
  4538. } else {
  4539. /* DMA */
  4540. cik_sdma_vm_set_page(rdev, ib, pe, addr, count, incr, flags);
  4541. }
  4542. }
  4543. /*
  4544. * RLC
  4545. * The RLC is a multi-purpose microengine that handles a
  4546. * variety of functions, the most important of which is
  4547. * the interrupt controller.
  4548. */
  4549. static void cik_enable_gui_idle_interrupt(struct radeon_device *rdev,
  4550. bool enable)
  4551. {
  4552. u32 tmp = RREG32(CP_INT_CNTL_RING0);
  4553. if (enable)
  4554. tmp |= (CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  4555. else
  4556. tmp &= ~(CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  4557. WREG32(CP_INT_CNTL_RING0, tmp);
  4558. }
  4559. static void cik_enable_lbpw(struct radeon_device *rdev, bool enable)
  4560. {
  4561. u32 tmp;
  4562. tmp = RREG32(RLC_LB_CNTL);
  4563. if (enable)
  4564. tmp |= LOAD_BALANCE_ENABLE;
  4565. else
  4566. tmp &= ~LOAD_BALANCE_ENABLE;
  4567. WREG32(RLC_LB_CNTL, tmp);
  4568. }
  4569. static void cik_wait_for_rlc_serdes(struct radeon_device *rdev)
  4570. {
  4571. u32 i, j, k;
  4572. u32 mask;
  4573. for (i = 0; i < rdev->config.cik.max_shader_engines; i++) {
  4574. for (j = 0; j < rdev->config.cik.max_sh_per_se; j++) {
  4575. cik_select_se_sh(rdev, i, j);
  4576. for (k = 0; k < rdev->usec_timeout; k++) {
  4577. if (RREG32(RLC_SERDES_CU_MASTER_BUSY) == 0)
  4578. break;
  4579. udelay(1);
  4580. }
  4581. }
  4582. }
  4583. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  4584. mask = SE_MASTER_BUSY_MASK | GC_MASTER_BUSY | TC0_MASTER_BUSY | TC1_MASTER_BUSY;
  4585. for (k = 0; k < rdev->usec_timeout; k++) {
  4586. if ((RREG32(RLC_SERDES_NONCU_MASTER_BUSY) & mask) == 0)
  4587. break;
  4588. udelay(1);
  4589. }
  4590. }
  4591. static void cik_update_rlc(struct radeon_device *rdev, u32 rlc)
  4592. {
  4593. u32 tmp;
  4594. tmp = RREG32(RLC_CNTL);
  4595. if (tmp != rlc)
  4596. WREG32(RLC_CNTL, rlc);
  4597. }
  4598. static u32 cik_halt_rlc(struct radeon_device *rdev)
  4599. {
  4600. u32 data, orig;
  4601. orig = data = RREG32(RLC_CNTL);
  4602. if (data & RLC_ENABLE) {
  4603. u32 i;
  4604. data &= ~RLC_ENABLE;
  4605. WREG32(RLC_CNTL, data);
  4606. for (i = 0; i < rdev->usec_timeout; i++) {
  4607. if ((RREG32(RLC_GPM_STAT) & RLC_GPM_BUSY) == 0)
  4608. break;
  4609. udelay(1);
  4610. }
  4611. cik_wait_for_rlc_serdes(rdev);
  4612. }
  4613. return orig;
  4614. }
  4615. void cik_enter_rlc_safe_mode(struct radeon_device *rdev)
  4616. {
  4617. u32 tmp, i, mask;
  4618. tmp = REQ | MESSAGE(MSG_ENTER_RLC_SAFE_MODE);
  4619. WREG32(RLC_GPR_REG2, tmp);
  4620. mask = GFX_POWER_STATUS | GFX_CLOCK_STATUS;
  4621. for (i = 0; i < rdev->usec_timeout; i++) {
  4622. if ((RREG32(RLC_GPM_STAT) & mask) == mask)
  4623. break;
  4624. udelay(1);
  4625. }
  4626. for (i = 0; i < rdev->usec_timeout; i++) {
  4627. if ((RREG32(RLC_GPR_REG2) & REQ) == 0)
  4628. break;
  4629. udelay(1);
  4630. }
  4631. }
  4632. void cik_exit_rlc_safe_mode(struct radeon_device *rdev)
  4633. {
  4634. u32 tmp;
  4635. tmp = REQ | MESSAGE(MSG_EXIT_RLC_SAFE_MODE);
  4636. WREG32(RLC_GPR_REG2, tmp);
  4637. }
  4638. /**
  4639. * cik_rlc_stop - stop the RLC ME
  4640. *
  4641. * @rdev: radeon_device pointer
  4642. *
  4643. * Halt the RLC ME (MicroEngine) (CIK).
  4644. */
  4645. static void cik_rlc_stop(struct radeon_device *rdev)
  4646. {
  4647. WREG32(RLC_CNTL, 0);
  4648. cik_enable_gui_idle_interrupt(rdev, false);
  4649. cik_wait_for_rlc_serdes(rdev);
  4650. }
  4651. /**
  4652. * cik_rlc_start - start the RLC ME
  4653. *
  4654. * @rdev: radeon_device pointer
  4655. *
  4656. * Unhalt the RLC ME (MicroEngine) (CIK).
  4657. */
  4658. static void cik_rlc_start(struct radeon_device *rdev)
  4659. {
  4660. WREG32(RLC_CNTL, RLC_ENABLE);
  4661. cik_enable_gui_idle_interrupt(rdev, true);
  4662. udelay(50);
  4663. }
  4664. /**
  4665. * cik_rlc_resume - setup the RLC hw
  4666. *
  4667. * @rdev: radeon_device pointer
  4668. *
  4669. * Initialize the RLC registers, load the ucode,
  4670. * and start the RLC (CIK).
  4671. * Returns 0 for success, -EINVAL if the ucode is not available.
  4672. */
  4673. static int cik_rlc_resume(struct radeon_device *rdev)
  4674. {
  4675. u32 i, size, tmp;
  4676. const __be32 *fw_data;
  4677. if (!rdev->rlc_fw)
  4678. return -EINVAL;
  4679. switch (rdev->family) {
  4680. case CHIP_BONAIRE:
  4681. default:
  4682. size = BONAIRE_RLC_UCODE_SIZE;
  4683. break;
  4684. case CHIP_KAVERI:
  4685. size = KV_RLC_UCODE_SIZE;
  4686. break;
  4687. case CHIP_KABINI:
  4688. size = KB_RLC_UCODE_SIZE;
  4689. break;
  4690. }
  4691. cik_rlc_stop(rdev);
  4692. /* disable CG */
  4693. tmp = RREG32(RLC_CGCG_CGLS_CTRL) & 0xfffffffc;
  4694. WREG32(RLC_CGCG_CGLS_CTRL, tmp);
  4695. si_rlc_reset(rdev);
  4696. cik_init_pg(rdev);
  4697. cik_init_cg(rdev);
  4698. WREG32(RLC_LB_CNTR_INIT, 0);
  4699. WREG32(RLC_LB_CNTR_MAX, 0x00008000);
  4700. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  4701. WREG32(RLC_LB_INIT_CU_MASK, 0xffffffff);
  4702. WREG32(RLC_LB_PARAMS, 0x00600408);
  4703. WREG32(RLC_LB_CNTL, 0x80000004);
  4704. WREG32(RLC_MC_CNTL, 0);
  4705. WREG32(RLC_UCODE_CNTL, 0);
  4706. fw_data = (const __be32 *)rdev->rlc_fw->data;
  4707. WREG32(RLC_GPM_UCODE_ADDR, 0);
  4708. for (i = 0; i < size; i++)
  4709. WREG32(RLC_GPM_UCODE_DATA, be32_to_cpup(fw_data++));
  4710. WREG32(RLC_GPM_UCODE_ADDR, 0);
  4711. /* XXX - find out what chips support lbpw */
  4712. cik_enable_lbpw(rdev, false);
  4713. if (rdev->family == CHIP_BONAIRE)
  4714. WREG32(RLC_DRIVER_DMA_STATUS, 0);
  4715. cik_rlc_start(rdev);
  4716. return 0;
  4717. }
  4718. static void cik_enable_cgcg(struct radeon_device *rdev, bool enable)
  4719. {
  4720. u32 data, orig, tmp, tmp2;
  4721. orig = data = RREG32(RLC_CGCG_CGLS_CTRL);
  4722. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_GFX_CGCG)) {
  4723. cik_enable_gui_idle_interrupt(rdev, true);
  4724. tmp = cik_halt_rlc(rdev);
  4725. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  4726. WREG32(RLC_SERDES_WR_CU_MASTER_MASK, 0xffffffff);
  4727. WREG32(RLC_SERDES_WR_NONCU_MASTER_MASK, 0xffffffff);
  4728. tmp2 = BPM_ADDR_MASK | CGCG_OVERRIDE_0 | CGLS_ENABLE;
  4729. WREG32(RLC_SERDES_WR_CTRL, tmp2);
  4730. cik_update_rlc(rdev, tmp);
  4731. data |= CGCG_EN | CGLS_EN;
  4732. } else {
  4733. cik_enable_gui_idle_interrupt(rdev, false);
  4734. RREG32(CB_CGTT_SCLK_CTRL);
  4735. RREG32(CB_CGTT_SCLK_CTRL);
  4736. RREG32(CB_CGTT_SCLK_CTRL);
  4737. RREG32(CB_CGTT_SCLK_CTRL);
  4738. data &= ~(CGCG_EN | CGLS_EN);
  4739. }
  4740. if (orig != data)
  4741. WREG32(RLC_CGCG_CGLS_CTRL, data);
  4742. }
  4743. static void cik_enable_mgcg(struct radeon_device *rdev, bool enable)
  4744. {
  4745. u32 data, orig, tmp = 0;
  4746. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_GFX_MGCG)) {
  4747. if (rdev->cg_flags & RADEON_CG_SUPPORT_GFX_MGLS) {
  4748. if (rdev->cg_flags & RADEON_CG_SUPPORT_GFX_CP_LS) {
  4749. orig = data = RREG32(CP_MEM_SLP_CNTL);
  4750. data |= CP_MEM_LS_EN;
  4751. if (orig != data)
  4752. WREG32(CP_MEM_SLP_CNTL, data);
  4753. }
  4754. }
  4755. orig = data = RREG32(RLC_CGTT_MGCG_OVERRIDE);
  4756. data &= 0xfffffffd;
  4757. if (orig != data)
  4758. WREG32(RLC_CGTT_MGCG_OVERRIDE, data);
  4759. tmp = cik_halt_rlc(rdev);
  4760. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  4761. WREG32(RLC_SERDES_WR_CU_MASTER_MASK, 0xffffffff);
  4762. WREG32(RLC_SERDES_WR_NONCU_MASTER_MASK, 0xffffffff);
  4763. data = BPM_ADDR_MASK | MGCG_OVERRIDE_0;
  4764. WREG32(RLC_SERDES_WR_CTRL, data);
  4765. cik_update_rlc(rdev, tmp);
  4766. if (rdev->cg_flags & RADEON_CG_SUPPORT_GFX_CGTS) {
  4767. orig = data = RREG32(CGTS_SM_CTRL_REG);
  4768. data &= ~SM_MODE_MASK;
  4769. data |= SM_MODE(0x2);
  4770. data |= SM_MODE_ENABLE;
  4771. data &= ~CGTS_OVERRIDE;
  4772. if ((rdev->cg_flags & RADEON_CG_SUPPORT_GFX_MGLS) &&
  4773. (rdev->cg_flags & RADEON_CG_SUPPORT_GFX_CGTS_LS))
  4774. data &= ~CGTS_LS_OVERRIDE;
  4775. data &= ~ON_MONITOR_ADD_MASK;
  4776. data |= ON_MONITOR_ADD_EN;
  4777. data |= ON_MONITOR_ADD(0x96);
  4778. if (orig != data)
  4779. WREG32(CGTS_SM_CTRL_REG, data);
  4780. }
  4781. } else {
  4782. orig = data = RREG32(RLC_CGTT_MGCG_OVERRIDE);
  4783. data |= 0x00000002;
  4784. if (orig != data)
  4785. WREG32(RLC_CGTT_MGCG_OVERRIDE, data);
  4786. data = RREG32(RLC_MEM_SLP_CNTL);
  4787. if (data & RLC_MEM_LS_EN) {
  4788. data &= ~RLC_MEM_LS_EN;
  4789. WREG32(RLC_MEM_SLP_CNTL, data);
  4790. }
  4791. data = RREG32(CP_MEM_SLP_CNTL);
  4792. if (data & CP_MEM_LS_EN) {
  4793. data &= ~CP_MEM_LS_EN;
  4794. WREG32(CP_MEM_SLP_CNTL, data);
  4795. }
  4796. orig = data = RREG32(CGTS_SM_CTRL_REG);
  4797. data |= CGTS_OVERRIDE | CGTS_LS_OVERRIDE;
  4798. if (orig != data)
  4799. WREG32(CGTS_SM_CTRL_REG, data);
  4800. tmp = cik_halt_rlc(rdev);
  4801. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  4802. WREG32(RLC_SERDES_WR_CU_MASTER_MASK, 0xffffffff);
  4803. WREG32(RLC_SERDES_WR_NONCU_MASTER_MASK, 0xffffffff);
  4804. data = BPM_ADDR_MASK | MGCG_OVERRIDE_1;
  4805. WREG32(RLC_SERDES_WR_CTRL, data);
  4806. cik_update_rlc(rdev, tmp);
  4807. }
  4808. }
  4809. static const u32 mc_cg_registers[] =
  4810. {
  4811. MC_HUB_MISC_HUB_CG,
  4812. MC_HUB_MISC_SIP_CG,
  4813. MC_HUB_MISC_VM_CG,
  4814. MC_XPB_CLK_GAT,
  4815. ATC_MISC_CG,
  4816. MC_CITF_MISC_WR_CG,
  4817. MC_CITF_MISC_RD_CG,
  4818. MC_CITF_MISC_VM_CG,
  4819. VM_L2_CG,
  4820. };
  4821. static void cik_enable_mc_ls(struct radeon_device *rdev,
  4822. bool enable)
  4823. {
  4824. int i;
  4825. u32 orig, data;
  4826. for (i = 0; i < ARRAY_SIZE(mc_cg_registers); i++) {
  4827. orig = data = RREG32(mc_cg_registers[i]);
  4828. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_MC_LS))
  4829. data |= MC_LS_ENABLE;
  4830. else
  4831. data &= ~MC_LS_ENABLE;
  4832. if (data != orig)
  4833. WREG32(mc_cg_registers[i], data);
  4834. }
  4835. }
  4836. static void cik_enable_mc_mgcg(struct radeon_device *rdev,
  4837. bool enable)
  4838. {
  4839. int i;
  4840. u32 orig, data;
  4841. for (i = 0; i < ARRAY_SIZE(mc_cg_registers); i++) {
  4842. orig = data = RREG32(mc_cg_registers[i]);
  4843. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_MC_MGCG))
  4844. data |= MC_CG_ENABLE;
  4845. else
  4846. data &= ~MC_CG_ENABLE;
  4847. if (data != orig)
  4848. WREG32(mc_cg_registers[i], data);
  4849. }
  4850. }
  4851. static void cik_enable_sdma_mgcg(struct radeon_device *rdev,
  4852. bool enable)
  4853. {
  4854. u32 orig, data;
  4855. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_SDMA_MGCG)) {
  4856. WREG32(SDMA0_CLK_CTRL + SDMA0_REGISTER_OFFSET, 0x00000100);
  4857. WREG32(SDMA0_CLK_CTRL + SDMA1_REGISTER_OFFSET, 0x00000100);
  4858. } else {
  4859. orig = data = RREG32(SDMA0_CLK_CTRL + SDMA0_REGISTER_OFFSET);
  4860. data |= 0xff000000;
  4861. if (data != orig)
  4862. WREG32(SDMA0_CLK_CTRL + SDMA0_REGISTER_OFFSET, data);
  4863. orig = data = RREG32(SDMA0_CLK_CTRL + SDMA1_REGISTER_OFFSET);
  4864. data |= 0xff000000;
  4865. if (data != orig)
  4866. WREG32(SDMA0_CLK_CTRL + SDMA1_REGISTER_OFFSET, data);
  4867. }
  4868. }
  4869. static void cik_enable_sdma_mgls(struct radeon_device *rdev,
  4870. bool enable)
  4871. {
  4872. u32 orig, data;
  4873. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_SDMA_LS)) {
  4874. orig = data = RREG32(SDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET);
  4875. data |= 0x100;
  4876. if (orig != data)
  4877. WREG32(SDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET, data);
  4878. orig = data = RREG32(SDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET);
  4879. data |= 0x100;
  4880. if (orig != data)
  4881. WREG32(SDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET, data);
  4882. } else {
  4883. orig = data = RREG32(SDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET);
  4884. data &= ~0x100;
  4885. if (orig != data)
  4886. WREG32(SDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET, data);
  4887. orig = data = RREG32(SDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET);
  4888. data &= ~0x100;
  4889. if (orig != data)
  4890. WREG32(SDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET, data);
  4891. }
  4892. }
  4893. static void cik_enable_uvd_mgcg(struct radeon_device *rdev,
  4894. bool enable)
  4895. {
  4896. u32 orig, data;
  4897. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_UVD_MGCG)) {
  4898. data = RREG32_UVD_CTX(UVD_CGC_MEM_CTRL);
  4899. data = 0xfff;
  4900. WREG32_UVD_CTX(UVD_CGC_MEM_CTRL, data);
  4901. orig = data = RREG32(UVD_CGC_CTRL);
  4902. data |= DCM;
  4903. if (orig != data)
  4904. WREG32(UVD_CGC_CTRL, data);
  4905. } else {
  4906. data = RREG32_UVD_CTX(UVD_CGC_MEM_CTRL);
  4907. data &= ~0xfff;
  4908. WREG32_UVD_CTX(UVD_CGC_MEM_CTRL, data);
  4909. orig = data = RREG32(UVD_CGC_CTRL);
  4910. data &= ~DCM;
  4911. if (orig != data)
  4912. WREG32(UVD_CGC_CTRL, data);
  4913. }
  4914. }
  4915. static void cik_enable_bif_mgls(struct radeon_device *rdev,
  4916. bool enable)
  4917. {
  4918. u32 orig, data;
  4919. orig = data = RREG32_PCIE_PORT(PCIE_CNTL2);
  4920. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_BIF_LS))
  4921. data |= SLV_MEM_LS_EN | MST_MEM_LS_EN |
  4922. REPLAY_MEM_LS_EN | SLV_MEM_AGGRESSIVE_LS_EN;
  4923. else
  4924. data &= ~(SLV_MEM_LS_EN | MST_MEM_LS_EN |
  4925. REPLAY_MEM_LS_EN | SLV_MEM_AGGRESSIVE_LS_EN);
  4926. if (orig != data)
  4927. WREG32_PCIE_PORT(PCIE_CNTL2, data);
  4928. }
  4929. static void cik_enable_hdp_mgcg(struct radeon_device *rdev,
  4930. bool enable)
  4931. {
  4932. u32 orig, data;
  4933. orig = data = RREG32(HDP_HOST_PATH_CNTL);
  4934. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_HDP_MGCG))
  4935. data &= ~CLOCK_GATING_DIS;
  4936. else
  4937. data |= CLOCK_GATING_DIS;
  4938. if (orig != data)
  4939. WREG32(HDP_HOST_PATH_CNTL, data);
  4940. }
  4941. static void cik_enable_hdp_ls(struct radeon_device *rdev,
  4942. bool enable)
  4943. {
  4944. u32 orig, data;
  4945. orig = data = RREG32(HDP_MEM_POWER_LS);
  4946. if (enable && (rdev->cg_flags & RADEON_CG_SUPPORT_HDP_LS))
  4947. data |= HDP_LS_ENABLE;
  4948. else
  4949. data &= ~HDP_LS_ENABLE;
  4950. if (orig != data)
  4951. WREG32(HDP_MEM_POWER_LS, data);
  4952. }
  4953. void cik_update_cg(struct radeon_device *rdev,
  4954. u32 block, bool enable)
  4955. {
  4956. if (block & RADEON_CG_BLOCK_GFX) {
  4957. cik_enable_gui_idle_interrupt(rdev, false);
  4958. /* order matters! */
  4959. if (enable) {
  4960. cik_enable_mgcg(rdev, true);
  4961. cik_enable_cgcg(rdev, true);
  4962. } else {
  4963. cik_enable_cgcg(rdev, false);
  4964. cik_enable_mgcg(rdev, false);
  4965. }
  4966. cik_enable_gui_idle_interrupt(rdev, true);
  4967. }
  4968. if (block & RADEON_CG_BLOCK_MC) {
  4969. if (!(rdev->flags & RADEON_IS_IGP)) {
  4970. cik_enable_mc_mgcg(rdev, enable);
  4971. cik_enable_mc_ls(rdev, enable);
  4972. }
  4973. }
  4974. if (block & RADEON_CG_BLOCK_SDMA) {
  4975. cik_enable_sdma_mgcg(rdev, enable);
  4976. cik_enable_sdma_mgls(rdev, enable);
  4977. }
  4978. if (block & RADEON_CG_BLOCK_BIF) {
  4979. cik_enable_bif_mgls(rdev, enable);
  4980. }
  4981. if (block & RADEON_CG_BLOCK_UVD) {
  4982. if (rdev->has_uvd)
  4983. cik_enable_uvd_mgcg(rdev, enable);
  4984. }
  4985. if (block & RADEON_CG_BLOCK_HDP) {
  4986. cik_enable_hdp_mgcg(rdev, enable);
  4987. cik_enable_hdp_ls(rdev, enable);
  4988. }
  4989. }
  4990. static void cik_init_cg(struct radeon_device *rdev)
  4991. {
  4992. cik_update_cg(rdev, RADEON_CG_BLOCK_GFX, true);
  4993. if (rdev->has_uvd)
  4994. si_init_uvd_internal_cg(rdev);
  4995. cik_update_cg(rdev, (RADEON_CG_BLOCK_MC |
  4996. RADEON_CG_BLOCK_SDMA |
  4997. RADEON_CG_BLOCK_BIF |
  4998. RADEON_CG_BLOCK_UVD |
  4999. RADEON_CG_BLOCK_HDP), true);
  5000. }
  5001. static void cik_fini_cg(struct radeon_device *rdev)
  5002. {
  5003. cik_update_cg(rdev, (RADEON_CG_BLOCK_MC |
  5004. RADEON_CG_BLOCK_SDMA |
  5005. RADEON_CG_BLOCK_BIF |
  5006. RADEON_CG_BLOCK_UVD |
  5007. RADEON_CG_BLOCK_HDP), false);
  5008. cik_update_cg(rdev, RADEON_CG_BLOCK_GFX, false);
  5009. }
  5010. static void cik_enable_sck_slowdown_on_pu(struct radeon_device *rdev,
  5011. bool enable)
  5012. {
  5013. u32 data, orig;
  5014. orig = data = RREG32(RLC_PG_CNTL);
  5015. if (enable && (rdev->pg_flags & RADEON_PG_SUPPORT_RLC_SMU_HS))
  5016. data |= SMU_CLK_SLOWDOWN_ON_PU_ENABLE;
  5017. else
  5018. data &= ~SMU_CLK_SLOWDOWN_ON_PU_ENABLE;
  5019. if (orig != data)
  5020. WREG32(RLC_PG_CNTL, data);
  5021. }
  5022. static void cik_enable_sck_slowdown_on_pd(struct radeon_device *rdev,
  5023. bool enable)
  5024. {
  5025. u32 data, orig;
  5026. orig = data = RREG32(RLC_PG_CNTL);
  5027. if (enable && (rdev->pg_flags & RADEON_PG_SUPPORT_RLC_SMU_HS))
  5028. data |= SMU_CLK_SLOWDOWN_ON_PD_ENABLE;
  5029. else
  5030. data &= ~SMU_CLK_SLOWDOWN_ON_PD_ENABLE;
  5031. if (orig != data)
  5032. WREG32(RLC_PG_CNTL, data);
  5033. }
  5034. static void cik_enable_cp_pg(struct radeon_device *rdev, bool enable)
  5035. {
  5036. u32 data, orig;
  5037. orig = data = RREG32(RLC_PG_CNTL);
  5038. if (enable && (rdev->pg_flags & RADEON_PG_SUPPORT_CP))
  5039. data &= ~DISABLE_CP_PG;
  5040. else
  5041. data |= DISABLE_CP_PG;
  5042. if (orig != data)
  5043. WREG32(RLC_PG_CNTL, data);
  5044. }
  5045. static void cik_enable_gds_pg(struct radeon_device *rdev, bool enable)
  5046. {
  5047. u32 data, orig;
  5048. orig = data = RREG32(RLC_PG_CNTL);
  5049. if (enable && (rdev->pg_flags & RADEON_PG_SUPPORT_GDS))
  5050. data &= ~DISABLE_GDS_PG;
  5051. else
  5052. data |= DISABLE_GDS_PG;
  5053. if (orig != data)
  5054. WREG32(RLC_PG_CNTL, data);
  5055. }
  5056. #define CP_ME_TABLE_SIZE 96
  5057. #define CP_ME_TABLE_OFFSET 2048
  5058. #define CP_MEC_TABLE_OFFSET 4096
  5059. void cik_init_cp_pg_table(struct radeon_device *rdev)
  5060. {
  5061. const __be32 *fw_data;
  5062. volatile u32 *dst_ptr;
  5063. int me, i, max_me = 4;
  5064. u32 bo_offset = 0;
  5065. u32 table_offset;
  5066. if (rdev->family == CHIP_KAVERI)
  5067. max_me = 5;
  5068. if (rdev->rlc.cp_table_ptr == NULL)
  5069. return;
  5070. /* write the cp table buffer */
  5071. dst_ptr = rdev->rlc.cp_table_ptr;
  5072. for (me = 0; me < max_me; me++) {
  5073. if (me == 0) {
  5074. fw_data = (const __be32 *)rdev->ce_fw->data;
  5075. table_offset = CP_ME_TABLE_OFFSET;
  5076. } else if (me == 1) {
  5077. fw_data = (const __be32 *)rdev->pfp_fw->data;
  5078. table_offset = CP_ME_TABLE_OFFSET;
  5079. } else if (me == 2) {
  5080. fw_data = (const __be32 *)rdev->me_fw->data;
  5081. table_offset = CP_ME_TABLE_OFFSET;
  5082. } else {
  5083. fw_data = (const __be32 *)rdev->mec_fw->data;
  5084. table_offset = CP_MEC_TABLE_OFFSET;
  5085. }
  5086. for (i = 0; i < CP_ME_TABLE_SIZE; i ++) {
  5087. dst_ptr[bo_offset + i] = be32_to_cpu(fw_data[table_offset + i]);
  5088. }
  5089. bo_offset += CP_ME_TABLE_SIZE;
  5090. }
  5091. }
  5092. static void cik_enable_gfx_cgpg(struct radeon_device *rdev,
  5093. bool enable)
  5094. {
  5095. u32 data, orig;
  5096. if (enable && (rdev->pg_flags & RADEON_PG_SUPPORT_GFX_PG)) {
  5097. orig = data = RREG32(RLC_PG_CNTL);
  5098. data |= GFX_PG_ENABLE;
  5099. if (orig != data)
  5100. WREG32(RLC_PG_CNTL, data);
  5101. orig = data = RREG32(RLC_AUTO_PG_CTRL);
  5102. data |= AUTO_PG_EN;
  5103. if (orig != data)
  5104. WREG32(RLC_AUTO_PG_CTRL, data);
  5105. } else {
  5106. orig = data = RREG32(RLC_PG_CNTL);
  5107. data &= ~GFX_PG_ENABLE;
  5108. if (orig != data)
  5109. WREG32(RLC_PG_CNTL, data);
  5110. orig = data = RREG32(RLC_AUTO_PG_CTRL);
  5111. data &= ~AUTO_PG_EN;
  5112. if (orig != data)
  5113. WREG32(RLC_AUTO_PG_CTRL, data);
  5114. data = RREG32(DB_RENDER_CONTROL);
  5115. }
  5116. }
  5117. static u32 cik_get_cu_active_bitmap(struct radeon_device *rdev, u32 se, u32 sh)
  5118. {
  5119. u32 mask = 0, tmp, tmp1;
  5120. int i;
  5121. cik_select_se_sh(rdev, se, sh);
  5122. tmp = RREG32(CC_GC_SHADER_ARRAY_CONFIG);
  5123. tmp1 = RREG32(GC_USER_SHADER_ARRAY_CONFIG);
  5124. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  5125. tmp &= 0xffff0000;
  5126. tmp |= tmp1;
  5127. tmp >>= 16;
  5128. for (i = 0; i < rdev->config.cik.max_cu_per_sh; i ++) {
  5129. mask <<= 1;
  5130. mask |= 1;
  5131. }
  5132. return (~tmp) & mask;
  5133. }
  5134. static void cik_init_ao_cu_mask(struct radeon_device *rdev)
  5135. {
  5136. u32 i, j, k, active_cu_number = 0;
  5137. u32 mask, counter, cu_bitmap;
  5138. u32 tmp = 0;
  5139. for (i = 0; i < rdev->config.cik.max_shader_engines; i++) {
  5140. for (j = 0; j < rdev->config.cik.max_sh_per_se; j++) {
  5141. mask = 1;
  5142. cu_bitmap = 0;
  5143. counter = 0;
  5144. for (k = 0; k < rdev->config.cik.max_cu_per_sh; k ++) {
  5145. if (cik_get_cu_active_bitmap(rdev, i, j) & mask) {
  5146. if (counter < 2)
  5147. cu_bitmap |= mask;
  5148. counter ++;
  5149. }
  5150. mask <<= 1;
  5151. }
  5152. active_cu_number += counter;
  5153. tmp |= (cu_bitmap << (i * 16 + j * 8));
  5154. }
  5155. }
  5156. WREG32(RLC_PG_AO_CU_MASK, tmp);
  5157. tmp = RREG32(RLC_MAX_PG_CU);
  5158. tmp &= ~MAX_PU_CU_MASK;
  5159. tmp |= MAX_PU_CU(active_cu_number);
  5160. WREG32(RLC_MAX_PG_CU, tmp);
  5161. }
  5162. static void cik_enable_gfx_static_mgpg(struct radeon_device *rdev,
  5163. bool enable)
  5164. {
  5165. u32 data, orig;
  5166. orig = data = RREG32(RLC_PG_CNTL);
  5167. if (enable && (rdev->pg_flags & RADEON_PG_SUPPORT_GFX_SMG))
  5168. data |= STATIC_PER_CU_PG_ENABLE;
  5169. else
  5170. data &= ~STATIC_PER_CU_PG_ENABLE;
  5171. if (orig != data)
  5172. WREG32(RLC_PG_CNTL, data);
  5173. }
  5174. static void cik_enable_gfx_dynamic_mgpg(struct radeon_device *rdev,
  5175. bool enable)
  5176. {
  5177. u32 data, orig;
  5178. orig = data = RREG32(RLC_PG_CNTL);
  5179. if (enable && (rdev->pg_flags & RADEON_PG_SUPPORT_GFX_DMG))
  5180. data |= DYN_PER_CU_PG_ENABLE;
  5181. else
  5182. data &= ~DYN_PER_CU_PG_ENABLE;
  5183. if (orig != data)
  5184. WREG32(RLC_PG_CNTL, data);
  5185. }
  5186. #define RLC_SAVE_AND_RESTORE_STARTING_OFFSET 0x90
  5187. #define RLC_CLEAR_STATE_DESCRIPTOR_OFFSET 0x3D
  5188. static void cik_init_gfx_cgpg(struct radeon_device *rdev)
  5189. {
  5190. u32 data, orig;
  5191. u32 i;
  5192. if (rdev->rlc.cs_data) {
  5193. WREG32(RLC_GPM_SCRATCH_ADDR, RLC_CLEAR_STATE_DESCRIPTOR_OFFSET);
  5194. WREG32(RLC_GPM_SCRATCH_DATA, upper_32_bits(rdev->rlc.clear_state_gpu_addr));
  5195. WREG32(RLC_GPM_SCRATCH_DATA, lower_32_bits(rdev->rlc.clear_state_gpu_addr));
  5196. WREG32(RLC_GPM_SCRATCH_DATA, rdev->rlc.clear_state_size);
  5197. } else {
  5198. WREG32(RLC_GPM_SCRATCH_ADDR, RLC_CLEAR_STATE_DESCRIPTOR_OFFSET);
  5199. for (i = 0; i < 3; i++)
  5200. WREG32(RLC_GPM_SCRATCH_DATA, 0);
  5201. }
  5202. if (rdev->rlc.reg_list) {
  5203. WREG32(RLC_GPM_SCRATCH_ADDR, RLC_SAVE_AND_RESTORE_STARTING_OFFSET);
  5204. for (i = 0; i < rdev->rlc.reg_list_size; i++)
  5205. WREG32(RLC_GPM_SCRATCH_DATA, rdev->rlc.reg_list[i]);
  5206. }
  5207. orig = data = RREG32(RLC_PG_CNTL);
  5208. data |= GFX_PG_SRC;
  5209. if (orig != data)
  5210. WREG32(RLC_PG_CNTL, data);
  5211. WREG32(RLC_SAVE_AND_RESTORE_BASE, rdev->rlc.save_restore_gpu_addr >> 8);
  5212. WREG32(RLC_CP_TABLE_RESTORE, rdev->rlc.cp_table_gpu_addr >> 8);
  5213. data = RREG32(CP_RB_WPTR_POLL_CNTL);
  5214. data &= ~IDLE_POLL_COUNT_MASK;
  5215. data |= IDLE_POLL_COUNT(0x60);
  5216. WREG32(CP_RB_WPTR_POLL_CNTL, data);
  5217. data = 0x10101010;
  5218. WREG32(RLC_PG_DELAY, data);
  5219. data = RREG32(RLC_PG_DELAY_2);
  5220. data &= ~0xff;
  5221. data |= 0x3;
  5222. WREG32(RLC_PG_DELAY_2, data);
  5223. data = RREG32(RLC_AUTO_PG_CTRL);
  5224. data &= ~GRBM_REG_SGIT_MASK;
  5225. data |= GRBM_REG_SGIT(0x700);
  5226. WREG32(RLC_AUTO_PG_CTRL, data);
  5227. }
  5228. static void cik_update_gfx_pg(struct radeon_device *rdev, bool enable)
  5229. {
  5230. cik_enable_gfx_cgpg(rdev, enable);
  5231. cik_enable_gfx_static_mgpg(rdev, enable);
  5232. cik_enable_gfx_dynamic_mgpg(rdev, enable);
  5233. }
  5234. u32 cik_get_csb_size(struct radeon_device *rdev)
  5235. {
  5236. u32 count = 0;
  5237. const struct cs_section_def *sect = NULL;
  5238. const struct cs_extent_def *ext = NULL;
  5239. if (rdev->rlc.cs_data == NULL)
  5240. return 0;
  5241. /* begin clear state */
  5242. count += 2;
  5243. /* context control state */
  5244. count += 3;
  5245. for (sect = rdev->rlc.cs_data; sect->section != NULL; ++sect) {
  5246. for (ext = sect->section; ext->extent != NULL; ++ext) {
  5247. if (sect->id == SECT_CONTEXT)
  5248. count += 2 + ext->reg_count;
  5249. else
  5250. return 0;
  5251. }
  5252. }
  5253. /* pa_sc_raster_config/pa_sc_raster_config1 */
  5254. count += 4;
  5255. /* end clear state */
  5256. count += 2;
  5257. /* clear state */
  5258. count += 2;
  5259. return count;
  5260. }
  5261. void cik_get_csb_buffer(struct radeon_device *rdev, volatile u32 *buffer)
  5262. {
  5263. u32 count = 0, i;
  5264. const struct cs_section_def *sect = NULL;
  5265. const struct cs_extent_def *ext = NULL;
  5266. if (rdev->rlc.cs_data == NULL)
  5267. return;
  5268. if (buffer == NULL)
  5269. return;
  5270. buffer[count++] = PACKET3(PACKET3_PREAMBLE_CNTL, 0);
  5271. buffer[count++] = PACKET3_PREAMBLE_BEGIN_CLEAR_STATE;
  5272. buffer[count++] = PACKET3(PACKET3_CONTEXT_CONTROL, 1);
  5273. buffer[count++] = 0x80000000;
  5274. buffer[count++] = 0x80000000;
  5275. for (sect = rdev->rlc.cs_data; sect->section != NULL; ++sect) {
  5276. for (ext = sect->section; ext->extent != NULL; ++ext) {
  5277. if (sect->id == SECT_CONTEXT) {
  5278. buffer[count++] = PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count);
  5279. buffer[count++] = ext->reg_index - 0xa000;
  5280. for (i = 0; i < ext->reg_count; i++)
  5281. buffer[count++] = ext->extent[i];
  5282. } else {
  5283. return;
  5284. }
  5285. }
  5286. }
  5287. buffer[count++] = PACKET3(PACKET3_SET_CONTEXT_REG, 2);
  5288. buffer[count++] = PA_SC_RASTER_CONFIG - PACKET3_SET_CONTEXT_REG_START;
  5289. switch (rdev->family) {
  5290. case CHIP_BONAIRE:
  5291. buffer[count++] = 0x16000012;
  5292. buffer[count++] = 0x00000000;
  5293. break;
  5294. case CHIP_KAVERI:
  5295. buffer[count++] = 0x00000000; /* XXX */
  5296. buffer[count++] = 0x00000000;
  5297. break;
  5298. case CHIP_KABINI:
  5299. buffer[count++] = 0x00000000; /* XXX */
  5300. buffer[count++] = 0x00000000;
  5301. break;
  5302. default:
  5303. buffer[count++] = 0x00000000;
  5304. buffer[count++] = 0x00000000;
  5305. break;
  5306. }
  5307. buffer[count++] = PACKET3(PACKET3_PREAMBLE_CNTL, 0);
  5308. buffer[count++] = PACKET3_PREAMBLE_END_CLEAR_STATE;
  5309. buffer[count++] = PACKET3(PACKET3_CLEAR_STATE, 0);
  5310. buffer[count++] = 0;
  5311. }
  5312. static void cik_init_pg(struct radeon_device *rdev)
  5313. {
  5314. if (rdev->pg_flags) {
  5315. cik_enable_sck_slowdown_on_pu(rdev, true);
  5316. cik_enable_sck_slowdown_on_pd(rdev, true);
  5317. if (rdev->pg_flags & RADEON_PG_SUPPORT_GFX_PG) {
  5318. cik_init_gfx_cgpg(rdev);
  5319. cik_enable_cp_pg(rdev, true);
  5320. cik_enable_gds_pg(rdev, true);
  5321. }
  5322. cik_init_ao_cu_mask(rdev);
  5323. cik_update_gfx_pg(rdev, true);
  5324. }
  5325. }
  5326. static void cik_fini_pg(struct radeon_device *rdev)
  5327. {
  5328. if (rdev->pg_flags) {
  5329. cik_update_gfx_pg(rdev, false);
  5330. if (rdev->pg_flags & RADEON_PG_SUPPORT_GFX_PG) {
  5331. cik_enable_cp_pg(rdev, false);
  5332. cik_enable_gds_pg(rdev, false);
  5333. }
  5334. }
  5335. }
  5336. /*
  5337. * Interrupts
  5338. * Starting with r6xx, interrupts are handled via a ring buffer.
  5339. * Ring buffers are areas of GPU accessible memory that the GPU
  5340. * writes interrupt vectors into and the host reads vectors out of.
  5341. * There is a rptr (read pointer) that determines where the
  5342. * host is currently reading, and a wptr (write pointer)
  5343. * which determines where the GPU has written. When the
  5344. * pointers are equal, the ring is idle. When the GPU
  5345. * writes vectors to the ring buffer, it increments the
  5346. * wptr. When there is an interrupt, the host then starts
  5347. * fetching commands and processing them until the pointers are
  5348. * equal again at which point it updates the rptr.
  5349. */
  5350. /**
  5351. * cik_enable_interrupts - Enable the interrupt ring buffer
  5352. *
  5353. * @rdev: radeon_device pointer
  5354. *
  5355. * Enable the interrupt ring buffer (CIK).
  5356. */
  5357. static void cik_enable_interrupts(struct radeon_device *rdev)
  5358. {
  5359. u32 ih_cntl = RREG32(IH_CNTL);
  5360. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  5361. ih_cntl |= ENABLE_INTR;
  5362. ih_rb_cntl |= IH_RB_ENABLE;
  5363. WREG32(IH_CNTL, ih_cntl);
  5364. WREG32(IH_RB_CNTL, ih_rb_cntl);
  5365. rdev->ih.enabled = true;
  5366. }
  5367. /**
  5368. * cik_disable_interrupts - Disable the interrupt ring buffer
  5369. *
  5370. * @rdev: radeon_device pointer
  5371. *
  5372. * Disable the interrupt ring buffer (CIK).
  5373. */
  5374. static void cik_disable_interrupts(struct radeon_device *rdev)
  5375. {
  5376. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  5377. u32 ih_cntl = RREG32(IH_CNTL);
  5378. ih_rb_cntl &= ~IH_RB_ENABLE;
  5379. ih_cntl &= ~ENABLE_INTR;
  5380. WREG32(IH_RB_CNTL, ih_rb_cntl);
  5381. WREG32(IH_CNTL, ih_cntl);
  5382. /* set rptr, wptr to 0 */
  5383. WREG32(IH_RB_RPTR, 0);
  5384. WREG32(IH_RB_WPTR, 0);
  5385. rdev->ih.enabled = false;
  5386. rdev->ih.rptr = 0;
  5387. }
  5388. /**
  5389. * cik_disable_interrupt_state - Disable all interrupt sources
  5390. *
  5391. * @rdev: radeon_device pointer
  5392. *
  5393. * Clear all interrupt enable bits used by the driver (CIK).
  5394. */
  5395. static void cik_disable_interrupt_state(struct radeon_device *rdev)
  5396. {
  5397. u32 tmp;
  5398. /* gfx ring */
  5399. tmp = RREG32(CP_INT_CNTL_RING0) &
  5400. (CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  5401. WREG32(CP_INT_CNTL_RING0, tmp);
  5402. /* sdma */
  5403. tmp = RREG32(SDMA0_CNTL + SDMA0_REGISTER_OFFSET) & ~TRAP_ENABLE;
  5404. WREG32(SDMA0_CNTL + SDMA0_REGISTER_OFFSET, tmp);
  5405. tmp = RREG32(SDMA0_CNTL + SDMA1_REGISTER_OFFSET) & ~TRAP_ENABLE;
  5406. WREG32(SDMA0_CNTL + SDMA1_REGISTER_OFFSET, tmp);
  5407. /* compute queues */
  5408. WREG32(CP_ME1_PIPE0_INT_CNTL, 0);
  5409. WREG32(CP_ME1_PIPE1_INT_CNTL, 0);
  5410. WREG32(CP_ME1_PIPE2_INT_CNTL, 0);
  5411. WREG32(CP_ME1_PIPE3_INT_CNTL, 0);
  5412. WREG32(CP_ME2_PIPE0_INT_CNTL, 0);
  5413. WREG32(CP_ME2_PIPE1_INT_CNTL, 0);
  5414. WREG32(CP_ME2_PIPE2_INT_CNTL, 0);
  5415. WREG32(CP_ME2_PIPE3_INT_CNTL, 0);
  5416. /* grbm */
  5417. WREG32(GRBM_INT_CNTL, 0);
  5418. /* vline/vblank, etc. */
  5419. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  5420. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  5421. if (rdev->num_crtc >= 4) {
  5422. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  5423. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  5424. }
  5425. if (rdev->num_crtc >= 6) {
  5426. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  5427. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  5428. }
  5429. /* dac hotplug */
  5430. WREG32(DAC_AUTODETECT_INT_CONTROL, 0);
  5431. /* digital hotplug */
  5432. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  5433. WREG32(DC_HPD1_INT_CONTROL, tmp);
  5434. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  5435. WREG32(DC_HPD2_INT_CONTROL, tmp);
  5436. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  5437. WREG32(DC_HPD3_INT_CONTROL, tmp);
  5438. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  5439. WREG32(DC_HPD4_INT_CONTROL, tmp);
  5440. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  5441. WREG32(DC_HPD5_INT_CONTROL, tmp);
  5442. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  5443. WREG32(DC_HPD6_INT_CONTROL, tmp);
  5444. }
  5445. /**
  5446. * cik_irq_init - init and enable the interrupt ring
  5447. *
  5448. * @rdev: radeon_device pointer
  5449. *
  5450. * Allocate a ring buffer for the interrupt controller,
  5451. * enable the RLC, disable interrupts, enable the IH
  5452. * ring buffer and enable it (CIK).
  5453. * Called at device load and reume.
  5454. * Returns 0 for success, errors for failure.
  5455. */
  5456. static int cik_irq_init(struct radeon_device *rdev)
  5457. {
  5458. int ret = 0;
  5459. int rb_bufsz;
  5460. u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
  5461. /* allocate ring */
  5462. ret = r600_ih_ring_alloc(rdev);
  5463. if (ret)
  5464. return ret;
  5465. /* disable irqs */
  5466. cik_disable_interrupts(rdev);
  5467. /* init rlc */
  5468. ret = cik_rlc_resume(rdev);
  5469. if (ret) {
  5470. r600_ih_ring_fini(rdev);
  5471. return ret;
  5472. }
  5473. /* setup interrupt control */
  5474. /* XXX this should actually be a bus address, not an MC address. same on older asics */
  5475. WREG32(INTERRUPT_CNTL2, rdev->ih.gpu_addr >> 8);
  5476. interrupt_cntl = RREG32(INTERRUPT_CNTL);
  5477. /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi
  5478. * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN
  5479. */
  5480. interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE;
  5481. /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */
  5482. interrupt_cntl &= ~IH_REQ_NONSNOOP_EN;
  5483. WREG32(INTERRUPT_CNTL, interrupt_cntl);
  5484. WREG32(IH_RB_BASE, rdev->ih.gpu_addr >> 8);
  5485. rb_bufsz = order_base_2(rdev->ih.ring_size / 4);
  5486. ih_rb_cntl = (IH_WPTR_OVERFLOW_ENABLE |
  5487. IH_WPTR_OVERFLOW_CLEAR |
  5488. (rb_bufsz << 1));
  5489. if (rdev->wb.enabled)
  5490. ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE;
  5491. /* set the writeback address whether it's enabled or not */
  5492. WREG32(IH_RB_WPTR_ADDR_LO, (rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFFFFFFFC);
  5493. WREG32(IH_RB_WPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFF);
  5494. WREG32(IH_RB_CNTL, ih_rb_cntl);
  5495. /* set rptr, wptr to 0 */
  5496. WREG32(IH_RB_RPTR, 0);
  5497. WREG32(IH_RB_WPTR, 0);
  5498. /* Default settings for IH_CNTL (disabled at first) */
  5499. ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10) | MC_VMID(0);
  5500. /* RPTR_REARM only works if msi's are enabled */
  5501. if (rdev->msi_enabled)
  5502. ih_cntl |= RPTR_REARM;
  5503. WREG32(IH_CNTL, ih_cntl);
  5504. /* force the active interrupt state to all disabled */
  5505. cik_disable_interrupt_state(rdev);
  5506. pci_set_master(rdev->pdev);
  5507. /* enable irqs */
  5508. cik_enable_interrupts(rdev);
  5509. return ret;
  5510. }
  5511. /**
  5512. * cik_irq_set - enable/disable interrupt sources
  5513. *
  5514. * @rdev: radeon_device pointer
  5515. *
  5516. * Enable interrupt sources on the GPU (vblanks, hpd,
  5517. * etc.) (CIK).
  5518. * Returns 0 for success, errors for failure.
  5519. */
  5520. int cik_irq_set(struct radeon_device *rdev)
  5521. {
  5522. u32 cp_int_cntl;
  5523. u32 cp_m1p0, cp_m1p1, cp_m1p2, cp_m1p3;
  5524. u32 cp_m2p0, cp_m2p1, cp_m2p2, cp_m2p3;
  5525. u32 crtc1 = 0, crtc2 = 0, crtc3 = 0, crtc4 = 0, crtc5 = 0, crtc6 = 0;
  5526. u32 hpd1, hpd2, hpd3, hpd4, hpd5, hpd6;
  5527. u32 grbm_int_cntl = 0;
  5528. u32 dma_cntl, dma_cntl1;
  5529. u32 thermal_int;
  5530. if (!rdev->irq.installed) {
  5531. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  5532. return -EINVAL;
  5533. }
  5534. /* don't enable anything if the ih is disabled */
  5535. if (!rdev->ih.enabled) {
  5536. cik_disable_interrupts(rdev);
  5537. /* force the active interrupt state to all disabled */
  5538. cik_disable_interrupt_state(rdev);
  5539. return 0;
  5540. }
  5541. cp_int_cntl = RREG32(CP_INT_CNTL_RING0) &
  5542. (CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  5543. cp_int_cntl |= PRIV_INSTR_INT_ENABLE | PRIV_REG_INT_ENABLE;
  5544. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  5545. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  5546. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  5547. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  5548. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  5549. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  5550. dma_cntl = RREG32(SDMA0_CNTL + SDMA0_REGISTER_OFFSET) & ~TRAP_ENABLE;
  5551. dma_cntl1 = RREG32(SDMA0_CNTL + SDMA1_REGISTER_OFFSET) & ~TRAP_ENABLE;
  5552. cp_m1p0 = RREG32(CP_ME1_PIPE0_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  5553. cp_m1p1 = RREG32(CP_ME1_PIPE1_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  5554. cp_m1p2 = RREG32(CP_ME1_PIPE2_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  5555. cp_m1p3 = RREG32(CP_ME1_PIPE3_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  5556. cp_m2p0 = RREG32(CP_ME2_PIPE0_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  5557. cp_m2p1 = RREG32(CP_ME2_PIPE1_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  5558. cp_m2p2 = RREG32(CP_ME2_PIPE2_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  5559. cp_m2p3 = RREG32(CP_ME2_PIPE3_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  5560. if (rdev->flags & RADEON_IS_IGP)
  5561. thermal_int = RREG32_SMC(CG_THERMAL_INT_CTRL) &
  5562. ~(THERM_INTH_MASK | THERM_INTL_MASK);
  5563. else
  5564. thermal_int = RREG32_SMC(CG_THERMAL_INT) &
  5565. ~(THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW);
  5566. /* enable CP interrupts on all rings */
  5567. if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
  5568. DRM_DEBUG("cik_irq_set: sw int gfx\n");
  5569. cp_int_cntl |= TIME_STAMP_INT_ENABLE;
  5570. }
  5571. if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_CP1_INDEX])) {
  5572. struct radeon_ring *ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  5573. DRM_DEBUG("si_irq_set: sw int cp1\n");
  5574. if (ring->me == 1) {
  5575. switch (ring->pipe) {
  5576. case 0:
  5577. cp_m1p0 |= TIME_STAMP_INT_ENABLE;
  5578. break;
  5579. case 1:
  5580. cp_m1p1 |= TIME_STAMP_INT_ENABLE;
  5581. break;
  5582. case 2:
  5583. cp_m1p2 |= TIME_STAMP_INT_ENABLE;
  5584. break;
  5585. case 3:
  5586. cp_m1p2 |= TIME_STAMP_INT_ENABLE;
  5587. break;
  5588. default:
  5589. DRM_DEBUG("si_irq_set: sw int cp1 invalid pipe %d\n", ring->pipe);
  5590. break;
  5591. }
  5592. } else if (ring->me == 2) {
  5593. switch (ring->pipe) {
  5594. case 0:
  5595. cp_m2p0 |= TIME_STAMP_INT_ENABLE;
  5596. break;
  5597. case 1:
  5598. cp_m2p1 |= TIME_STAMP_INT_ENABLE;
  5599. break;
  5600. case 2:
  5601. cp_m2p2 |= TIME_STAMP_INT_ENABLE;
  5602. break;
  5603. case 3:
  5604. cp_m2p2 |= TIME_STAMP_INT_ENABLE;
  5605. break;
  5606. default:
  5607. DRM_DEBUG("si_irq_set: sw int cp1 invalid pipe %d\n", ring->pipe);
  5608. break;
  5609. }
  5610. } else {
  5611. DRM_DEBUG("si_irq_set: sw int cp1 invalid me %d\n", ring->me);
  5612. }
  5613. }
  5614. if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_CP2_INDEX])) {
  5615. struct radeon_ring *ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  5616. DRM_DEBUG("si_irq_set: sw int cp2\n");
  5617. if (ring->me == 1) {
  5618. switch (ring->pipe) {
  5619. case 0:
  5620. cp_m1p0 |= TIME_STAMP_INT_ENABLE;
  5621. break;
  5622. case 1:
  5623. cp_m1p1 |= TIME_STAMP_INT_ENABLE;
  5624. break;
  5625. case 2:
  5626. cp_m1p2 |= TIME_STAMP_INT_ENABLE;
  5627. break;
  5628. case 3:
  5629. cp_m1p2 |= TIME_STAMP_INT_ENABLE;
  5630. break;
  5631. default:
  5632. DRM_DEBUG("si_irq_set: sw int cp2 invalid pipe %d\n", ring->pipe);
  5633. break;
  5634. }
  5635. } else if (ring->me == 2) {
  5636. switch (ring->pipe) {
  5637. case 0:
  5638. cp_m2p0 |= TIME_STAMP_INT_ENABLE;
  5639. break;
  5640. case 1:
  5641. cp_m2p1 |= TIME_STAMP_INT_ENABLE;
  5642. break;
  5643. case 2:
  5644. cp_m2p2 |= TIME_STAMP_INT_ENABLE;
  5645. break;
  5646. case 3:
  5647. cp_m2p2 |= TIME_STAMP_INT_ENABLE;
  5648. break;
  5649. default:
  5650. DRM_DEBUG("si_irq_set: sw int cp2 invalid pipe %d\n", ring->pipe);
  5651. break;
  5652. }
  5653. } else {
  5654. DRM_DEBUG("si_irq_set: sw int cp2 invalid me %d\n", ring->me);
  5655. }
  5656. }
  5657. if (atomic_read(&rdev->irq.ring_int[R600_RING_TYPE_DMA_INDEX])) {
  5658. DRM_DEBUG("cik_irq_set: sw int dma\n");
  5659. dma_cntl |= TRAP_ENABLE;
  5660. }
  5661. if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_DMA1_INDEX])) {
  5662. DRM_DEBUG("cik_irq_set: sw int dma1\n");
  5663. dma_cntl1 |= TRAP_ENABLE;
  5664. }
  5665. if (rdev->irq.crtc_vblank_int[0] ||
  5666. atomic_read(&rdev->irq.pflip[0])) {
  5667. DRM_DEBUG("cik_irq_set: vblank 0\n");
  5668. crtc1 |= VBLANK_INTERRUPT_MASK;
  5669. }
  5670. if (rdev->irq.crtc_vblank_int[1] ||
  5671. atomic_read(&rdev->irq.pflip[1])) {
  5672. DRM_DEBUG("cik_irq_set: vblank 1\n");
  5673. crtc2 |= VBLANK_INTERRUPT_MASK;
  5674. }
  5675. if (rdev->irq.crtc_vblank_int[2] ||
  5676. atomic_read(&rdev->irq.pflip[2])) {
  5677. DRM_DEBUG("cik_irq_set: vblank 2\n");
  5678. crtc3 |= VBLANK_INTERRUPT_MASK;
  5679. }
  5680. if (rdev->irq.crtc_vblank_int[3] ||
  5681. atomic_read(&rdev->irq.pflip[3])) {
  5682. DRM_DEBUG("cik_irq_set: vblank 3\n");
  5683. crtc4 |= VBLANK_INTERRUPT_MASK;
  5684. }
  5685. if (rdev->irq.crtc_vblank_int[4] ||
  5686. atomic_read(&rdev->irq.pflip[4])) {
  5687. DRM_DEBUG("cik_irq_set: vblank 4\n");
  5688. crtc5 |= VBLANK_INTERRUPT_MASK;
  5689. }
  5690. if (rdev->irq.crtc_vblank_int[5] ||
  5691. atomic_read(&rdev->irq.pflip[5])) {
  5692. DRM_DEBUG("cik_irq_set: vblank 5\n");
  5693. crtc6 |= VBLANK_INTERRUPT_MASK;
  5694. }
  5695. if (rdev->irq.hpd[0]) {
  5696. DRM_DEBUG("cik_irq_set: hpd 1\n");
  5697. hpd1 |= DC_HPDx_INT_EN;
  5698. }
  5699. if (rdev->irq.hpd[1]) {
  5700. DRM_DEBUG("cik_irq_set: hpd 2\n");
  5701. hpd2 |= DC_HPDx_INT_EN;
  5702. }
  5703. if (rdev->irq.hpd[2]) {
  5704. DRM_DEBUG("cik_irq_set: hpd 3\n");
  5705. hpd3 |= DC_HPDx_INT_EN;
  5706. }
  5707. if (rdev->irq.hpd[3]) {
  5708. DRM_DEBUG("cik_irq_set: hpd 4\n");
  5709. hpd4 |= DC_HPDx_INT_EN;
  5710. }
  5711. if (rdev->irq.hpd[4]) {
  5712. DRM_DEBUG("cik_irq_set: hpd 5\n");
  5713. hpd5 |= DC_HPDx_INT_EN;
  5714. }
  5715. if (rdev->irq.hpd[5]) {
  5716. DRM_DEBUG("cik_irq_set: hpd 6\n");
  5717. hpd6 |= DC_HPDx_INT_EN;
  5718. }
  5719. if (rdev->irq.dpm_thermal) {
  5720. DRM_DEBUG("dpm thermal\n");
  5721. if (rdev->flags & RADEON_IS_IGP)
  5722. thermal_int |= THERM_INTH_MASK | THERM_INTL_MASK;
  5723. else
  5724. thermal_int |= THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW;
  5725. }
  5726. WREG32(CP_INT_CNTL_RING0, cp_int_cntl);
  5727. WREG32(SDMA0_CNTL + SDMA0_REGISTER_OFFSET, dma_cntl);
  5728. WREG32(SDMA0_CNTL + SDMA1_REGISTER_OFFSET, dma_cntl1);
  5729. WREG32(CP_ME1_PIPE0_INT_CNTL, cp_m1p0);
  5730. WREG32(CP_ME1_PIPE1_INT_CNTL, cp_m1p1);
  5731. WREG32(CP_ME1_PIPE2_INT_CNTL, cp_m1p2);
  5732. WREG32(CP_ME1_PIPE3_INT_CNTL, cp_m1p3);
  5733. WREG32(CP_ME2_PIPE0_INT_CNTL, cp_m2p0);
  5734. WREG32(CP_ME2_PIPE1_INT_CNTL, cp_m2p1);
  5735. WREG32(CP_ME2_PIPE2_INT_CNTL, cp_m2p2);
  5736. WREG32(CP_ME2_PIPE3_INT_CNTL, cp_m2p3);
  5737. WREG32(GRBM_INT_CNTL, grbm_int_cntl);
  5738. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, crtc1);
  5739. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, crtc2);
  5740. if (rdev->num_crtc >= 4) {
  5741. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, crtc3);
  5742. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, crtc4);
  5743. }
  5744. if (rdev->num_crtc >= 6) {
  5745. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, crtc5);
  5746. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, crtc6);
  5747. }
  5748. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  5749. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  5750. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  5751. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  5752. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  5753. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  5754. if (rdev->flags & RADEON_IS_IGP)
  5755. WREG32_SMC(CG_THERMAL_INT_CTRL, thermal_int);
  5756. else
  5757. WREG32_SMC(CG_THERMAL_INT, thermal_int);
  5758. return 0;
  5759. }
  5760. /**
  5761. * cik_irq_ack - ack interrupt sources
  5762. *
  5763. * @rdev: radeon_device pointer
  5764. *
  5765. * Ack interrupt sources on the GPU (vblanks, hpd,
  5766. * etc.) (CIK). Certain interrupts sources are sw
  5767. * generated and do not require an explicit ack.
  5768. */
  5769. static inline void cik_irq_ack(struct radeon_device *rdev)
  5770. {
  5771. u32 tmp;
  5772. rdev->irq.stat_regs.cik.disp_int = RREG32(DISP_INTERRUPT_STATUS);
  5773. rdev->irq.stat_regs.cik.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  5774. rdev->irq.stat_regs.cik.disp_int_cont2 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE2);
  5775. rdev->irq.stat_regs.cik.disp_int_cont3 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE3);
  5776. rdev->irq.stat_regs.cik.disp_int_cont4 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE4);
  5777. rdev->irq.stat_regs.cik.disp_int_cont5 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE5);
  5778. rdev->irq.stat_regs.cik.disp_int_cont6 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE6);
  5779. if (rdev->irq.stat_regs.cik.disp_int & LB_D1_VBLANK_INTERRUPT)
  5780. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VBLANK_ACK);
  5781. if (rdev->irq.stat_regs.cik.disp_int & LB_D1_VLINE_INTERRUPT)
  5782. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VLINE_ACK);
  5783. if (rdev->irq.stat_regs.cik.disp_int_cont & LB_D2_VBLANK_INTERRUPT)
  5784. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VBLANK_ACK);
  5785. if (rdev->irq.stat_regs.cik.disp_int_cont & LB_D2_VLINE_INTERRUPT)
  5786. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VLINE_ACK);
  5787. if (rdev->num_crtc >= 4) {
  5788. if (rdev->irq.stat_regs.cik.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT)
  5789. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VBLANK_ACK);
  5790. if (rdev->irq.stat_regs.cik.disp_int_cont2 & LB_D3_VLINE_INTERRUPT)
  5791. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VLINE_ACK);
  5792. if (rdev->irq.stat_regs.cik.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT)
  5793. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VBLANK_ACK);
  5794. if (rdev->irq.stat_regs.cik.disp_int_cont3 & LB_D4_VLINE_INTERRUPT)
  5795. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VLINE_ACK);
  5796. }
  5797. if (rdev->num_crtc >= 6) {
  5798. if (rdev->irq.stat_regs.cik.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT)
  5799. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VBLANK_ACK);
  5800. if (rdev->irq.stat_regs.cik.disp_int_cont4 & LB_D5_VLINE_INTERRUPT)
  5801. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VLINE_ACK);
  5802. if (rdev->irq.stat_regs.cik.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT)
  5803. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VBLANK_ACK);
  5804. if (rdev->irq.stat_regs.cik.disp_int_cont5 & LB_D6_VLINE_INTERRUPT)
  5805. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VLINE_ACK);
  5806. }
  5807. if (rdev->irq.stat_regs.cik.disp_int & DC_HPD1_INTERRUPT) {
  5808. tmp = RREG32(DC_HPD1_INT_CONTROL);
  5809. tmp |= DC_HPDx_INT_ACK;
  5810. WREG32(DC_HPD1_INT_CONTROL, tmp);
  5811. }
  5812. if (rdev->irq.stat_regs.cik.disp_int_cont & DC_HPD2_INTERRUPT) {
  5813. tmp = RREG32(DC_HPD2_INT_CONTROL);
  5814. tmp |= DC_HPDx_INT_ACK;
  5815. WREG32(DC_HPD2_INT_CONTROL, tmp);
  5816. }
  5817. if (rdev->irq.stat_regs.cik.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  5818. tmp = RREG32(DC_HPD3_INT_CONTROL);
  5819. tmp |= DC_HPDx_INT_ACK;
  5820. WREG32(DC_HPD3_INT_CONTROL, tmp);
  5821. }
  5822. if (rdev->irq.stat_regs.cik.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  5823. tmp = RREG32(DC_HPD4_INT_CONTROL);
  5824. tmp |= DC_HPDx_INT_ACK;
  5825. WREG32(DC_HPD4_INT_CONTROL, tmp);
  5826. }
  5827. if (rdev->irq.stat_regs.cik.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  5828. tmp = RREG32(DC_HPD5_INT_CONTROL);
  5829. tmp |= DC_HPDx_INT_ACK;
  5830. WREG32(DC_HPD5_INT_CONTROL, tmp);
  5831. }
  5832. if (rdev->irq.stat_regs.cik.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  5833. tmp = RREG32(DC_HPD5_INT_CONTROL);
  5834. tmp |= DC_HPDx_INT_ACK;
  5835. WREG32(DC_HPD6_INT_CONTROL, tmp);
  5836. }
  5837. }
  5838. /**
  5839. * cik_irq_disable - disable interrupts
  5840. *
  5841. * @rdev: radeon_device pointer
  5842. *
  5843. * Disable interrupts on the hw (CIK).
  5844. */
  5845. static void cik_irq_disable(struct radeon_device *rdev)
  5846. {
  5847. cik_disable_interrupts(rdev);
  5848. /* Wait and acknowledge irq */
  5849. mdelay(1);
  5850. cik_irq_ack(rdev);
  5851. cik_disable_interrupt_state(rdev);
  5852. }
  5853. /**
  5854. * cik_irq_disable - disable interrupts for suspend
  5855. *
  5856. * @rdev: radeon_device pointer
  5857. *
  5858. * Disable interrupts and stop the RLC (CIK).
  5859. * Used for suspend.
  5860. */
  5861. static void cik_irq_suspend(struct radeon_device *rdev)
  5862. {
  5863. cik_irq_disable(rdev);
  5864. cik_rlc_stop(rdev);
  5865. }
  5866. /**
  5867. * cik_irq_fini - tear down interrupt support
  5868. *
  5869. * @rdev: radeon_device pointer
  5870. *
  5871. * Disable interrupts on the hw and free the IH ring
  5872. * buffer (CIK).
  5873. * Used for driver unload.
  5874. */
  5875. static void cik_irq_fini(struct radeon_device *rdev)
  5876. {
  5877. cik_irq_suspend(rdev);
  5878. r600_ih_ring_fini(rdev);
  5879. }
  5880. /**
  5881. * cik_get_ih_wptr - get the IH ring buffer wptr
  5882. *
  5883. * @rdev: radeon_device pointer
  5884. *
  5885. * Get the IH ring buffer wptr from either the register
  5886. * or the writeback memory buffer (CIK). Also check for
  5887. * ring buffer overflow and deal with it.
  5888. * Used by cik_irq_process().
  5889. * Returns the value of the wptr.
  5890. */
  5891. static inline u32 cik_get_ih_wptr(struct radeon_device *rdev)
  5892. {
  5893. u32 wptr, tmp;
  5894. if (rdev->wb.enabled)
  5895. wptr = le32_to_cpu(rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4]);
  5896. else
  5897. wptr = RREG32(IH_RB_WPTR);
  5898. if (wptr & RB_OVERFLOW) {
  5899. /* When a ring buffer overflow happen start parsing interrupt
  5900. * from the last not overwritten vector (wptr + 16). Hopefully
  5901. * this should allow us to catchup.
  5902. */
  5903. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
  5904. wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
  5905. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  5906. tmp = RREG32(IH_RB_CNTL);
  5907. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  5908. WREG32(IH_RB_CNTL, tmp);
  5909. }
  5910. return (wptr & rdev->ih.ptr_mask);
  5911. }
  5912. /* CIK IV Ring
  5913. * Each IV ring entry is 128 bits:
  5914. * [7:0] - interrupt source id
  5915. * [31:8] - reserved
  5916. * [59:32] - interrupt source data
  5917. * [63:60] - reserved
  5918. * [71:64] - RINGID
  5919. * CP:
  5920. * ME_ID [1:0], PIPE_ID[1:0], QUEUE_ID[2:0]
  5921. * QUEUE_ID - for compute, which of the 8 queues owned by the dispatcher
  5922. * - for gfx, hw shader state (0=PS...5=LS, 6=CS)
  5923. * ME_ID - 0 = gfx, 1 = first 4 CS pipes, 2 = second 4 CS pipes
  5924. * PIPE_ID - ME0 0=3D
  5925. * - ME1&2 compute dispatcher (4 pipes each)
  5926. * SDMA:
  5927. * INSTANCE_ID [1:0], QUEUE_ID[1:0]
  5928. * INSTANCE_ID - 0 = sdma0, 1 = sdma1
  5929. * QUEUE_ID - 0 = gfx, 1 = rlc0, 2 = rlc1
  5930. * [79:72] - VMID
  5931. * [95:80] - PASID
  5932. * [127:96] - reserved
  5933. */
  5934. /**
  5935. * cik_irq_process - interrupt handler
  5936. *
  5937. * @rdev: radeon_device pointer
  5938. *
  5939. * Interrupt hander (CIK). Walk the IH ring,
  5940. * ack interrupts and schedule work to handle
  5941. * interrupt events.
  5942. * Returns irq process return code.
  5943. */
  5944. int cik_irq_process(struct radeon_device *rdev)
  5945. {
  5946. struct radeon_ring *cp1_ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  5947. struct radeon_ring *cp2_ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  5948. u32 wptr;
  5949. u32 rptr;
  5950. u32 src_id, src_data, ring_id;
  5951. u8 me_id, pipe_id, queue_id;
  5952. u32 ring_index;
  5953. bool queue_hotplug = false;
  5954. bool queue_reset = false;
  5955. u32 addr, status, mc_client;
  5956. bool queue_thermal = false;
  5957. if (!rdev->ih.enabled || rdev->shutdown)
  5958. return IRQ_NONE;
  5959. wptr = cik_get_ih_wptr(rdev);
  5960. restart_ih:
  5961. /* is somebody else already processing irqs? */
  5962. if (atomic_xchg(&rdev->ih.lock, 1))
  5963. return IRQ_NONE;
  5964. rptr = rdev->ih.rptr;
  5965. DRM_DEBUG("cik_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  5966. /* Order reading of wptr vs. reading of IH ring data */
  5967. rmb();
  5968. /* display interrupts */
  5969. cik_irq_ack(rdev);
  5970. while (rptr != wptr) {
  5971. /* wptr/rptr are in bytes! */
  5972. ring_index = rptr / 4;
  5973. src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff;
  5974. src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff;
  5975. ring_id = le32_to_cpu(rdev->ih.ring[ring_index + 2]) & 0xff;
  5976. switch (src_id) {
  5977. case 1: /* D1 vblank/vline */
  5978. switch (src_data) {
  5979. case 0: /* D1 vblank */
  5980. if (rdev->irq.stat_regs.cik.disp_int & LB_D1_VBLANK_INTERRUPT) {
  5981. if (rdev->irq.crtc_vblank_int[0]) {
  5982. drm_handle_vblank(rdev->ddev, 0);
  5983. rdev->pm.vblank_sync = true;
  5984. wake_up(&rdev->irq.vblank_queue);
  5985. }
  5986. if (atomic_read(&rdev->irq.pflip[0]))
  5987. radeon_crtc_handle_flip(rdev, 0);
  5988. rdev->irq.stat_regs.cik.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  5989. DRM_DEBUG("IH: D1 vblank\n");
  5990. }
  5991. break;
  5992. case 1: /* D1 vline */
  5993. if (rdev->irq.stat_regs.cik.disp_int & LB_D1_VLINE_INTERRUPT) {
  5994. rdev->irq.stat_regs.cik.disp_int &= ~LB_D1_VLINE_INTERRUPT;
  5995. DRM_DEBUG("IH: D1 vline\n");
  5996. }
  5997. break;
  5998. default:
  5999. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  6000. break;
  6001. }
  6002. break;
  6003. case 2: /* D2 vblank/vline */
  6004. switch (src_data) {
  6005. case 0: /* D2 vblank */
  6006. if (rdev->irq.stat_regs.cik.disp_int_cont & LB_D2_VBLANK_INTERRUPT) {
  6007. if (rdev->irq.crtc_vblank_int[1]) {
  6008. drm_handle_vblank(rdev->ddev, 1);
  6009. rdev->pm.vblank_sync = true;
  6010. wake_up(&rdev->irq.vblank_queue);
  6011. }
  6012. if (atomic_read(&rdev->irq.pflip[1]))
  6013. radeon_crtc_handle_flip(rdev, 1);
  6014. rdev->irq.stat_regs.cik.disp_int_cont &= ~LB_D2_VBLANK_INTERRUPT;
  6015. DRM_DEBUG("IH: D2 vblank\n");
  6016. }
  6017. break;
  6018. case 1: /* D2 vline */
  6019. if (rdev->irq.stat_regs.cik.disp_int_cont & LB_D2_VLINE_INTERRUPT) {
  6020. rdev->irq.stat_regs.cik.disp_int_cont &= ~LB_D2_VLINE_INTERRUPT;
  6021. DRM_DEBUG("IH: D2 vline\n");
  6022. }
  6023. break;
  6024. default:
  6025. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  6026. break;
  6027. }
  6028. break;
  6029. case 3: /* D3 vblank/vline */
  6030. switch (src_data) {
  6031. case 0: /* D3 vblank */
  6032. if (rdev->irq.stat_regs.cik.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT) {
  6033. if (rdev->irq.crtc_vblank_int[2]) {
  6034. drm_handle_vblank(rdev->ddev, 2);
  6035. rdev->pm.vblank_sync = true;
  6036. wake_up(&rdev->irq.vblank_queue);
  6037. }
  6038. if (atomic_read(&rdev->irq.pflip[2]))
  6039. radeon_crtc_handle_flip(rdev, 2);
  6040. rdev->irq.stat_regs.cik.disp_int_cont2 &= ~LB_D3_VBLANK_INTERRUPT;
  6041. DRM_DEBUG("IH: D3 vblank\n");
  6042. }
  6043. break;
  6044. case 1: /* D3 vline */
  6045. if (rdev->irq.stat_regs.cik.disp_int_cont2 & LB_D3_VLINE_INTERRUPT) {
  6046. rdev->irq.stat_regs.cik.disp_int_cont2 &= ~LB_D3_VLINE_INTERRUPT;
  6047. DRM_DEBUG("IH: D3 vline\n");
  6048. }
  6049. break;
  6050. default:
  6051. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  6052. break;
  6053. }
  6054. break;
  6055. case 4: /* D4 vblank/vline */
  6056. switch (src_data) {
  6057. case 0: /* D4 vblank */
  6058. if (rdev->irq.stat_regs.cik.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT) {
  6059. if (rdev->irq.crtc_vblank_int[3]) {
  6060. drm_handle_vblank(rdev->ddev, 3);
  6061. rdev->pm.vblank_sync = true;
  6062. wake_up(&rdev->irq.vblank_queue);
  6063. }
  6064. if (atomic_read(&rdev->irq.pflip[3]))
  6065. radeon_crtc_handle_flip(rdev, 3);
  6066. rdev->irq.stat_regs.cik.disp_int_cont3 &= ~LB_D4_VBLANK_INTERRUPT;
  6067. DRM_DEBUG("IH: D4 vblank\n");
  6068. }
  6069. break;
  6070. case 1: /* D4 vline */
  6071. if (rdev->irq.stat_regs.cik.disp_int_cont3 & LB_D4_VLINE_INTERRUPT) {
  6072. rdev->irq.stat_regs.cik.disp_int_cont3 &= ~LB_D4_VLINE_INTERRUPT;
  6073. DRM_DEBUG("IH: D4 vline\n");
  6074. }
  6075. break;
  6076. default:
  6077. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  6078. break;
  6079. }
  6080. break;
  6081. case 5: /* D5 vblank/vline */
  6082. switch (src_data) {
  6083. case 0: /* D5 vblank */
  6084. if (rdev->irq.stat_regs.cik.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT) {
  6085. if (rdev->irq.crtc_vblank_int[4]) {
  6086. drm_handle_vblank(rdev->ddev, 4);
  6087. rdev->pm.vblank_sync = true;
  6088. wake_up(&rdev->irq.vblank_queue);
  6089. }
  6090. if (atomic_read(&rdev->irq.pflip[4]))
  6091. radeon_crtc_handle_flip(rdev, 4);
  6092. rdev->irq.stat_regs.cik.disp_int_cont4 &= ~LB_D5_VBLANK_INTERRUPT;
  6093. DRM_DEBUG("IH: D5 vblank\n");
  6094. }
  6095. break;
  6096. case 1: /* D5 vline */
  6097. if (rdev->irq.stat_regs.cik.disp_int_cont4 & LB_D5_VLINE_INTERRUPT) {
  6098. rdev->irq.stat_regs.cik.disp_int_cont4 &= ~LB_D5_VLINE_INTERRUPT;
  6099. DRM_DEBUG("IH: D5 vline\n");
  6100. }
  6101. break;
  6102. default:
  6103. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  6104. break;
  6105. }
  6106. break;
  6107. case 6: /* D6 vblank/vline */
  6108. switch (src_data) {
  6109. case 0: /* D6 vblank */
  6110. if (rdev->irq.stat_regs.cik.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT) {
  6111. if (rdev->irq.crtc_vblank_int[5]) {
  6112. drm_handle_vblank(rdev->ddev, 5);
  6113. rdev->pm.vblank_sync = true;
  6114. wake_up(&rdev->irq.vblank_queue);
  6115. }
  6116. if (atomic_read(&rdev->irq.pflip[5]))
  6117. radeon_crtc_handle_flip(rdev, 5);
  6118. rdev->irq.stat_regs.cik.disp_int_cont5 &= ~LB_D6_VBLANK_INTERRUPT;
  6119. DRM_DEBUG("IH: D6 vblank\n");
  6120. }
  6121. break;
  6122. case 1: /* D6 vline */
  6123. if (rdev->irq.stat_regs.cik.disp_int_cont5 & LB_D6_VLINE_INTERRUPT) {
  6124. rdev->irq.stat_regs.cik.disp_int_cont5 &= ~LB_D6_VLINE_INTERRUPT;
  6125. DRM_DEBUG("IH: D6 vline\n");
  6126. }
  6127. break;
  6128. default:
  6129. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  6130. break;
  6131. }
  6132. break;
  6133. case 42: /* HPD hotplug */
  6134. switch (src_data) {
  6135. case 0:
  6136. if (rdev->irq.stat_regs.cik.disp_int & DC_HPD1_INTERRUPT) {
  6137. rdev->irq.stat_regs.cik.disp_int &= ~DC_HPD1_INTERRUPT;
  6138. queue_hotplug = true;
  6139. DRM_DEBUG("IH: HPD1\n");
  6140. }
  6141. break;
  6142. case 1:
  6143. if (rdev->irq.stat_regs.cik.disp_int_cont & DC_HPD2_INTERRUPT) {
  6144. rdev->irq.stat_regs.cik.disp_int_cont &= ~DC_HPD2_INTERRUPT;
  6145. queue_hotplug = true;
  6146. DRM_DEBUG("IH: HPD2\n");
  6147. }
  6148. break;
  6149. case 2:
  6150. if (rdev->irq.stat_regs.cik.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  6151. rdev->irq.stat_regs.cik.disp_int_cont2 &= ~DC_HPD3_INTERRUPT;
  6152. queue_hotplug = true;
  6153. DRM_DEBUG("IH: HPD3\n");
  6154. }
  6155. break;
  6156. case 3:
  6157. if (rdev->irq.stat_regs.cik.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  6158. rdev->irq.stat_regs.cik.disp_int_cont3 &= ~DC_HPD4_INTERRUPT;
  6159. queue_hotplug = true;
  6160. DRM_DEBUG("IH: HPD4\n");
  6161. }
  6162. break;
  6163. case 4:
  6164. if (rdev->irq.stat_regs.cik.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  6165. rdev->irq.stat_regs.cik.disp_int_cont4 &= ~DC_HPD5_INTERRUPT;
  6166. queue_hotplug = true;
  6167. DRM_DEBUG("IH: HPD5\n");
  6168. }
  6169. break;
  6170. case 5:
  6171. if (rdev->irq.stat_regs.cik.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  6172. rdev->irq.stat_regs.cik.disp_int_cont5 &= ~DC_HPD6_INTERRUPT;
  6173. queue_hotplug = true;
  6174. DRM_DEBUG("IH: HPD6\n");
  6175. }
  6176. break;
  6177. default:
  6178. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  6179. break;
  6180. }
  6181. break;
  6182. case 124: /* UVD */
  6183. DRM_DEBUG("IH: UVD int: 0x%08x\n", src_data);
  6184. radeon_fence_process(rdev, R600_RING_TYPE_UVD_INDEX);
  6185. break;
  6186. case 146:
  6187. case 147:
  6188. addr = RREG32(VM_CONTEXT1_PROTECTION_FAULT_ADDR);
  6189. status = RREG32(VM_CONTEXT1_PROTECTION_FAULT_STATUS);
  6190. mc_client = RREG32(VM_CONTEXT1_PROTECTION_FAULT_MCCLIENT);
  6191. dev_err(rdev->dev, "GPU fault detected: %d 0x%08x\n", src_id, src_data);
  6192. dev_err(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  6193. addr);
  6194. dev_err(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  6195. status);
  6196. cik_vm_decode_fault(rdev, status, addr, mc_client);
  6197. /* reset addr and status */
  6198. WREG32_P(VM_CONTEXT1_CNTL2, 1, ~1);
  6199. break;
  6200. case 176: /* GFX RB CP_INT */
  6201. case 177: /* GFX IB CP_INT */
  6202. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  6203. break;
  6204. case 181: /* CP EOP event */
  6205. DRM_DEBUG("IH: CP EOP\n");
  6206. /* XXX check the bitfield order! */
  6207. me_id = (ring_id & 0x60) >> 5;
  6208. pipe_id = (ring_id & 0x18) >> 3;
  6209. queue_id = (ring_id & 0x7) >> 0;
  6210. switch (me_id) {
  6211. case 0:
  6212. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  6213. break;
  6214. case 1:
  6215. case 2:
  6216. if ((cp1_ring->me == me_id) & (cp1_ring->pipe == pipe_id))
  6217. radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP1_INDEX);
  6218. if ((cp2_ring->me == me_id) & (cp2_ring->pipe == pipe_id))
  6219. radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP2_INDEX);
  6220. break;
  6221. }
  6222. break;
  6223. case 184: /* CP Privileged reg access */
  6224. DRM_ERROR("Illegal register access in command stream\n");
  6225. /* XXX check the bitfield order! */
  6226. me_id = (ring_id & 0x60) >> 5;
  6227. pipe_id = (ring_id & 0x18) >> 3;
  6228. queue_id = (ring_id & 0x7) >> 0;
  6229. switch (me_id) {
  6230. case 0:
  6231. /* This results in a full GPU reset, but all we need to do is soft
  6232. * reset the CP for gfx
  6233. */
  6234. queue_reset = true;
  6235. break;
  6236. case 1:
  6237. /* XXX compute */
  6238. queue_reset = true;
  6239. break;
  6240. case 2:
  6241. /* XXX compute */
  6242. queue_reset = true;
  6243. break;
  6244. }
  6245. break;
  6246. case 185: /* CP Privileged inst */
  6247. DRM_ERROR("Illegal instruction in command stream\n");
  6248. /* XXX check the bitfield order! */
  6249. me_id = (ring_id & 0x60) >> 5;
  6250. pipe_id = (ring_id & 0x18) >> 3;
  6251. queue_id = (ring_id & 0x7) >> 0;
  6252. switch (me_id) {
  6253. case 0:
  6254. /* This results in a full GPU reset, but all we need to do is soft
  6255. * reset the CP for gfx
  6256. */
  6257. queue_reset = true;
  6258. break;
  6259. case 1:
  6260. /* XXX compute */
  6261. queue_reset = true;
  6262. break;
  6263. case 2:
  6264. /* XXX compute */
  6265. queue_reset = true;
  6266. break;
  6267. }
  6268. break;
  6269. case 224: /* SDMA trap event */
  6270. /* XXX check the bitfield order! */
  6271. me_id = (ring_id & 0x3) >> 0;
  6272. queue_id = (ring_id & 0xc) >> 2;
  6273. DRM_DEBUG("IH: SDMA trap\n");
  6274. switch (me_id) {
  6275. case 0:
  6276. switch (queue_id) {
  6277. case 0:
  6278. radeon_fence_process(rdev, R600_RING_TYPE_DMA_INDEX);
  6279. break;
  6280. case 1:
  6281. /* XXX compute */
  6282. break;
  6283. case 2:
  6284. /* XXX compute */
  6285. break;
  6286. }
  6287. break;
  6288. case 1:
  6289. switch (queue_id) {
  6290. case 0:
  6291. radeon_fence_process(rdev, CAYMAN_RING_TYPE_DMA1_INDEX);
  6292. break;
  6293. case 1:
  6294. /* XXX compute */
  6295. break;
  6296. case 2:
  6297. /* XXX compute */
  6298. break;
  6299. }
  6300. break;
  6301. }
  6302. break;
  6303. case 230: /* thermal low to high */
  6304. DRM_DEBUG("IH: thermal low to high\n");
  6305. rdev->pm.dpm.thermal.high_to_low = false;
  6306. queue_thermal = true;
  6307. break;
  6308. case 231: /* thermal high to low */
  6309. DRM_DEBUG("IH: thermal high to low\n");
  6310. rdev->pm.dpm.thermal.high_to_low = true;
  6311. queue_thermal = true;
  6312. break;
  6313. case 233: /* GUI IDLE */
  6314. DRM_DEBUG("IH: GUI idle\n");
  6315. break;
  6316. case 241: /* SDMA Privileged inst */
  6317. case 247: /* SDMA Privileged inst */
  6318. DRM_ERROR("Illegal instruction in SDMA command stream\n");
  6319. /* XXX check the bitfield order! */
  6320. me_id = (ring_id & 0x3) >> 0;
  6321. queue_id = (ring_id & 0xc) >> 2;
  6322. switch (me_id) {
  6323. case 0:
  6324. switch (queue_id) {
  6325. case 0:
  6326. queue_reset = true;
  6327. break;
  6328. case 1:
  6329. /* XXX compute */
  6330. queue_reset = true;
  6331. break;
  6332. case 2:
  6333. /* XXX compute */
  6334. queue_reset = true;
  6335. break;
  6336. }
  6337. break;
  6338. case 1:
  6339. switch (queue_id) {
  6340. case 0:
  6341. queue_reset = true;
  6342. break;
  6343. case 1:
  6344. /* XXX compute */
  6345. queue_reset = true;
  6346. break;
  6347. case 2:
  6348. /* XXX compute */
  6349. queue_reset = true;
  6350. break;
  6351. }
  6352. break;
  6353. }
  6354. break;
  6355. default:
  6356. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  6357. break;
  6358. }
  6359. /* wptr/rptr are in bytes! */
  6360. rptr += 16;
  6361. rptr &= rdev->ih.ptr_mask;
  6362. }
  6363. if (queue_hotplug)
  6364. schedule_work(&rdev->hotplug_work);
  6365. if (queue_reset)
  6366. schedule_work(&rdev->reset_work);
  6367. if (queue_thermal)
  6368. schedule_work(&rdev->pm.dpm.thermal.work);
  6369. rdev->ih.rptr = rptr;
  6370. WREG32(IH_RB_RPTR, rdev->ih.rptr);
  6371. atomic_set(&rdev->ih.lock, 0);
  6372. /* make sure wptr hasn't changed while processing */
  6373. wptr = cik_get_ih_wptr(rdev);
  6374. if (wptr != rptr)
  6375. goto restart_ih;
  6376. return IRQ_HANDLED;
  6377. }
  6378. /*
  6379. * startup/shutdown callbacks
  6380. */
  6381. /**
  6382. * cik_startup - program the asic to a functional state
  6383. *
  6384. * @rdev: radeon_device pointer
  6385. *
  6386. * Programs the asic to a functional state (CIK).
  6387. * Called by cik_init() and cik_resume().
  6388. * Returns 0 for success, error for failure.
  6389. */
  6390. static int cik_startup(struct radeon_device *rdev)
  6391. {
  6392. struct radeon_ring *ring;
  6393. int r;
  6394. /* enable pcie gen2/3 link */
  6395. cik_pcie_gen3_enable(rdev);
  6396. /* enable aspm */
  6397. cik_program_aspm(rdev);
  6398. /* scratch needs to be initialized before MC */
  6399. r = r600_vram_scratch_init(rdev);
  6400. if (r)
  6401. return r;
  6402. cik_mc_program(rdev);
  6403. if (rdev->flags & RADEON_IS_IGP) {
  6404. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->ce_fw ||
  6405. !rdev->mec_fw || !rdev->sdma_fw || !rdev->rlc_fw) {
  6406. r = cik_init_microcode(rdev);
  6407. if (r) {
  6408. DRM_ERROR("Failed to load firmware!\n");
  6409. return r;
  6410. }
  6411. }
  6412. } else {
  6413. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->ce_fw ||
  6414. !rdev->mec_fw || !rdev->sdma_fw || !rdev->rlc_fw ||
  6415. !rdev->mc_fw) {
  6416. r = cik_init_microcode(rdev);
  6417. if (r) {
  6418. DRM_ERROR("Failed to load firmware!\n");
  6419. return r;
  6420. }
  6421. }
  6422. r = ci_mc_load_microcode(rdev);
  6423. if (r) {
  6424. DRM_ERROR("Failed to load MC firmware!\n");
  6425. return r;
  6426. }
  6427. }
  6428. r = cik_pcie_gart_enable(rdev);
  6429. if (r)
  6430. return r;
  6431. cik_gpu_init(rdev);
  6432. /* allocate rlc buffers */
  6433. if (rdev->flags & RADEON_IS_IGP) {
  6434. if (rdev->family == CHIP_KAVERI) {
  6435. rdev->rlc.reg_list = spectre_rlc_save_restore_register_list;
  6436. rdev->rlc.reg_list_size =
  6437. (u32)ARRAY_SIZE(spectre_rlc_save_restore_register_list);
  6438. } else {
  6439. rdev->rlc.reg_list = kalindi_rlc_save_restore_register_list;
  6440. rdev->rlc.reg_list_size =
  6441. (u32)ARRAY_SIZE(kalindi_rlc_save_restore_register_list);
  6442. }
  6443. }
  6444. rdev->rlc.cs_data = ci_cs_data;
  6445. rdev->rlc.cp_table_size = CP_ME_TABLE_SIZE * 5 * 4;
  6446. r = sumo_rlc_init(rdev);
  6447. if (r) {
  6448. DRM_ERROR("Failed to init rlc BOs!\n");
  6449. return r;
  6450. }
  6451. /* allocate wb buffer */
  6452. r = radeon_wb_init(rdev);
  6453. if (r)
  6454. return r;
  6455. /* allocate mec buffers */
  6456. r = cik_mec_init(rdev);
  6457. if (r) {
  6458. DRM_ERROR("Failed to init MEC BOs!\n");
  6459. return r;
  6460. }
  6461. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  6462. if (r) {
  6463. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  6464. return r;
  6465. }
  6466. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_CP1_INDEX);
  6467. if (r) {
  6468. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  6469. return r;
  6470. }
  6471. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_CP2_INDEX);
  6472. if (r) {
  6473. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  6474. return r;
  6475. }
  6476. r = radeon_fence_driver_start_ring(rdev, R600_RING_TYPE_DMA_INDEX);
  6477. if (r) {
  6478. dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
  6479. return r;
  6480. }
  6481. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_DMA1_INDEX);
  6482. if (r) {
  6483. dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
  6484. return r;
  6485. }
  6486. r = radeon_uvd_resume(rdev);
  6487. if (!r) {
  6488. r = uvd_v4_2_resume(rdev);
  6489. if (!r) {
  6490. r = radeon_fence_driver_start_ring(rdev,
  6491. R600_RING_TYPE_UVD_INDEX);
  6492. if (r)
  6493. dev_err(rdev->dev, "UVD fences init error (%d).\n", r);
  6494. }
  6495. }
  6496. if (r)
  6497. rdev->ring[R600_RING_TYPE_UVD_INDEX].ring_size = 0;
  6498. /* Enable IRQ */
  6499. if (!rdev->irq.installed) {
  6500. r = radeon_irq_kms_init(rdev);
  6501. if (r)
  6502. return r;
  6503. }
  6504. r = cik_irq_init(rdev);
  6505. if (r) {
  6506. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  6507. radeon_irq_kms_fini(rdev);
  6508. return r;
  6509. }
  6510. cik_irq_set(rdev);
  6511. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  6512. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
  6513. CP_RB0_RPTR, CP_RB0_WPTR,
  6514. RADEON_CP_PACKET2);
  6515. if (r)
  6516. return r;
  6517. /* set up the compute queues */
  6518. /* type-2 packets are deprecated on MEC, use type-3 instead */
  6519. ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  6520. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP1_RPTR_OFFSET,
  6521. CP_HQD_PQ_RPTR, CP_HQD_PQ_WPTR,
  6522. PACKET3(PACKET3_NOP, 0x3FFF));
  6523. if (r)
  6524. return r;
  6525. ring->me = 1; /* first MEC */
  6526. ring->pipe = 0; /* first pipe */
  6527. ring->queue = 0; /* first queue */
  6528. ring->wptr_offs = CIK_WB_CP1_WPTR_OFFSET;
  6529. /* type-2 packets are deprecated on MEC, use type-3 instead */
  6530. ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  6531. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP2_RPTR_OFFSET,
  6532. CP_HQD_PQ_RPTR, CP_HQD_PQ_WPTR,
  6533. PACKET3(PACKET3_NOP, 0x3FFF));
  6534. if (r)
  6535. return r;
  6536. /* dGPU only have 1 MEC */
  6537. ring->me = 1; /* first MEC */
  6538. ring->pipe = 0; /* first pipe */
  6539. ring->queue = 1; /* second queue */
  6540. ring->wptr_offs = CIK_WB_CP2_WPTR_OFFSET;
  6541. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  6542. r = radeon_ring_init(rdev, ring, ring->ring_size, R600_WB_DMA_RPTR_OFFSET,
  6543. SDMA0_GFX_RB_RPTR + SDMA0_REGISTER_OFFSET,
  6544. SDMA0_GFX_RB_WPTR + SDMA0_REGISTER_OFFSET,
  6545. SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0));
  6546. if (r)
  6547. return r;
  6548. ring = &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX];
  6549. r = radeon_ring_init(rdev, ring, ring->ring_size, CAYMAN_WB_DMA1_RPTR_OFFSET,
  6550. SDMA0_GFX_RB_RPTR + SDMA1_REGISTER_OFFSET,
  6551. SDMA0_GFX_RB_WPTR + SDMA1_REGISTER_OFFSET,
  6552. SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0));
  6553. if (r)
  6554. return r;
  6555. r = cik_cp_resume(rdev);
  6556. if (r)
  6557. return r;
  6558. r = cik_sdma_resume(rdev);
  6559. if (r)
  6560. return r;
  6561. ring = &rdev->ring[R600_RING_TYPE_UVD_INDEX];
  6562. if (ring->ring_size) {
  6563. r = radeon_ring_init(rdev, ring, ring->ring_size, 0,
  6564. UVD_RBC_RB_RPTR, UVD_RBC_RB_WPTR,
  6565. RADEON_CP_PACKET2);
  6566. if (!r)
  6567. r = uvd_v1_0_init(rdev);
  6568. if (r)
  6569. DRM_ERROR("radeon: failed initializing UVD (%d).\n", r);
  6570. }
  6571. r = radeon_ib_pool_init(rdev);
  6572. if (r) {
  6573. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  6574. return r;
  6575. }
  6576. r = radeon_vm_manager_init(rdev);
  6577. if (r) {
  6578. dev_err(rdev->dev, "vm manager initialization failed (%d).\n", r);
  6579. return r;
  6580. }
  6581. r = dce6_audio_init(rdev);
  6582. if (r)
  6583. return r;
  6584. return 0;
  6585. }
  6586. /**
  6587. * cik_resume - resume the asic to a functional state
  6588. *
  6589. * @rdev: radeon_device pointer
  6590. *
  6591. * Programs the asic to a functional state (CIK).
  6592. * Called at resume.
  6593. * Returns 0 for success, error for failure.
  6594. */
  6595. int cik_resume(struct radeon_device *rdev)
  6596. {
  6597. int r;
  6598. /* post card */
  6599. atom_asic_init(rdev->mode_info.atom_context);
  6600. /* init golden registers */
  6601. cik_init_golden_registers(rdev);
  6602. rdev->accel_working = true;
  6603. r = cik_startup(rdev);
  6604. if (r) {
  6605. DRM_ERROR("cik startup failed on resume\n");
  6606. rdev->accel_working = false;
  6607. return r;
  6608. }
  6609. return r;
  6610. }
  6611. /**
  6612. * cik_suspend - suspend the asic
  6613. *
  6614. * @rdev: radeon_device pointer
  6615. *
  6616. * Bring the chip into a state suitable for suspend (CIK).
  6617. * Called at suspend.
  6618. * Returns 0 for success.
  6619. */
  6620. int cik_suspend(struct radeon_device *rdev)
  6621. {
  6622. dce6_audio_fini(rdev);
  6623. radeon_vm_manager_fini(rdev);
  6624. cik_cp_enable(rdev, false);
  6625. cik_sdma_enable(rdev, false);
  6626. uvd_v1_0_fini(rdev);
  6627. radeon_uvd_suspend(rdev);
  6628. cik_fini_pg(rdev);
  6629. cik_fini_cg(rdev);
  6630. cik_irq_suspend(rdev);
  6631. radeon_wb_disable(rdev);
  6632. cik_pcie_gart_disable(rdev);
  6633. return 0;
  6634. }
  6635. /* Plan is to move initialization in that function and use
  6636. * helper function so that radeon_device_init pretty much
  6637. * do nothing more than calling asic specific function. This
  6638. * should also allow to remove a bunch of callback function
  6639. * like vram_info.
  6640. */
  6641. /**
  6642. * cik_init - asic specific driver and hw init
  6643. *
  6644. * @rdev: radeon_device pointer
  6645. *
  6646. * Setup asic specific driver variables and program the hw
  6647. * to a functional state (CIK).
  6648. * Called at driver startup.
  6649. * Returns 0 for success, errors for failure.
  6650. */
  6651. int cik_init(struct radeon_device *rdev)
  6652. {
  6653. struct radeon_ring *ring;
  6654. int r;
  6655. /* Read BIOS */
  6656. if (!radeon_get_bios(rdev)) {
  6657. if (ASIC_IS_AVIVO(rdev))
  6658. return -EINVAL;
  6659. }
  6660. /* Must be an ATOMBIOS */
  6661. if (!rdev->is_atom_bios) {
  6662. dev_err(rdev->dev, "Expecting atombios for cayman GPU\n");
  6663. return -EINVAL;
  6664. }
  6665. r = radeon_atombios_init(rdev);
  6666. if (r)
  6667. return r;
  6668. /* Post card if necessary */
  6669. if (!radeon_card_posted(rdev)) {
  6670. if (!rdev->bios) {
  6671. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  6672. return -EINVAL;
  6673. }
  6674. DRM_INFO("GPU not posted. posting now...\n");
  6675. atom_asic_init(rdev->mode_info.atom_context);
  6676. }
  6677. /* init golden registers */
  6678. cik_init_golden_registers(rdev);
  6679. /* Initialize scratch registers */
  6680. cik_scratch_init(rdev);
  6681. /* Initialize surface registers */
  6682. radeon_surface_init(rdev);
  6683. /* Initialize clocks */
  6684. radeon_get_clock_info(rdev->ddev);
  6685. /* Fence driver */
  6686. r = radeon_fence_driver_init(rdev);
  6687. if (r)
  6688. return r;
  6689. /* initialize memory controller */
  6690. r = cik_mc_init(rdev);
  6691. if (r)
  6692. return r;
  6693. /* Memory manager */
  6694. r = radeon_bo_init(rdev);
  6695. if (r)
  6696. return r;
  6697. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  6698. ring->ring_obj = NULL;
  6699. r600_ring_init(rdev, ring, 1024 * 1024);
  6700. ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  6701. ring->ring_obj = NULL;
  6702. r600_ring_init(rdev, ring, 1024 * 1024);
  6703. r = radeon_doorbell_get(rdev, &ring->doorbell_page_num);
  6704. if (r)
  6705. return r;
  6706. ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  6707. ring->ring_obj = NULL;
  6708. r600_ring_init(rdev, ring, 1024 * 1024);
  6709. r = radeon_doorbell_get(rdev, &ring->doorbell_page_num);
  6710. if (r)
  6711. return r;
  6712. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  6713. ring->ring_obj = NULL;
  6714. r600_ring_init(rdev, ring, 256 * 1024);
  6715. ring = &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX];
  6716. ring->ring_obj = NULL;
  6717. r600_ring_init(rdev, ring, 256 * 1024);
  6718. r = radeon_uvd_init(rdev);
  6719. if (!r) {
  6720. ring = &rdev->ring[R600_RING_TYPE_UVD_INDEX];
  6721. ring->ring_obj = NULL;
  6722. r600_ring_init(rdev, ring, 4096);
  6723. }
  6724. rdev->ih.ring_obj = NULL;
  6725. r600_ih_ring_init(rdev, 64 * 1024);
  6726. r = r600_pcie_gart_init(rdev);
  6727. if (r)
  6728. return r;
  6729. rdev->accel_working = true;
  6730. r = cik_startup(rdev);
  6731. if (r) {
  6732. dev_err(rdev->dev, "disabling GPU acceleration\n");
  6733. cik_cp_fini(rdev);
  6734. cik_sdma_fini(rdev);
  6735. cik_irq_fini(rdev);
  6736. sumo_rlc_fini(rdev);
  6737. cik_mec_fini(rdev);
  6738. radeon_wb_fini(rdev);
  6739. radeon_ib_pool_fini(rdev);
  6740. radeon_vm_manager_fini(rdev);
  6741. radeon_irq_kms_fini(rdev);
  6742. cik_pcie_gart_fini(rdev);
  6743. rdev->accel_working = false;
  6744. }
  6745. /* Don't start up if the MC ucode is missing.
  6746. * The default clocks and voltages before the MC ucode
  6747. * is loaded are not suffient for advanced operations.
  6748. */
  6749. if (!rdev->mc_fw && !(rdev->flags & RADEON_IS_IGP)) {
  6750. DRM_ERROR("radeon: MC ucode required for NI+.\n");
  6751. return -EINVAL;
  6752. }
  6753. return 0;
  6754. }
  6755. /**
  6756. * cik_fini - asic specific driver and hw fini
  6757. *
  6758. * @rdev: radeon_device pointer
  6759. *
  6760. * Tear down the asic specific driver variables and program the hw
  6761. * to an idle state (CIK).
  6762. * Called at driver unload.
  6763. */
  6764. void cik_fini(struct radeon_device *rdev)
  6765. {
  6766. cik_cp_fini(rdev);
  6767. cik_sdma_fini(rdev);
  6768. cik_fini_pg(rdev);
  6769. cik_fini_cg(rdev);
  6770. cik_irq_fini(rdev);
  6771. sumo_rlc_fini(rdev);
  6772. cik_mec_fini(rdev);
  6773. radeon_wb_fini(rdev);
  6774. radeon_vm_manager_fini(rdev);
  6775. radeon_ib_pool_fini(rdev);
  6776. radeon_irq_kms_fini(rdev);
  6777. uvd_v1_0_fini(rdev);
  6778. radeon_uvd_fini(rdev);
  6779. cik_pcie_gart_fini(rdev);
  6780. r600_vram_scratch_fini(rdev);
  6781. radeon_gem_fini(rdev);
  6782. radeon_fence_driver_fini(rdev);
  6783. radeon_bo_fini(rdev);
  6784. radeon_atombios_fini(rdev);
  6785. kfree(rdev->bios);
  6786. rdev->bios = NULL;
  6787. }
  6788. /* display watermark setup */
  6789. /**
  6790. * dce8_line_buffer_adjust - Set up the line buffer
  6791. *
  6792. * @rdev: radeon_device pointer
  6793. * @radeon_crtc: the selected display controller
  6794. * @mode: the current display mode on the selected display
  6795. * controller
  6796. *
  6797. * Setup up the line buffer allocation for
  6798. * the selected display controller (CIK).
  6799. * Returns the line buffer size in pixels.
  6800. */
  6801. static u32 dce8_line_buffer_adjust(struct radeon_device *rdev,
  6802. struct radeon_crtc *radeon_crtc,
  6803. struct drm_display_mode *mode)
  6804. {
  6805. u32 tmp, buffer_alloc, i;
  6806. u32 pipe_offset = radeon_crtc->crtc_id * 0x20;
  6807. /*
  6808. * Line Buffer Setup
  6809. * There are 6 line buffers, one for each display controllers.
  6810. * There are 3 partitions per LB. Select the number of partitions
  6811. * to enable based on the display width. For display widths larger
  6812. * than 4096, you need use to use 2 display controllers and combine
  6813. * them using the stereo blender.
  6814. */
  6815. if (radeon_crtc->base.enabled && mode) {
  6816. if (mode->crtc_hdisplay < 1920) {
  6817. tmp = 1;
  6818. buffer_alloc = 2;
  6819. } else if (mode->crtc_hdisplay < 2560) {
  6820. tmp = 2;
  6821. buffer_alloc = 2;
  6822. } else if (mode->crtc_hdisplay < 4096) {
  6823. tmp = 0;
  6824. buffer_alloc = (rdev->flags & RADEON_IS_IGP) ? 2 : 4;
  6825. } else {
  6826. DRM_DEBUG_KMS("Mode too big for LB!\n");
  6827. tmp = 0;
  6828. buffer_alloc = (rdev->flags & RADEON_IS_IGP) ? 2 : 4;
  6829. }
  6830. } else {
  6831. tmp = 1;
  6832. buffer_alloc = 0;
  6833. }
  6834. WREG32(LB_MEMORY_CTRL + radeon_crtc->crtc_offset,
  6835. LB_MEMORY_CONFIG(tmp) | LB_MEMORY_SIZE(0x6B0));
  6836. WREG32(PIPE0_DMIF_BUFFER_CONTROL + pipe_offset,
  6837. DMIF_BUFFERS_ALLOCATED(buffer_alloc));
  6838. for (i = 0; i < rdev->usec_timeout; i++) {
  6839. if (RREG32(PIPE0_DMIF_BUFFER_CONTROL + pipe_offset) &
  6840. DMIF_BUFFERS_ALLOCATED_COMPLETED)
  6841. break;
  6842. udelay(1);
  6843. }
  6844. if (radeon_crtc->base.enabled && mode) {
  6845. switch (tmp) {
  6846. case 0:
  6847. default:
  6848. return 4096 * 2;
  6849. case 1:
  6850. return 1920 * 2;
  6851. case 2:
  6852. return 2560 * 2;
  6853. }
  6854. }
  6855. /* controller not enabled, so no lb used */
  6856. return 0;
  6857. }
  6858. /**
  6859. * cik_get_number_of_dram_channels - get the number of dram channels
  6860. *
  6861. * @rdev: radeon_device pointer
  6862. *
  6863. * Look up the number of video ram channels (CIK).
  6864. * Used for display watermark bandwidth calculations
  6865. * Returns the number of dram channels
  6866. */
  6867. static u32 cik_get_number_of_dram_channels(struct radeon_device *rdev)
  6868. {
  6869. u32 tmp = RREG32(MC_SHARED_CHMAP);
  6870. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  6871. case 0:
  6872. default:
  6873. return 1;
  6874. case 1:
  6875. return 2;
  6876. case 2:
  6877. return 4;
  6878. case 3:
  6879. return 8;
  6880. case 4:
  6881. return 3;
  6882. case 5:
  6883. return 6;
  6884. case 6:
  6885. return 10;
  6886. case 7:
  6887. return 12;
  6888. case 8:
  6889. return 16;
  6890. }
  6891. }
  6892. struct dce8_wm_params {
  6893. u32 dram_channels; /* number of dram channels */
  6894. u32 yclk; /* bandwidth per dram data pin in kHz */
  6895. u32 sclk; /* engine clock in kHz */
  6896. u32 disp_clk; /* display clock in kHz */
  6897. u32 src_width; /* viewport width */
  6898. u32 active_time; /* active display time in ns */
  6899. u32 blank_time; /* blank time in ns */
  6900. bool interlaced; /* mode is interlaced */
  6901. fixed20_12 vsc; /* vertical scale ratio */
  6902. u32 num_heads; /* number of active crtcs */
  6903. u32 bytes_per_pixel; /* bytes per pixel display + overlay */
  6904. u32 lb_size; /* line buffer allocated to pipe */
  6905. u32 vtaps; /* vertical scaler taps */
  6906. };
  6907. /**
  6908. * dce8_dram_bandwidth - get the dram bandwidth
  6909. *
  6910. * @wm: watermark calculation data
  6911. *
  6912. * Calculate the raw dram bandwidth (CIK).
  6913. * Used for display watermark bandwidth calculations
  6914. * Returns the dram bandwidth in MBytes/s
  6915. */
  6916. static u32 dce8_dram_bandwidth(struct dce8_wm_params *wm)
  6917. {
  6918. /* Calculate raw DRAM Bandwidth */
  6919. fixed20_12 dram_efficiency; /* 0.7 */
  6920. fixed20_12 yclk, dram_channels, bandwidth;
  6921. fixed20_12 a;
  6922. a.full = dfixed_const(1000);
  6923. yclk.full = dfixed_const(wm->yclk);
  6924. yclk.full = dfixed_div(yclk, a);
  6925. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  6926. a.full = dfixed_const(10);
  6927. dram_efficiency.full = dfixed_const(7);
  6928. dram_efficiency.full = dfixed_div(dram_efficiency, a);
  6929. bandwidth.full = dfixed_mul(dram_channels, yclk);
  6930. bandwidth.full = dfixed_mul(bandwidth, dram_efficiency);
  6931. return dfixed_trunc(bandwidth);
  6932. }
  6933. /**
  6934. * dce8_dram_bandwidth_for_display - get the dram bandwidth for display
  6935. *
  6936. * @wm: watermark calculation data
  6937. *
  6938. * Calculate the dram bandwidth used for display (CIK).
  6939. * Used for display watermark bandwidth calculations
  6940. * Returns the dram bandwidth for display in MBytes/s
  6941. */
  6942. static u32 dce8_dram_bandwidth_for_display(struct dce8_wm_params *wm)
  6943. {
  6944. /* Calculate DRAM Bandwidth and the part allocated to display. */
  6945. fixed20_12 disp_dram_allocation; /* 0.3 to 0.7 */
  6946. fixed20_12 yclk, dram_channels, bandwidth;
  6947. fixed20_12 a;
  6948. a.full = dfixed_const(1000);
  6949. yclk.full = dfixed_const(wm->yclk);
  6950. yclk.full = dfixed_div(yclk, a);
  6951. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  6952. a.full = dfixed_const(10);
  6953. disp_dram_allocation.full = dfixed_const(3); /* XXX worse case value 0.3 */
  6954. disp_dram_allocation.full = dfixed_div(disp_dram_allocation, a);
  6955. bandwidth.full = dfixed_mul(dram_channels, yclk);
  6956. bandwidth.full = dfixed_mul(bandwidth, disp_dram_allocation);
  6957. return dfixed_trunc(bandwidth);
  6958. }
  6959. /**
  6960. * dce8_data_return_bandwidth - get the data return bandwidth
  6961. *
  6962. * @wm: watermark calculation data
  6963. *
  6964. * Calculate the data return bandwidth used for display (CIK).
  6965. * Used for display watermark bandwidth calculations
  6966. * Returns the data return bandwidth in MBytes/s
  6967. */
  6968. static u32 dce8_data_return_bandwidth(struct dce8_wm_params *wm)
  6969. {
  6970. /* Calculate the display Data return Bandwidth */
  6971. fixed20_12 return_efficiency; /* 0.8 */
  6972. fixed20_12 sclk, bandwidth;
  6973. fixed20_12 a;
  6974. a.full = dfixed_const(1000);
  6975. sclk.full = dfixed_const(wm->sclk);
  6976. sclk.full = dfixed_div(sclk, a);
  6977. a.full = dfixed_const(10);
  6978. return_efficiency.full = dfixed_const(8);
  6979. return_efficiency.full = dfixed_div(return_efficiency, a);
  6980. a.full = dfixed_const(32);
  6981. bandwidth.full = dfixed_mul(a, sclk);
  6982. bandwidth.full = dfixed_mul(bandwidth, return_efficiency);
  6983. return dfixed_trunc(bandwidth);
  6984. }
  6985. /**
  6986. * dce8_dmif_request_bandwidth - get the dmif bandwidth
  6987. *
  6988. * @wm: watermark calculation data
  6989. *
  6990. * Calculate the dmif bandwidth used for display (CIK).
  6991. * Used for display watermark bandwidth calculations
  6992. * Returns the dmif bandwidth in MBytes/s
  6993. */
  6994. static u32 dce8_dmif_request_bandwidth(struct dce8_wm_params *wm)
  6995. {
  6996. /* Calculate the DMIF Request Bandwidth */
  6997. fixed20_12 disp_clk_request_efficiency; /* 0.8 */
  6998. fixed20_12 disp_clk, bandwidth;
  6999. fixed20_12 a, b;
  7000. a.full = dfixed_const(1000);
  7001. disp_clk.full = dfixed_const(wm->disp_clk);
  7002. disp_clk.full = dfixed_div(disp_clk, a);
  7003. a.full = dfixed_const(32);
  7004. b.full = dfixed_mul(a, disp_clk);
  7005. a.full = dfixed_const(10);
  7006. disp_clk_request_efficiency.full = dfixed_const(8);
  7007. disp_clk_request_efficiency.full = dfixed_div(disp_clk_request_efficiency, a);
  7008. bandwidth.full = dfixed_mul(b, disp_clk_request_efficiency);
  7009. return dfixed_trunc(bandwidth);
  7010. }
  7011. /**
  7012. * dce8_available_bandwidth - get the min available bandwidth
  7013. *
  7014. * @wm: watermark calculation data
  7015. *
  7016. * Calculate the min available bandwidth used for display (CIK).
  7017. * Used for display watermark bandwidth calculations
  7018. * Returns the min available bandwidth in MBytes/s
  7019. */
  7020. static u32 dce8_available_bandwidth(struct dce8_wm_params *wm)
  7021. {
  7022. /* Calculate the Available bandwidth. Display can use this temporarily but not in average. */
  7023. u32 dram_bandwidth = dce8_dram_bandwidth(wm);
  7024. u32 data_return_bandwidth = dce8_data_return_bandwidth(wm);
  7025. u32 dmif_req_bandwidth = dce8_dmif_request_bandwidth(wm);
  7026. return min(dram_bandwidth, min(data_return_bandwidth, dmif_req_bandwidth));
  7027. }
  7028. /**
  7029. * dce8_average_bandwidth - get the average available bandwidth
  7030. *
  7031. * @wm: watermark calculation data
  7032. *
  7033. * Calculate the average available bandwidth used for display (CIK).
  7034. * Used for display watermark bandwidth calculations
  7035. * Returns the average available bandwidth in MBytes/s
  7036. */
  7037. static u32 dce8_average_bandwidth(struct dce8_wm_params *wm)
  7038. {
  7039. /* Calculate the display mode Average Bandwidth
  7040. * DisplayMode should contain the source and destination dimensions,
  7041. * timing, etc.
  7042. */
  7043. fixed20_12 bpp;
  7044. fixed20_12 line_time;
  7045. fixed20_12 src_width;
  7046. fixed20_12 bandwidth;
  7047. fixed20_12 a;
  7048. a.full = dfixed_const(1000);
  7049. line_time.full = dfixed_const(wm->active_time + wm->blank_time);
  7050. line_time.full = dfixed_div(line_time, a);
  7051. bpp.full = dfixed_const(wm->bytes_per_pixel);
  7052. src_width.full = dfixed_const(wm->src_width);
  7053. bandwidth.full = dfixed_mul(src_width, bpp);
  7054. bandwidth.full = dfixed_mul(bandwidth, wm->vsc);
  7055. bandwidth.full = dfixed_div(bandwidth, line_time);
  7056. return dfixed_trunc(bandwidth);
  7057. }
  7058. /**
  7059. * dce8_latency_watermark - get the latency watermark
  7060. *
  7061. * @wm: watermark calculation data
  7062. *
  7063. * Calculate the latency watermark (CIK).
  7064. * Used for display watermark bandwidth calculations
  7065. * Returns the latency watermark in ns
  7066. */
  7067. static u32 dce8_latency_watermark(struct dce8_wm_params *wm)
  7068. {
  7069. /* First calculate the latency in ns */
  7070. u32 mc_latency = 2000; /* 2000 ns. */
  7071. u32 available_bandwidth = dce8_available_bandwidth(wm);
  7072. u32 worst_chunk_return_time = (512 * 8 * 1000) / available_bandwidth;
  7073. u32 cursor_line_pair_return_time = (128 * 4 * 1000) / available_bandwidth;
  7074. u32 dc_latency = 40000000 / wm->disp_clk; /* dc pipe latency */
  7075. u32 other_heads_data_return_time = ((wm->num_heads + 1) * worst_chunk_return_time) +
  7076. (wm->num_heads * cursor_line_pair_return_time);
  7077. u32 latency = mc_latency + other_heads_data_return_time + dc_latency;
  7078. u32 max_src_lines_per_dst_line, lb_fill_bw, line_fill_time;
  7079. u32 tmp, dmif_size = 12288;
  7080. fixed20_12 a, b, c;
  7081. if (wm->num_heads == 0)
  7082. return 0;
  7083. a.full = dfixed_const(2);
  7084. b.full = dfixed_const(1);
  7085. if ((wm->vsc.full > a.full) ||
  7086. ((wm->vsc.full > b.full) && (wm->vtaps >= 3)) ||
  7087. (wm->vtaps >= 5) ||
  7088. ((wm->vsc.full >= a.full) && wm->interlaced))
  7089. max_src_lines_per_dst_line = 4;
  7090. else
  7091. max_src_lines_per_dst_line = 2;
  7092. a.full = dfixed_const(available_bandwidth);
  7093. b.full = dfixed_const(wm->num_heads);
  7094. a.full = dfixed_div(a, b);
  7095. b.full = dfixed_const(mc_latency + 512);
  7096. c.full = dfixed_const(wm->disp_clk);
  7097. b.full = dfixed_div(b, c);
  7098. c.full = dfixed_const(dmif_size);
  7099. b.full = dfixed_div(c, b);
  7100. tmp = min(dfixed_trunc(a), dfixed_trunc(b));
  7101. b.full = dfixed_const(1000);
  7102. c.full = dfixed_const(wm->disp_clk);
  7103. b.full = dfixed_div(c, b);
  7104. c.full = dfixed_const(wm->bytes_per_pixel);
  7105. b.full = dfixed_mul(b, c);
  7106. lb_fill_bw = min(tmp, dfixed_trunc(b));
  7107. a.full = dfixed_const(max_src_lines_per_dst_line * wm->src_width * wm->bytes_per_pixel);
  7108. b.full = dfixed_const(1000);
  7109. c.full = dfixed_const(lb_fill_bw);
  7110. b.full = dfixed_div(c, b);
  7111. a.full = dfixed_div(a, b);
  7112. line_fill_time = dfixed_trunc(a);
  7113. if (line_fill_time < wm->active_time)
  7114. return latency;
  7115. else
  7116. return latency + (line_fill_time - wm->active_time);
  7117. }
  7118. /**
  7119. * dce8_average_bandwidth_vs_dram_bandwidth_for_display - check
  7120. * average and available dram bandwidth
  7121. *
  7122. * @wm: watermark calculation data
  7123. *
  7124. * Check if the display average bandwidth fits in the display
  7125. * dram bandwidth (CIK).
  7126. * Used for display watermark bandwidth calculations
  7127. * Returns true if the display fits, false if not.
  7128. */
  7129. static bool dce8_average_bandwidth_vs_dram_bandwidth_for_display(struct dce8_wm_params *wm)
  7130. {
  7131. if (dce8_average_bandwidth(wm) <=
  7132. (dce8_dram_bandwidth_for_display(wm) / wm->num_heads))
  7133. return true;
  7134. else
  7135. return false;
  7136. }
  7137. /**
  7138. * dce8_average_bandwidth_vs_available_bandwidth - check
  7139. * average and available bandwidth
  7140. *
  7141. * @wm: watermark calculation data
  7142. *
  7143. * Check if the display average bandwidth fits in the display
  7144. * available bandwidth (CIK).
  7145. * Used for display watermark bandwidth calculations
  7146. * Returns true if the display fits, false if not.
  7147. */
  7148. static bool dce8_average_bandwidth_vs_available_bandwidth(struct dce8_wm_params *wm)
  7149. {
  7150. if (dce8_average_bandwidth(wm) <=
  7151. (dce8_available_bandwidth(wm) / wm->num_heads))
  7152. return true;
  7153. else
  7154. return false;
  7155. }
  7156. /**
  7157. * dce8_check_latency_hiding - check latency hiding
  7158. *
  7159. * @wm: watermark calculation data
  7160. *
  7161. * Check latency hiding (CIK).
  7162. * Used for display watermark bandwidth calculations
  7163. * Returns true if the display fits, false if not.
  7164. */
  7165. static bool dce8_check_latency_hiding(struct dce8_wm_params *wm)
  7166. {
  7167. u32 lb_partitions = wm->lb_size / wm->src_width;
  7168. u32 line_time = wm->active_time + wm->blank_time;
  7169. u32 latency_tolerant_lines;
  7170. u32 latency_hiding;
  7171. fixed20_12 a;
  7172. a.full = dfixed_const(1);
  7173. if (wm->vsc.full > a.full)
  7174. latency_tolerant_lines = 1;
  7175. else {
  7176. if (lb_partitions <= (wm->vtaps + 1))
  7177. latency_tolerant_lines = 1;
  7178. else
  7179. latency_tolerant_lines = 2;
  7180. }
  7181. latency_hiding = (latency_tolerant_lines * line_time + wm->blank_time);
  7182. if (dce8_latency_watermark(wm) <= latency_hiding)
  7183. return true;
  7184. else
  7185. return false;
  7186. }
  7187. /**
  7188. * dce8_program_watermarks - program display watermarks
  7189. *
  7190. * @rdev: radeon_device pointer
  7191. * @radeon_crtc: the selected display controller
  7192. * @lb_size: line buffer size
  7193. * @num_heads: number of display controllers in use
  7194. *
  7195. * Calculate and program the display watermarks for the
  7196. * selected display controller (CIK).
  7197. */
  7198. static void dce8_program_watermarks(struct radeon_device *rdev,
  7199. struct radeon_crtc *radeon_crtc,
  7200. u32 lb_size, u32 num_heads)
  7201. {
  7202. struct drm_display_mode *mode = &radeon_crtc->base.mode;
  7203. struct dce8_wm_params wm_low, wm_high;
  7204. u32 pixel_period;
  7205. u32 line_time = 0;
  7206. u32 latency_watermark_a = 0, latency_watermark_b = 0;
  7207. u32 tmp, wm_mask;
  7208. if (radeon_crtc->base.enabled && num_heads && mode) {
  7209. pixel_period = 1000000 / (u32)mode->clock;
  7210. line_time = min((u32)mode->crtc_htotal * pixel_period, (u32)65535);
  7211. /* watermark for high clocks */
  7212. if ((rdev->pm.pm_method == PM_METHOD_DPM) &&
  7213. rdev->pm.dpm_enabled) {
  7214. wm_high.yclk =
  7215. radeon_dpm_get_mclk(rdev, false) * 10;
  7216. wm_high.sclk =
  7217. radeon_dpm_get_sclk(rdev, false) * 10;
  7218. } else {
  7219. wm_high.yclk = rdev->pm.current_mclk * 10;
  7220. wm_high.sclk = rdev->pm.current_sclk * 10;
  7221. }
  7222. wm_high.disp_clk = mode->clock;
  7223. wm_high.src_width = mode->crtc_hdisplay;
  7224. wm_high.active_time = mode->crtc_hdisplay * pixel_period;
  7225. wm_high.blank_time = line_time - wm_high.active_time;
  7226. wm_high.interlaced = false;
  7227. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  7228. wm_high.interlaced = true;
  7229. wm_high.vsc = radeon_crtc->vsc;
  7230. wm_high.vtaps = 1;
  7231. if (radeon_crtc->rmx_type != RMX_OFF)
  7232. wm_high.vtaps = 2;
  7233. wm_high.bytes_per_pixel = 4; /* XXX: get this from fb config */
  7234. wm_high.lb_size = lb_size;
  7235. wm_high.dram_channels = cik_get_number_of_dram_channels(rdev);
  7236. wm_high.num_heads = num_heads;
  7237. /* set for high clocks */
  7238. latency_watermark_a = min(dce8_latency_watermark(&wm_high), (u32)65535);
  7239. /* possibly force display priority to high */
  7240. /* should really do this at mode validation time... */
  7241. if (!dce8_average_bandwidth_vs_dram_bandwidth_for_display(&wm_high) ||
  7242. !dce8_average_bandwidth_vs_available_bandwidth(&wm_high) ||
  7243. !dce8_check_latency_hiding(&wm_high) ||
  7244. (rdev->disp_priority == 2)) {
  7245. DRM_DEBUG_KMS("force priority to high\n");
  7246. }
  7247. /* watermark for low clocks */
  7248. if ((rdev->pm.pm_method == PM_METHOD_DPM) &&
  7249. rdev->pm.dpm_enabled) {
  7250. wm_low.yclk =
  7251. radeon_dpm_get_mclk(rdev, true) * 10;
  7252. wm_low.sclk =
  7253. radeon_dpm_get_sclk(rdev, true) * 10;
  7254. } else {
  7255. wm_low.yclk = rdev->pm.current_mclk * 10;
  7256. wm_low.sclk = rdev->pm.current_sclk * 10;
  7257. }
  7258. wm_low.disp_clk = mode->clock;
  7259. wm_low.src_width = mode->crtc_hdisplay;
  7260. wm_low.active_time = mode->crtc_hdisplay * pixel_period;
  7261. wm_low.blank_time = line_time - wm_low.active_time;
  7262. wm_low.interlaced = false;
  7263. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  7264. wm_low.interlaced = true;
  7265. wm_low.vsc = radeon_crtc->vsc;
  7266. wm_low.vtaps = 1;
  7267. if (radeon_crtc->rmx_type != RMX_OFF)
  7268. wm_low.vtaps = 2;
  7269. wm_low.bytes_per_pixel = 4; /* XXX: get this from fb config */
  7270. wm_low.lb_size = lb_size;
  7271. wm_low.dram_channels = cik_get_number_of_dram_channels(rdev);
  7272. wm_low.num_heads = num_heads;
  7273. /* set for low clocks */
  7274. latency_watermark_b = min(dce8_latency_watermark(&wm_low), (u32)65535);
  7275. /* possibly force display priority to high */
  7276. /* should really do this at mode validation time... */
  7277. if (!dce8_average_bandwidth_vs_dram_bandwidth_for_display(&wm_low) ||
  7278. !dce8_average_bandwidth_vs_available_bandwidth(&wm_low) ||
  7279. !dce8_check_latency_hiding(&wm_low) ||
  7280. (rdev->disp_priority == 2)) {
  7281. DRM_DEBUG_KMS("force priority to high\n");
  7282. }
  7283. }
  7284. /* select wm A */
  7285. wm_mask = RREG32(DPG_WATERMARK_MASK_CONTROL + radeon_crtc->crtc_offset);
  7286. tmp = wm_mask;
  7287. tmp &= ~LATENCY_WATERMARK_MASK(3);
  7288. tmp |= LATENCY_WATERMARK_MASK(1);
  7289. WREG32(DPG_WATERMARK_MASK_CONTROL + radeon_crtc->crtc_offset, tmp);
  7290. WREG32(DPG_PIPE_LATENCY_CONTROL + radeon_crtc->crtc_offset,
  7291. (LATENCY_LOW_WATERMARK(latency_watermark_a) |
  7292. LATENCY_HIGH_WATERMARK(line_time)));
  7293. /* select wm B */
  7294. tmp = RREG32(DPG_WATERMARK_MASK_CONTROL + radeon_crtc->crtc_offset);
  7295. tmp &= ~LATENCY_WATERMARK_MASK(3);
  7296. tmp |= LATENCY_WATERMARK_MASK(2);
  7297. WREG32(DPG_WATERMARK_MASK_CONTROL + radeon_crtc->crtc_offset, tmp);
  7298. WREG32(DPG_PIPE_LATENCY_CONTROL + radeon_crtc->crtc_offset,
  7299. (LATENCY_LOW_WATERMARK(latency_watermark_b) |
  7300. LATENCY_HIGH_WATERMARK(line_time)));
  7301. /* restore original selection */
  7302. WREG32(DPG_WATERMARK_MASK_CONTROL + radeon_crtc->crtc_offset, wm_mask);
  7303. /* save values for DPM */
  7304. radeon_crtc->line_time = line_time;
  7305. radeon_crtc->wm_high = latency_watermark_a;
  7306. radeon_crtc->wm_low = latency_watermark_b;
  7307. }
  7308. /**
  7309. * dce8_bandwidth_update - program display watermarks
  7310. *
  7311. * @rdev: radeon_device pointer
  7312. *
  7313. * Calculate and program the display watermarks and line
  7314. * buffer allocation (CIK).
  7315. */
  7316. void dce8_bandwidth_update(struct radeon_device *rdev)
  7317. {
  7318. struct drm_display_mode *mode = NULL;
  7319. u32 num_heads = 0, lb_size;
  7320. int i;
  7321. radeon_update_display_priority(rdev);
  7322. for (i = 0; i < rdev->num_crtc; i++) {
  7323. if (rdev->mode_info.crtcs[i]->base.enabled)
  7324. num_heads++;
  7325. }
  7326. for (i = 0; i < rdev->num_crtc; i++) {
  7327. mode = &rdev->mode_info.crtcs[i]->base.mode;
  7328. lb_size = dce8_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i], mode);
  7329. dce8_program_watermarks(rdev, rdev->mode_info.crtcs[i], lb_size, num_heads);
  7330. }
  7331. }
  7332. /**
  7333. * cik_get_gpu_clock_counter - return GPU clock counter snapshot
  7334. *
  7335. * @rdev: radeon_device pointer
  7336. *
  7337. * Fetches a GPU clock counter snapshot (SI).
  7338. * Returns the 64 bit clock counter snapshot.
  7339. */
  7340. uint64_t cik_get_gpu_clock_counter(struct radeon_device *rdev)
  7341. {
  7342. uint64_t clock;
  7343. mutex_lock(&rdev->gpu_clock_mutex);
  7344. WREG32(RLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  7345. clock = (uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_LSB) |
  7346. ((uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  7347. mutex_unlock(&rdev->gpu_clock_mutex);
  7348. return clock;
  7349. }
  7350. static int cik_set_uvd_clock(struct radeon_device *rdev, u32 clock,
  7351. u32 cntl_reg, u32 status_reg)
  7352. {
  7353. int r, i;
  7354. struct atom_clock_dividers dividers;
  7355. uint32_t tmp;
  7356. r = radeon_atom_get_clock_dividers(rdev, COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  7357. clock, false, &dividers);
  7358. if (r)
  7359. return r;
  7360. tmp = RREG32_SMC(cntl_reg);
  7361. tmp &= ~(DCLK_DIR_CNTL_EN|DCLK_DIVIDER_MASK);
  7362. tmp |= dividers.post_divider;
  7363. WREG32_SMC(cntl_reg, tmp);
  7364. for (i = 0; i < 100; i++) {
  7365. if (RREG32_SMC(status_reg) & DCLK_STATUS)
  7366. break;
  7367. mdelay(10);
  7368. }
  7369. if (i == 100)
  7370. return -ETIMEDOUT;
  7371. return 0;
  7372. }
  7373. int cik_set_uvd_clocks(struct radeon_device *rdev, u32 vclk, u32 dclk)
  7374. {
  7375. int r = 0;
  7376. r = cik_set_uvd_clock(rdev, vclk, CG_VCLK_CNTL, CG_VCLK_STATUS);
  7377. if (r)
  7378. return r;
  7379. r = cik_set_uvd_clock(rdev, dclk, CG_DCLK_CNTL, CG_DCLK_STATUS);
  7380. return r;
  7381. }
  7382. static void cik_pcie_gen3_enable(struct radeon_device *rdev)
  7383. {
  7384. struct pci_dev *root = rdev->pdev->bus->self;
  7385. int bridge_pos, gpu_pos;
  7386. u32 speed_cntl, mask, current_data_rate;
  7387. int ret, i;
  7388. u16 tmp16;
  7389. if (radeon_pcie_gen2 == 0)
  7390. return;
  7391. if (rdev->flags & RADEON_IS_IGP)
  7392. return;
  7393. if (!(rdev->flags & RADEON_IS_PCIE))
  7394. return;
  7395. ret = drm_pcie_get_speed_cap_mask(rdev->ddev, &mask);
  7396. if (ret != 0)
  7397. return;
  7398. if (!(mask & (DRM_PCIE_SPEED_50 | DRM_PCIE_SPEED_80)))
  7399. return;
  7400. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  7401. current_data_rate = (speed_cntl & LC_CURRENT_DATA_RATE_MASK) >>
  7402. LC_CURRENT_DATA_RATE_SHIFT;
  7403. if (mask & DRM_PCIE_SPEED_80) {
  7404. if (current_data_rate == 2) {
  7405. DRM_INFO("PCIE gen 3 link speeds already enabled\n");
  7406. return;
  7407. }
  7408. DRM_INFO("enabling PCIE gen 3 link speeds, disable with radeon.pcie_gen2=0\n");
  7409. } else if (mask & DRM_PCIE_SPEED_50) {
  7410. if (current_data_rate == 1) {
  7411. DRM_INFO("PCIE gen 2 link speeds already enabled\n");
  7412. return;
  7413. }
  7414. DRM_INFO("enabling PCIE gen 2 link speeds, disable with radeon.pcie_gen2=0\n");
  7415. }
  7416. bridge_pos = pci_pcie_cap(root);
  7417. if (!bridge_pos)
  7418. return;
  7419. gpu_pos = pci_pcie_cap(rdev->pdev);
  7420. if (!gpu_pos)
  7421. return;
  7422. if (mask & DRM_PCIE_SPEED_80) {
  7423. /* re-try equalization if gen3 is not already enabled */
  7424. if (current_data_rate != 2) {
  7425. u16 bridge_cfg, gpu_cfg;
  7426. u16 bridge_cfg2, gpu_cfg2;
  7427. u32 max_lw, current_lw, tmp;
  7428. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL, &bridge_cfg);
  7429. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL, &gpu_cfg);
  7430. tmp16 = bridge_cfg | PCI_EXP_LNKCTL_HAWD;
  7431. pci_write_config_word(root, bridge_pos + PCI_EXP_LNKCTL, tmp16);
  7432. tmp16 = gpu_cfg | PCI_EXP_LNKCTL_HAWD;
  7433. pci_write_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL, tmp16);
  7434. tmp = RREG32_PCIE_PORT(PCIE_LC_STATUS1);
  7435. max_lw = (tmp & LC_DETECTED_LINK_WIDTH_MASK) >> LC_DETECTED_LINK_WIDTH_SHIFT;
  7436. current_lw = (tmp & LC_OPERATING_LINK_WIDTH_MASK) >> LC_OPERATING_LINK_WIDTH_SHIFT;
  7437. if (current_lw < max_lw) {
  7438. tmp = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
  7439. if (tmp & LC_RENEGOTIATION_SUPPORT) {
  7440. tmp &= ~(LC_LINK_WIDTH_MASK | LC_UPCONFIGURE_DIS);
  7441. tmp |= (max_lw << LC_LINK_WIDTH_SHIFT);
  7442. tmp |= LC_UPCONFIGURE_SUPPORT | LC_RENEGOTIATE_EN | LC_RECONFIG_NOW;
  7443. WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, tmp);
  7444. }
  7445. }
  7446. for (i = 0; i < 10; i++) {
  7447. /* check status */
  7448. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_DEVSTA, &tmp16);
  7449. if (tmp16 & PCI_EXP_DEVSTA_TRPND)
  7450. break;
  7451. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL, &bridge_cfg);
  7452. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL, &gpu_cfg);
  7453. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL2, &bridge_cfg2);
  7454. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL2, &gpu_cfg2);
  7455. tmp = RREG32_PCIE_PORT(PCIE_LC_CNTL4);
  7456. tmp |= LC_SET_QUIESCE;
  7457. WREG32_PCIE_PORT(PCIE_LC_CNTL4, tmp);
  7458. tmp = RREG32_PCIE_PORT(PCIE_LC_CNTL4);
  7459. tmp |= LC_REDO_EQ;
  7460. WREG32_PCIE_PORT(PCIE_LC_CNTL4, tmp);
  7461. mdelay(100);
  7462. /* linkctl */
  7463. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL, &tmp16);
  7464. tmp16 &= ~PCI_EXP_LNKCTL_HAWD;
  7465. tmp16 |= (bridge_cfg & PCI_EXP_LNKCTL_HAWD);
  7466. pci_write_config_word(root, bridge_pos + PCI_EXP_LNKCTL, tmp16);
  7467. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL, &tmp16);
  7468. tmp16 &= ~PCI_EXP_LNKCTL_HAWD;
  7469. tmp16 |= (gpu_cfg & PCI_EXP_LNKCTL_HAWD);
  7470. pci_write_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL, tmp16);
  7471. /* linkctl2 */
  7472. pci_read_config_word(root, bridge_pos + PCI_EXP_LNKCTL2, &tmp16);
  7473. tmp16 &= ~((1 << 4) | (7 << 9));
  7474. tmp16 |= (bridge_cfg2 & ((1 << 4) | (7 << 9)));
  7475. pci_write_config_word(root, bridge_pos + PCI_EXP_LNKCTL2, tmp16);
  7476. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL2, &tmp16);
  7477. tmp16 &= ~((1 << 4) | (7 << 9));
  7478. tmp16 |= (gpu_cfg2 & ((1 << 4) | (7 << 9)));
  7479. pci_write_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL2, tmp16);
  7480. tmp = RREG32_PCIE_PORT(PCIE_LC_CNTL4);
  7481. tmp &= ~LC_SET_QUIESCE;
  7482. WREG32_PCIE_PORT(PCIE_LC_CNTL4, tmp);
  7483. }
  7484. }
  7485. }
  7486. /* set the link speed */
  7487. speed_cntl |= LC_FORCE_EN_SW_SPEED_CHANGE | LC_FORCE_DIS_HW_SPEED_CHANGE;
  7488. speed_cntl &= ~LC_FORCE_DIS_SW_SPEED_CHANGE;
  7489. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
  7490. pci_read_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL2, &tmp16);
  7491. tmp16 &= ~0xf;
  7492. if (mask & DRM_PCIE_SPEED_80)
  7493. tmp16 |= 3; /* gen3 */
  7494. else if (mask & DRM_PCIE_SPEED_50)
  7495. tmp16 |= 2; /* gen2 */
  7496. else
  7497. tmp16 |= 1; /* gen1 */
  7498. pci_write_config_word(rdev->pdev, gpu_pos + PCI_EXP_LNKCTL2, tmp16);
  7499. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  7500. speed_cntl |= LC_INITIATE_LINK_SPEED_CHANGE;
  7501. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
  7502. for (i = 0; i < rdev->usec_timeout; i++) {
  7503. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  7504. if ((speed_cntl & LC_INITIATE_LINK_SPEED_CHANGE) == 0)
  7505. break;
  7506. udelay(1);
  7507. }
  7508. }
  7509. static void cik_program_aspm(struct radeon_device *rdev)
  7510. {
  7511. u32 data, orig;
  7512. bool disable_l0s = false, disable_l1 = false, disable_plloff_in_l1 = false;
  7513. bool disable_clkreq = false;
  7514. if (radeon_aspm == 0)
  7515. return;
  7516. /* XXX double check IGPs */
  7517. if (rdev->flags & RADEON_IS_IGP)
  7518. return;
  7519. if (!(rdev->flags & RADEON_IS_PCIE))
  7520. return;
  7521. orig = data = RREG32_PCIE_PORT(PCIE_LC_N_FTS_CNTL);
  7522. data &= ~LC_XMIT_N_FTS_MASK;
  7523. data |= LC_XMIT_N_FTS(0x24) | LC_XMIT_N_FTS_OVERRIDE_EN;
  7524. if (orig != data)
  7525. WREG32_PCIE_PORT(PCIE_LC_N_FTS_CNTL, data);
  7526. orig = data = RREG32_PCIE_PORT(PCIE_LC_CNTL3);
  7527. data |= LC_GO_TO_RECOVERY;
  7528. if (orig != data)
  7529. WREG32_PCIE_PORT(PCIE_LC_CNTL3, data);
  7530. orig = data = RREG32_PCIE_PORT(PCIE_P_CNTL);
  7531. data |= P_IGNORE_EDB_ERR;
  7532. if (orig != data)
  7533. WREG32_PCIE_PORT(PCIE_P_CNTL, data);
  7534. orig = data = RREG32_PCIE_PORT(PCIE_LC_CNTL);
  7535. data &= ~(LC_L0S_INACTIVITY_MASK | LC_L1_INACTIVITY_MASK);
  7536. data |= LC_PMI_TO_L1_DIS;
  7537. if (!disable_l0s)
  7538. data |= LC_L0S_INACTIVITY(7);
  7539. if (!disable_l1) {
  7540. data |= LC_L1_INACTIVITY(7);
  7541. data &= ~LC_PMI_TO_L1_DIS;
  7542. if (orig != data)
  7543. WREG32_PCIE_PORT(PCIE_LC_CNTL, data);
  7544. if (!disable_plloff_in_l1) {
  7545. bool clk_req_support;
  7546. orig = data = RREG32_PCIE_PORT(PB0_PIF_PWRDOWN_0);
  7547. data &= ~(PLL_POWER_STATE_IN_OFF_0_MASK | PLL_POWER_STATE_IN_TXS2_0_MASK);
  7548. data |= PLL_POWER_STATE_IN_OFF_0(7) | PLL_POWER_STATE_IN_TXS2_0(7);
  7549. if (orig != data)
  7550. WREG32_PCIE_PORT(PB0_PIF_PWRDOWN_0, data);
  7551. orig = data = RREG32_PCIE_PORT(PB0_PIF_PWRDOWN_1);
  7552. data &= ~(PLL_POWER_STATE_IN_OFF_1_MASK | PLL_POWER_STATE_IN_TXS2_1_MASK);
  7553. data |= PLL_POWER_STATE_IN_OFF_1(7) | PLL_POWER_STATE_IN_TXS2_1(7);
  7554. if (orig != data)
  7555. WREG32_PCIE_PORT(PB0_PIF_PWRDOWN_1, data);
  7556. orig = data = RREG32_PCIE_PORT(PB1_PIF_PWRDOWN_0);
  7557. data &= ~(PLL_POWER_STATE_IN_OFF_0_MASK | PLL_POWER_STATE_IN_TXS2_0_MASK);
  7558. data |= PLL_POWER_STATE_IN_OFF_0(7) | PLL_POWER_STATE_IN_TXS2_0(7);
  7559. if (orig != data)
  7560. WREG32_PCIE_PORT(PB1_PIF_PWRDOWN_0, data);
  7561. orig = data = RREG32_PCIE_PORT(PB1_PIF_PWRDOWN_1);
  7562. data &= ~(PLL_POWER_STATE_IN_OFF_1_MASK | PLL_POWER_STATE_IN_TXS2_1_MASK);
  7563. data |= PLL_POWER_STATE_IN_OFF_1(7) | PLL_POWER_STATE_IN_TXS2_1(7);
  7564. if (orig != data)
  7565. WREG32_PCIE_PORT(PB1_PIF_PWRDOWN_1, data);
  7566. orig = data = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
  7567. data &= ~LC_DYN_LANES_PWR_STATE_MASK;
  7568. data |= LC_DYN_LANES_PWR_STATE(3);
  7569. if (orig != data)
  7570. WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, data);
  7571. if (!disable_clkreq) {
  7572. struct pci_dev *root = rdev->pdev->bus->self;
  7573. u32 lnkcap;
  7574. clk_req_support = false;
  7575. pcie_capability_read_dword(root, PCI_EXP_LNKCAP, &lnkcap);
  7576. if (lnkcap & PCI_EXP_LNKCAP_CLKPM)
  7577. clk_req_support = true;
  7578. } else {
  7579. clk_req_support = false;
  7580. }
  7581. if (clk_req_support) {
  7582. orig = data = RREG32_PCIE_PORT(PCIE_LC_CNTL2);
  7583. data |= LC_ALLOW_PDWN_IN_L1 | LC_ALLOW_PDWN_IN_L23;
  7584. if (orig != data)
  7585. WREG32_PCIE_PORT(PCIE_LC_CNTL2, data);
  7586. orig = data = RREG32_SMC(THM_CLK_CNTL);
  7587. data &= ~(CMON_CLK_SEL_MASK | TMON_CLK_SEL_MASK);
  7588. data |= CMON_CLK_SEL(1) | TMON_CLK_SEL(1);
  7589. if (orig != data)
  7590. WREG32_SMC(THM_CLK_CNTL, data);
  7591. orig = data = RREG32_SMC(MISC_CLK_CTRL);
  7592. data &= ~(DEEP_SLEEP_CLK_SEL_MASK | ZCLK_SEL_MASK);
  7593. data |= DEEP_SLEEP_CLK_SEL(1) | ZCLK_SEL(1);
  7594. if (orig != data)
  7595. WREG32_SMC(MISC_CLK_CTRL, data);
  7596. orig = data = RREG32_SMC(CG_CLKPIN_CNTL);
  7597. data &= ~BCLK_AS_XCLK;
  7598. if (orig != data)
  7599. WREG32_SMC(CG_CLKPIN_CNTL, data);
  7600. orig = data = RREG32_SMC(CG_CLKPIN_CNTL_2);
  7601. data &= ~FORCE_BIF_REFCLK_EN;
  7602. if (orig != data)
  7603. WREG32_SMC(CG_CLKPIN_CNTL_2, data);
  7604. orig = data = RREG32_SMC(MPLL_BYPASSCLK_SEL);
  7605. data &= ~MPLL_CLKOUT_SEL_MASK;
  7606. data |= MPLL_CLKOUT_SEL(4);
  7607. if (orig != data)
  7608. WREG32_SMC(MPLL_BYPASSCLK_SEL, data);
  7609. }
  7610. }
  7611. } else {
  7612. if (orig != data)
  7613. WREG32_PCIE_PORT(PCIE_LC_CNTL, data);
  7614. }
  7615. orig = data = RREG32_PCIE_PORT(PCIE_CNTL2);
  7616. data |= SLV_MEM_LS_EN | MST_MEM_LS_EN | REPLAY_MEM_LS_EN;
  7617. if (orig != data)
  7618. WREG32_PCIE_PORT(PCIE_CNTL2, data);
  7619. if (!disable_l0s) {
  7620. data = RREG32_PCIE_PORT(PCIE_LC_N_FTS_CNTL);
  7621. if((data & LC_N_FTS_MASK) == LC_N_FTS_MASK) {
  7622. data = RREG32_PCIE_PORT(PCIE_LC_STATUS1);
  7623. if ((data & LC_REVERSE_XMIT) && (data & LC_REVERSE_RCVR)) {
  7624. orig = data = RREG32_PCIE_PORT(PCIE_LC_CNTL);
  7625. data &= ~LC_L0S_INACTIVITY_MASK;
  7626. if (orig != data)
  7627. WREG32_PCIE_PORT(PCIE_LC_CNTL, data);
  7628. }
  7629. }
  7630. }
  7631. }