PageRenderTime 37ms CodeModel.GetById 10ms RepoModel.GetById 1ms app.codeStats 0ms

/drivers/media/video/cx231xx/cx231xx-avcore.c

https://gitlab.com/TeamCarbonXtreme/android_kernel_samsung_msm7x27
C | 2573 lines | 1853 code | 370 blank | 350 comment | 203 complexity | aef9eced85e42b91001188c6afedb86a MD5 | raw file
Possible License(s): GPL-2.0
  1. /*
  2. cx231xx_avcore.c - driver for Conexant Cx23100/101/102
  3. USB video capture devices
  4. Copyright (C) 2008 <srinivasa.deevi at conexant dot com>
  5. This program contains the specific code to control the avdecoder chip and
  6. other related usb control functions for cx231xx based chipset.
  7. This program is free software; you can redistribute it and/or modify
  8. it under the terms of the GNU General Public License as published by
  9. the Free Software Foundation; either version 2 of the License, or
  10. (at your option) any later version.
  11. This program is distributed in the hope that it will be useful,
  12. but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. GNU General Public License for more details.
  15. You should have received a copy of the GNU General Public License
  16. along with this program; if not, write to the Free Software
  17. Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  18. */
  19. #include <linux/init.h>
  20. #include <linux/list.h>
  21. #include <linux/module.h>
  22. #include <linux/kernel.h>
  23. #include <linux/bitmap.h>
  24. #include <linux/usb.h>
  25. #include <linux/i2c.h>
  26. #include <linux/mm.h>
  27. #include <linux/mutex.h>
  28. #include <media/v4l2-common.h>
  29. #include <media/v4l2-ioctl.h>
  30. #include <media/v4l2-chip-ident.h>
  31. #include "cx231xx.h"
  32. /******************************************************************************
  33. -: BLOCK ARRANGEMENT :-
  34. I2S block ----------------------|
  35. [I2S audio] |
  36. |
  37. Analog Front End --> Direct IF -|-> Cx25840 --> Audio
  38. [video & audio] | [Audio]
  39. |
  40. |-> Cx25840 --> Video
  41. [Video]
  42. *******************************************************************************/
  43. /******************************************************************************
  44. * A F E - B L O C K C O N T R O L functions *
  45. * [ANALOG FRONT END] *
  46. ******************************************************************************/
  47. static int afe_write_byte(struct cx231xx *dev, u16 saddr, u8 data)
  48. {
  49. return cx231xx_write_i2c_data(dev, AFE_DEVICE_ADDRESS,
  50. saddr, 2, data, 1);
  51. }
  52. static int afe_read_byte(struct cx231xx *dev, u16 saddr, u8 *data)
  53. {
  54. int status;
  55. u32 temp = 0;
  56. status = cx231xx_read_i2c_data(dev, AFE_DEVICE_ADDRESS,
  57. saddr, 2, &temp, 1);
  58. *data = (u8) temp;
  59. return status;
  60. }
  61. int cx231xx_afe_init_super_block(struct cx231xx *dev, u32 ref_count)
  62. {
  63. int status = 0;
  64. u8 temp = 0;
  65. u8 afe_power_status = 0;
  66. int i = 0;
  67. /* super block initialize */
  68. temp = (u8) (ref_count & 0xff);
  69. status = afe_write_byte(dev, SUP_BLK_TUNE2, temp);
  70. if (status < 0)
  71. return status;
  72. status = afe_read_byte(dev, SUP_BLK_TUNE2, &afe_power_status);
  73. if (status < 0)
  74. return status;
  75. temp = (u8) ((ref_count & 0x300) >> 8);
  76. temp |= 0x40;
  77. status = afe_write_byte(dev, SUP_BLK_TUNE1, temp);
  78. if (status < 0)
  79. return status;
  80. status = afe_write_byte(dev, SUP_BLK_PLL2, 0x0f);
  81. if (status < 0)
  82. return status;
  83. /* enable pll */
  84. while (afe_power_status != 0x18) {
  85. status = afe_write_byte(dev, SUP_BLK_PWRDN, 0x18);
  86. if (status < 0) {
  87. cx231xx_info(
  88. ": Init Super Block failed in send cmd\n");
  89. break;
  90. }
  91. status = afe_read_byte(dev, SUP_BLK_PWRDN, &afe_power_status);
  92. afe_power_status &= 0xff;
  93. if (status < 0) {
  94. cx231xx_info(
  95. ": Init Super Block failed in receive cmd\n");
  96. break;
  97. }
  98. i++;
  99. if (i == 10) {
  100. cx231xx_info(
  101. ": Init Super Block force break in loop !!!!\n");
  102. status = -1;
  103. break;
  104. }
  105. }
  106. if (status < 0)
  107. return status;
  108. /* start tuning filter */
  109. status = afe_write_byte(dev, SUP_BLK_TUNE3, 0x40);
  110. if (status < 0)
  111. return status;
  112. msleep(5);
  113. /* exit tuning */
  114. status = afe_write_byte(dev, SUP_BLK_TUNE3, 0x00);
  115. return status;
  116. }
  117. int cx231xx_afe_init_channels(struct cx231xx *dev)
  118. {
  119. int status = 0;
  120. /* power up all 3 channels, clear pd_buffer */
  121. status = afe_write_byte(dev, ADC_PWRDN_CLAMP_CH1, 0x00);
  122. status = afe_write_byte(dev, ADC_PWRDN_CLAMP_CH2, 0x00);
  123. status = afe_write_byte(dev, ADC_PWRDN_CLAMP_CH3, 0x00);
  124. /* Enable quantizer calibration */
  125. status = afe_write_byte(dev, ADC_COM_QUANT, 0x02);
  126. /* channel initialize, force modulator (fb) reset */
  127. status = afe_write_byte(dev, ADC_FB_FRCRST_CH1, 0x17);
  128. status = afe_write_byte(dev, ADC_FB_FRCRST_CH2, 0x17);
  129. status = afe_write_byte(dev, ADC_FB_FRCRST_CH3, 0x17);
  130. /* start quantilizer calibration */
  131. status = afe_write_byte(dev, ADC_CAL_ATEST_CH1, 0x10);
  132. status = afe_write_byte(dev, ADC_CAL_ATEST_CH2, 0x10);
  133. status = afe_write_byte(dev, ADC_CAL_ATEST_CH3, 0x10);
  134. msleep(5);
  135. /* exit modulator (fb) reset */
  136. status = afe_write_byte(dev, ADC_FB_FRCRST_CH1, 0x07);
  137. status = afe_write_byte(dev, ADC_FB_FRCRST_CH2, 0x07);
  138. status = afe_write_byte(dev, ADC_FB_FRCRST_CH3, 0x07);
  139. /* enable the pre_clamp in each channel for single-ended input */
  140. status = afe_write_byte(dev, ADC_NTF_PRECLMP_EN_CH1, 0xf0);
  141. status = afe_write_byte(dev, ADC_NTF_PRECLMP_EN_CH2, 0xf0);
  142. status = afe_write_byte(dev, ADC_NTF_PRECLMP_EN_CH3, 0xf0);
  143. /* use diode instead of resistor, so set term_en to 0, res_en to 0 */
  144. status = cx231xx_reg_mask_write(dev, AFE_DEVICE_ADDRESS, 8,
  145. ADC_QGAIN_RES_TRM_CH1, 3, 7, 0x00);
  146. status = cx231xx_reg_mask_write(dev, AFE_DEVICE_ADDRESS, 8,
  147. ADC_QGAIN_RES_TRM_CH2, 3, 7, 0x00);
  148. status = cx231xx_reg_mask_write(dev, AFE_DEVICE_ADDRESS, 8,
  149. ADC_QGAIN_RES_TRM_CH3, 3, 7, 0x00);
  150. /* dynamic element matching off */
  151. status = afe_write_byte(dev, ADC_DCSERVO_DEM_CH1, 0x03);
  152. status = afe_write_byte(dev, ADC_DCSERVO_DEM_CH2, 0x03);
  153. status = afe_write_byte(dev, ADC_DCSERVO_DEM_CH3, 0x03);
  154. return status;
  155. }
  156. int cx231xx_afe_setup_AFE_for_baseband(struct cx231xx *dev)
  157. {
  158. u8 c_value = 0;
  159. int status = 0;
  160. status = afe_read_byte(dev, ADC_PWRDN_CLAMP_CH2, &c_value);
  161. c_value &= (~(0x50));
  162. status = afe_write_byte(dev, ADC_PWRDN_CLAMP_CH2, c_value);
  163. return status;
  164. }
  165. /*
  166. The Analog Front End in Cx231xx has 3 channels. These
  167. channels are used to share between different inputs
  168. like tuner, s-video and composite inputs.
  169. channel 1 ----- pin 1 to pin4(in reg is 1-4)
  170. channel 2 ----- pin 5 to pin8(in reg is 5-8)
  171. channel 3 ----- pin 9 to pin 12(in reg is 9-11)
  172. */
  173. int cx231xx_afe_set_input_mux(struct cx231xx *dev, u32 input_mux)
  174. {
  175. u8 ch1_setting = (u8) input_mux;
  176. u8 ch2_setting = (u8) (input_mux >> 8);
  177. u8 ch3_setting = (u8) (input_mux >> 16);
  178. int status = 0;
  179. u8 value = 0;
  180. if (ch1_setting != 0) {
  181. status = afe_read_byte(dev, ADC_INPUT_CH1, &value);
  182. value &= (!INPUT_SEL_MASK);
  183. value |= (ch1_setting - 1) << 4;
  184. value &= 0xff;
  185. status = afe_write_byte(dev, ADC_INPUT_CH1, value);
  186. }
  187. if (ch2_setting != 0) {
  188. status = afe_read_byte(dev, ADC_INPUT_CH2, &value);
  189. value &= (!INPUT_SEL_MASK);
  190. value |= (ch2_setting - 1) << 4;
  191. value &= 0xff;
  192. status = afe_write_byte(dev, ADC_INPUT_CH2, value);
  193. }
  194. /* For ch3_setting, the value to put in the register is
  195. 7 less than the input number */
  196. if (ch3_setting != 0) {
  197. status = afe_read_byte(dev, ADC_INPUT_CH3, &value);
  198. value &= (!INPUT_SEL_MASK);
  199. value |= (ch3_setting - 1) << 4;
  200. value &= 0xff;
  201. status = afe_write_byte(dev, ADC_INPUT_CH3, value);
  202. }
  203. return status;
  204. }
  205. int cx231xx_afe_set_mode(struct cx231xx *dev, enum AFE_MODE mode)
  206. {
  207. int status = 0;
  208. /*
  209. * FIXME: We need to implement the AFE code for LOW IF and for HI IF.
  210. * Currently, only baseband works.
  211. */
  212. switch (mode) {
  213. case AFE_MODE_LOW_IF:
  214. /* SetupAFEforLowIF(); */
  215. break;
  216. case AFE_MODE_BASEBAND:
  217. status = cx231xx_afe_setup_AFE_for_baseband(dev);
  218. break;
  219. case AFE_MODE_EU_HI_IF:
  220. /* SetupAFEforEuHiIF(); */
  221. break;
  222. case AFE_MODE_US_HI_IF:
  223. /* SetupAFEforUsHiIF(); */
  224. break;
  225. case AFE_MODE_JAPAN_HI_IF:
  226. /* SetupAFEforJapanHiIF(); */
  227. break;
  228. }
  229. if ((mode != dev->afe_mode) &&
  230. (dev->video_input == CX231XX_VMUX_TELEVISION))
  231. status = cx231xx_afe_adjust_ref_count(dev,
  232. CX231XX_VMUX_TELEVISION);
  233. dev->afe_mode = mode;
  234. return status;
  235. }
  236. int cx231xx_afe_update_power_control(struct cx231xx *dev,
  237. enum AV_MODE avmode)
  238. {
  239. u8 afe_power_status = 0;
  240. int status = 0;
  241. switch (dev->model) {
  242. case CX231XX_BOARD_CNXT_RDE_250:
  243. case CX231XX_BOARD_CNXT_RDU_250:
  244. if (avmode == POLARIS_AVMODE_ANALOGT_TV) {
  245. while (afe_power_status != (FLD_PWRDN_TUNING_BIAS |
  246. FLD_PWRDN_ENABLE_PLL)) {
  247. status = afe_write_byte(dev, SUP_BLK_PWRDN,
  248. FLD_PWRDN_TUNING_BIAS |
  249. FLD_PWRDN_ENABLE_PLL);
  250. status |= afe_read_byte(dev, SUP_BLK_PWRDN,
  251. &afe_power_status);
  252. if (status < 0)
  253. break;
  254. }
  255. status = afe_write_byte(dev, ADC_PWRDN_CLAMP_CH1,
  256. 0x00);
  257. status |= afe_write_byte(dev, ADC_PWRDN_CLAMP_CH2,
  258. 0x00);
  259. status |= afe_write_byte(dev, ADC_PWRDN_CLAMP_CH3,
  260. 0x00);
  261. } else if (avmode == POLARIS_AVMODE_DIGITAL) {
  262. status = afe_write_byte(dev, ADC_PWRDN_CLAMP_CH1,
  263. 0x70);
  264. status |= afe_write_byte(dev, ADC_PWRDN_CLAMP_CH2,
  265. 0x70);
  266. status |= afe_write_byte(dev, ADC_PWRDN_CLAMP_CH3,
  267. 0x70);
  268. status |= afe_read_byte(dev, SUP_BLK_PWRDN,
  269. &afe_power_status);
  270. afe_power_status |= FLD_PWRDN_PD_BANDGAP |
  271. FLD_PWRDN_PD_BIAS |
  272. FLD_PWRDN_PD_TUNECK;
  273. status |= afe_write_byte(dev, SUP_BLK_PWRDN,
  274. afe_power_status);
  275. } else if (avmode == POLARIS_AVMODE_ENXTERNAL_AV) {
  276. while (afe_power_status != (FLD_PWRDN_TUNING_BIAS |
  277. FLD_PWRDN_ENABLE_PLL)) {
  278. status = afe_write_byte(dev, SUP_BLK_PWRDN,
  279. FLD_PWRDN_TUNING_BIAS |
  280. FLD_PWRDN_ENABLE_PLL);
  281. status |= afe_read_byte(dev, SUP_BLK_PWRDN,
  282. &afe_power_status);
  283. if (status < 0)
  284. break;
  285. }
  286. status |= afe_write_byte(dev, ADC_PWRDN_CLAMP_CH1,
  287. 0x00);
  288. status |= afe_write_byte(dev, ADC_PWRDN_CLAMP_CH2,
  289. 0x00);
  290. status |= afe_write_byte(dev, ADC_PWRDN_CLAMP_CH3,
  291. 0x00);
  292. } else {
  293. cx231xx_info("Invalid AV mode input\n");
  294. status = -1;
  295. }
  296. break;
  297. default:
  298. if (avmode == POLARIS_AVMODE_ANALOGT_TV) {
  299. while (afe_power_status != (FLD_PWRDN_TUNING_BIAS |
  300. FLD_PWRDN_ENABLE_PLL)) {
  301. status = afe_write_byte(dev, SUP_BLK_PWRDN,
  302. FLD_PWRDN_TUNING_BIAS |
  303. FLD_PWRDN_ENABLE_PLL);
  304. status |= afe_read_byte(dev, SUP_BLK_PWRDN,
  305. &afe_power_status);
  306. if (status < 0)
  307. break;
  308. }
  309. status |= afe_write_byte(dev, ADC_PWRDN_CLAMP_CH1,
  310. 0x40);
  311. status |= afe_write_byte(dev, ADC_PWRDN_CLAMP_CH2,
  312. 0x40);
  313. status |= afe_write_byte(dev, ADC_PWRDN_CLAMP_CH3,
  314. 0x00);
  315. } else if (avmode == POLARIS_AVMODE_DIGITAL) {
  316. status = afe_write_byte(dev, ADC_PWRDN_CLAMP_CH1,
  317. 0x70);
  318. status |= afe_write_byte(dev, ADC_PWRDN_CLAMP_CH2,
  319. 0x70);
  320. status |= afe_write_byte(dev, ADC_PWRDN_CLAMP_CH3,
  321. 0x70);
  322. status |= afe_read_byte(dev, SUP_BLK_PWRDN,
  323. &afe_power_status);
  324. afe_power_status |= FLD_PWRDN_PD_BANDGAP |
  325. FLD_PWRDN_PD_BIAS |
  326. FLD_PWRDN_PD_TUNECK;
  327. status |= afe_write_byte(dev, SUP_BLK_PWRDN,
  328. afe_power_status);
  329. } else if (avmode == POLARIS_AVMODE_ENXTERNAL_AV) {
  330. while (afe_power_status != (FLD_PWRDN_TUNING_BIAS |
  331. FLD_PWRDN_ENABLE_PLL)) {
  332. status = afe_write_byte(dev, SUP_BLK_PWRDN,
  333. FLD_PWRDN_TUNING_BIAS |
  334. FLD_PWRDN_ENABLE_PLL);
  335. status |= afe_read_byte(dev, SUP_BLK_PWRDN,
  336. &afe_power_status);
  337. if (status < 0)
  338. break;
  339. }
  340. status |= afe_write_byte(dev, ADC_PWRDN_CLAMP_CH1,
  341. 0x00);
  342. status |= afe_write_byte(dev, ADC_PWRDN_CLAMP_CH2,
  343. 0x00);
  344. status |= afe_write_byte(dev, ADC_PWRDN_CLAMP_CH3,
  345. 0x40);
  346. } else {
  347. cx231xx_info("Invalid AV mode input\n");
  348. status = -1;
  349. }
  350. } /* switch */
  351. return status;
  352. }
  353. int cx231xx_afe_adjust_ref_count(struct cx231xx *dev, u32 video_input)
  354. {
  355. u8 input_mode = 0;
  356. u8 ntf_mode = 0;
  357. int status = 0;
  358. dev->video_input = video_input;
  359. if (video_input == CX231XX_VMUX_TELEVISION) {
  360. status = afe_read_byte(dev, ADC_INPUT_CH3, &input_mode);
  361. status = afe_read_byte(dev, ADC_NTF_PRECLMP_EN_CH3,
  362. &ntf_mode);
  363. } else {
  364. status = afe_read_byte(dev, ADC_INPUT_CH1, &input_mode);
  365. status = afe_read_byte(dev, ADC_NTF_PRECLMP_EN_CH1,
  366. &ntf_mode);
  367. }
  368. input_mode = (ntf_mode & 0x3) | ((input_mode & 0x6) << 1);
  369. switch (input_mode) {
  370. case SINGLE_ENDED:
  371. dev->afe_ref_count = 0x23C;
  372. break;
  373. case LOW_IF:
  374. dev->afe_ref_count = 0x24C;
  375. break;
  376. case EU_IF:
  377. dev->afe_ref_count = 0x258;
  378. break;
  379. case US_IF:
  380. dev->afe_ref_count = 0x260;
  381. break;
  382. default:
  383. break;
  384. }
  385. status = cx231xx_afe_init_super_block(dev, dev->afe_ref_count);
  386. return status;
  387. }
  388. /******************************************************************************
  389. * V I D E O / A U D I O D E C O D E R C O N T R O L functions *
  390. ******************************************************************************/
  391. static int vid_blk_write_byte(struct cx231xx *dev, u16 saddr, u8 data)
  392. {
  393. return cx231xx_write_i2c_data(dev, VID_BLK_I2C_ADDRESS,
  394. saddr, 2, data, 1);
  395. }
  396. static int vid_blk_read_byte(struct cx231xx *dev, u16 saddr, u8 *data)
  397. {
  398. int status;
  399. u32 temp = 0;
  400. status = cx231xx_read_i2c_data(dev, VID_BLK_I2C_ADDRESS,
  401. saddr, 2, &temp, 1);
  402. *data = (u8) temp;
  403. return status;
  404. }
  405. static int vid_blk_write_word(struct cx231xx *dev, u16 saddr, u32 data)
  406. {
  407. return cx231xx_write_i2c_data(dev, VID_BLK_I2C_ADDRESS,
  408. saddr, 2, data, 4);
  409. }
  410. static int vid_blk_read_word(struct cx231xx *dev, u16 saddr, u32 *data)
  411. {
  412. return cx231xx_read_i2c_data(dev, VID_BLK_I2C_ADDRESS,
  413. saddr, 2, data, 4);
  414. }
  415. int cx231xx_set_video_input_mux(struct cx231xx *dev, u8 input)
  416. {
  417. int status = 0;
  418. switch (INPUT(input)->type) {
  419. case CX231XX_VMUX_COMPOSITE1:
  420. case CX231XX_VMUX_SVIDEO:
  421. if ((dev->current_pcb_config.type == USB_BUS_POWER) &&
  422. (dev->power_mode != POLARIS_AVMODE_ENXTERNAL_AV)) {
  423. /* External AV */
  424. status = cx231xx_set_power_mode(dev,
  425. POLARIS_AVMODE_ENXTERNAL_AV);
  426. if (status < 0) {
  427. cx231xx_errdev("%s: set_power_mode : Failed to"
  428. " set Power - errCode [%d]!\n",
  429. __func__, status);
  430. return status;
  431. }
  432. }
  433. status = cx231xx_set_decoder_video_input(dev,
  434. INPUT(input)->type,
  435. INPUT(input)->vmux);
  436. break;
  437. case CX231XX_VMUX_TELEVISION:
  438. case CX231XX_VMUX_CABLE:
  439. if ((dev->current_pcb_config.type == USB_BUS_POWER) &&
  440. (dev->power_mode != POLARIS_AVMODE_ANALOGT_TV)) {
  441. /* Tuner */
  442. status = cx231xx_set_power_mode(dev,
  443. POLARIS_AVMODE_ANALOGT_TV);
  444. if (status < 0) {
  445. cx231xx_errdev("%s: set_power_mode:Failed"
  446. " to set Power - errCode [%d]!\n",
  447. __func__, status);
  448. return status;
  449. }
  450. }
  451. status = cx231xx_set_decoder_video_input(dev,
  452. CX231XX_VMUX_COMPOSITE1,
  453. INPUT(input)->vmux);
  454. break;
  455. default:
  456. cx231xx_errdev("%s: set_power_mode : Unknown Input %d !\n",
  457. __func__, INPUT(input)->type);
  458. break;
  459. }
  460. /* save the selection */
  461. dev->video_input = input;
  462. return status;
  463. }
  464. int cx231xx_set_decoder_video_input(struct cx231xx *dev,
  465. u8 pin_type, u8 input)
  466. {
  467. int status = 0;
  468. u32 value = 0;
  469. if (pin_type != dev->video_input) {
  470. status = cx231xx_afe_adjust_ref_count(dev, pin_type);
  471. if (status < 0) {
  472. cx231xx_errdev("%s: adjust_ref_count :Failed to set"
  473. "AFE input mux - errCode [%d]!\n",
  474. __func__, status);
  475. return status;
  476. }
  477. }
  478. /* call afe block to set video inputs */
  479. status = cx231xx_afe_set_input_mux(dev, input);
  480. if (status < 0) {
  481. cx231xx_errdev("%s: set_input_mux :Failed to set"
  482. " AFE input mux - errCode [%d]!\n",
  483. __func__, status);
  484. return status;
  485. }
  486. switch (pin_type) {
  487. case CX231XX_VMUX_COMPOSITE1:
  488. status = vid_blk_read_word(dev, AFE_CTRL, &value);
  489. value |= (0 << 13) | (1 << 4);
  490. value &= ~(1 << 5);
  491. /* set [24:23] [22:15] to 0 */
  492. value &= (~(0x1ff8000));
  493. /* set FUNC_MODE[24:23] = 2 IF_MOD[22:15] = 0 */
  494. value |= 0x1000000;
  495. status = vid_blk_write_word(dev, AFE_CTRL, value);
  496. status = vid_blk_read_word(dev, OUT_CTRL1, &value);
  497. value |= (1 << 7);
  498. status = vid_blk_write_word(dev, OUT_CTRL1, value);
  499. /* Set vip 1.1 output mode */
  500. status = cx231xx_read_modify_write_i2c_dword(dev,
  501. VID_BLK_I2C_ADDRESS,
  502. OUT_CTRL1,
  503. FLD_OUT_MODE,
  504. OUT_MODE_VIP11);
  505. /* Tell DIF object to go to baseband mode */
  506. status = cx231xx_dif_set_standard(dev, DIF_USE_BASEBAND);
  507. if (status < 0) {
  508. cx231xx_errdev("%s: cx231xx_dif set to By pass"
  509. " mode- errCode [%d]!\n",
  510. __func__, status);
  511. return status;
  512. }
  513. /* Read the DFE_CTRL1 register */
  514. status = vid_blk_read_word(dev, DFE_CTRL1, &value);
  515. /* enable the VBI_GATE_EN */
  516. value |= FLD_VBI_GATE_EN;
  517. /* Enable the auto-VGA enable */
  518. value |= FLD_VGA_AUTO_EN;
  519. /* Write it back */
  520. status = vid_blk_write_word(dev, DFE_CTRL1, value);
  521. /* Disable auto config of registers */
  522. status = cx231xx_read_modify_write_i2c_dword(dev,
  523. VID_BLK_I2C_ADDRESS,
  524. MODE_CTRL, FLD_ACFG_DIS,
  525. cx231xx_set_field(FLD_ACFG_DIS, 1));
  526. /* Set CVBS input mode */
  527. status = cx231xx_read_modify_write_i2c_dword(dev,
  528. VID_BLK_I2C_ADDRESS,
  529. MODE_CTRL, FLD_INPUT_MODE,
  530. cx231xx_set_field(FLD_INPUT_MODE, INPUT_MODE_CVBS_0));
  531. break;
  532. case CX231XX_VMUX_SVIDEO:
  533. /* Disable the use of DIF */
  534. status = vid_blk_read_word(dev, AFE_CTRL, &value);
  535. /* set [24:23] [22:15] to 0 */
  536. value &= (~(0x1ff8000));
  537. /* set FUNC_MODE[24:23] = 2
  538. IF_MOD[22:15] = 0 DCR_BYP_CH2[4:4] = 1; */
  539. value |= 0x1000010;
  540. status = vid_blk_write_word(dev, AFE_CTRL, value);
  541. /* Tell DIF object to go to baseband mode */
  542. status = cx231xx_dif_set_standard(dev, DIF_USE_BASEBAND);
  543. if (status < 0) {
  544. cx231xx_errdev("%s: cx231xx_dif set to By pass"
  545. " mode- errCode [%d]!\n",
  546. __func__, status);
  547. return status;
  548. }
  549. /* Read the DFE_CTRL1 register */
  550. status = vid_blk_read_word(dev, DFE_CTRL1, &value);
  551. /* enable the VBI_GATE_EN */
  552. value |= FLD_VBI_GATE_EN;
  553. /* Enable the auto-VGA enable */
  554. value |= FLD_VGA_AUTO_EN;
  555. /* Write it back */
  556. status = vid_blk_write_word(dev, DFE_CTRL1, value);
  557. /* Disable auto config of registers */
  558. status = cx231xx_read_modify_write_i2c_dword(dev,
  559. VID_BLK_I2C_ADDRESS,
  560. MODE_CTRL, FLD_ACFG_DIS,
  561. cx231xx_set_field(FLD_ACFG_DIS, 1));
  562. /* Set YC input mode */
  563. status = cx231xx_read_modify_write_i2c_dword(dev,
  564. VID_BLK_I2C_ADDRESS,
  565. MODE_CTRL,
  566. FLD_INPUT_MODE,
  567. cx231xx_set_field(FLD_INPUT_MODE, INPUT_MODE_YC_1));
  568. /* Chroma to ADC2 */
  569. status = vid_blk_read_word(dev, AFE_CTRL, &value);
  570. value |= FLD_CHROMA_IN_SEL; /* set the chroma in select */
  571. /* Clear VGA_SEL_CH2 and VGA_SEL_CH3 (bits 7 and 8)
  572. This sets them to use video
  573. rather than audio. Only one of the two will be in use. */
  574. value &= ~(FLD_VGA_SEL_CH2 | FLD_VGA_SEL_CH3);
  575. status = vid_blk_write_word(dev, AFE_CTRL, value);
  576. status = cx231xx_afe_set_mode(dev, AFE_MODE_BASEBAND);
  577. break;
  578. case CX231XX_VMUX_TELEVISION:
  579. case CX231XX_VMUX_CABLE:
  580. default:
  581. switch (dev->model) {
  582. case CX231XX_BOARD_CNXT_RDE_250:
  583. case CX231XX_BOARD_CNXT_RDU_250:
  584. /* Disable the use of DIF */
  585. status = vid_blk_read_word(dev, AFE_CTRL, &value);
  586. value |= (0 << 13) | (1 << 4);
  587. value &= ~(1 << 5);
  588. /* set [24:23] [22:15] to 0 */
  589. value &= (~(0x1FF8000));
  590. /* set FUNC_MODE[24:23] = 2 IF_MOD[22:15] = 0 */
  591. value |= 0x1000000;
  592. status = vid_blk_write_word(dev, AFE_CTRL, value);
  593. status = vid_blk_read_word(dev, OUT_CTRL1, &value);
  594. value |= (1 << 7);
  595. status = vid_blk_write_word(dev, OUT_CTRL1, value);
  596. /* Set vip 1.1 output mode */
  597. status = cx231xx_read_modify_write_i2c_dword(dev,
  598. VID_BLK_I2C_ADDRESS,
  599. OUT_CTRL1, FLD_OUT_MODE,
  600. OUT_MODE_VIP11);
  601. /* Tell DIF object to go to baseband mode */
  602. status = cx231xx_dif_set_standard(dev,
  603. DIF_USE_BASEBAND);
  604. if (status < 0) {
  605. cx231xx_errdev("%s: cx231xx_dif set to By pass"
  606. " mode- errCode [%d]!\n",
  607. __func__, status);
  608. return status;
  609. }
  610. /* Read the DFE_CTRL1 register */
  611. status = vid_blk_read_word(dev, DFE_CTRL1, &value);
  612. /* enable the VBI_GATE_EN */
  613. value |= FLD_VBI_GATE_EN;
  614. /* Enable the auto-VGA enable */
  615. value |= FLD_VGA_AUTO_EN;
  616. /* Write it back */
  617. status = vid_blk_write_word(dev, DFE_CTRL1, value);
  618. /* Disable auto config of registers */
  619. status = cx231xx_read_modify_write_i2c_dword(dev,
  620. VID_BLK_I2C_ADDRESS,
  621. MODE_CTRL, FLD_ACFG_DIS,
  622. cx231xx_set_field(FLD_ACFG_DIS, 1));
  623. /* Set CVBS input mode */
  624. status = cx231xx_read_modify_write_i2c_dword(dev,
  625. VID_BLK_I2C_ADDRESS,
  626. MODE_CTRL, FLD_INPUT_MODE,
  627. cx231xx_set_field(FLD_INPUT_MODE,
  628. INPUT_MODE_CVBS_0));
  629. break;
  630. default:
  631. /* Enable the DIF for the tuner */
  632. /* Reinitialize the DIF */
  633. status = cx231xx_dif_set_standard(dev, dev->norm);
  634. if (status < 0) {
  635. cx231xx_errdev("%s: cx231xx_dif set to By pass"
  636. " mode- errCode [%d]!\n",
  637. __func__, status);
  638. return status;
  639. }
  640. /* Make sure bypass is cleared */
  641. status = vid_blk_read_word(dev, DIF_MISC_CTRL, &value);
  642. /* Clear the bypass bit */
  643. value &= ~FLD_DIF_DIF_BYPASS;
  644. /* Enable the use of the DIF block */
  645. status = vid_blk_write_word(dev, DIF_MISC_CTRL, value);
  646. /* Read the DFE_CTRL1 register */
  647. status = vid_blk_read_word(dev, DFE_CTRL1, &value);
  648. /* Disable the VBI_GATE_EN */
  649. value &= ~FLD_VBI_GATE_EN;
  650. /* Enable the auto-VGA enable, AGC, and
  651. set the skip count to 2 */
  652. value |= FLD_VGA_AUTO_EN | FLD_AGC_AUTO_EN | 0x00200000;
  653. /* Write it back */
  654. status = vid_blk_write_word(dev, DFE_CTRL1, value);
  655. /* Wait until AGC locks up */
  656. msleep(1);
  657. /* Disable the auto-VGA enable AGC */
  658. value &= ~(FLD_VGA_AUTO_EN);
  659. /* Write it back */
  660. status = vid_blk_write_word(dev, DFE_CTRL1, value);
  661. /* Enable Polaris B0 AGC output */
  662. status = vid_blk_read_word(dev, PIN_CTRL, &value);
  663. value |= (FLD_OEF_AGC_RF) |
  664. (FLD_OEF_AGC_IFVGA) |
  665. (FLD_OEF_AGC_IF);
  666. status = vid_blk_write_word(dev, PIN_CTRL, value);
  667. /* Set vip 1.1 output mode */
  668. status = cx231xx_read_modify_write_i2c_dword(dev,
  669. VID_BLK_I2C_ADDRESS,
  670. OUT_CTRL1, FLD_OUT_MODE,
  671. OUT_MODE_VIP11);
  672. /* Disable auto config of registers */
  673. status = cx231xx_read_modify_write_i2c_dword(dev,
  674. VID_BLK_I2C_ADDRESS,
  675. MODE_CTRL, FLD_ACFG_DIS,
  676. cx231xx_set_field(FLD_ACFG_DIS, 1));
  677. /* Set CVBS input mode */
  678. status = cx231xx_read_modify_write_i2c_dword(dev,
  679. VID_BLK_I2C_ADDRESS,
  680. MODE_CTRL, FLD_INPUT_MODE,
  681. cx231xx_set_field(FLD_INPUT_MODE,
  682. INPUT_MODE_CVBS_0));
  683. /* Set some bits in AFE_CTRL so that channel 2 or 3
  684. * is ready to receive audio */
  685. /* Clear clamp for channels 2 and 3 (bit 16-17) */
  686. /* Clear droop comp (bit 19-20) */
  687. /* Set VGA_SEL (for audio control) (bit 7-8) */
  688. status = vid_blk_read_word(dev, AFE_CTRL, &value);
  689. value |= FLD_VGA_SEL_CH3 | FLD_VGA_SEL_CH2;
  690. status = vid_blk_write_word(dev, AFE_CTRL, value);
  691. break;
  692. }
  693. break;
  694. }
  695. /* Set raw VBI mode */
  696. status = cx231xx_read_modify_write_i2c_dword(dev,
  697. VID_BLK_I2C_ADDRESS,
  698. OUT_CTRL1, FLD_VBIHACTRAW_EN,
  699. cx231xx_set_field(FLD_VBIHACTRAW_EN, 1));
  700. status = vid_blk_read_word(dev, OUT_CTRL1, &value);
  701. if (value & 0x02) {
  702. value |= (1 << 19);
  703. status = vid_blk_write_word(dev, OUT_CTRL1, value);
  704. }
  705. return status;
  706. }
  707. /*
  708. * Handle any video-mode specific overrides that are different
  709. * on a per video standards basis after touching the MODE_CTRL
  710. * register which resets many values for autodetect
  711. */
  712. int cx231xx_do_mode_ctrl_overrides(struct cx231xx *dev)
  713. {
  714. int status = 0;
  715. cx231xx_info("do_mode_ctrl_overrides : 0x%x\n",
  716. (unsigned int)dev->norm);
  717. /* Change the DFE_CTRL3 bp_percent to fix flagging */
  718. status = vid_blk_write_word(dev, DFE_CTRL3, 0xCD3F0280);
  719. if (dev->norm & (V4L2_STD_NTSC | V4L2_STD_PAL_M)) {
  720. cx231xx_info("do_mode_ctrl_overrides NTSC\n");
  721. /* Move the close caption lines out of active video,
  722. adjust the active video start point */
  723. status = cx231xx_read_modify_write_i2c_dword(dev,
  724. VID_BLK_I2C_ADDRESS,
  725. VERT_TIM_CTRL,
  726. FLD_VBLANK_CNT, 0x18);
  727. status = cx231xx_read_modify_write_i2c_dword(dev,
  728. VID_BLK_I2C_ADDRESS,
  729. VERT_TIM_CTRL,
  730. FLD_VACTIVE_CNT,
  731. 0x1E6000);
  732. status = cx231xx_read_modify_write_i2c_dword(dev,
  733. VID_BLK_I2C_ADDRESS,
  734. VERT_TIM_CTRL,
  735. FLD_V656BLANK_CNT,
  736. 0x1E000000);
  737. status = cx231xx_read_modify_write_i2c_dword(dev,
  738. VID_BLK_I2C_ADDRESS,
  739. HORIZ_TIM_CTRL,
  740. FLD_HBLANK_CNT,
  741. cx231xx_set_field
  742. (FLD_HBLANK_CNT, 0x79));
  743. } else if (dev->norm & V4L2_STD_SECAM) {
  744. cx231xx_info("do_mode_ctrl_overrides SECAM\n");
  745. status = cx231xx_read_modify_write_i2c_dword(dev,
  746. VID_BLK_I2C_ADDRESS,
  747. VERT_TIM_CTRL,
  748. FLD_VBLANK_CNT, 0x24);
  749. /* Adjust the active video horizontal start point */
  750. status = cx231xx_read_modify_write_i2c_dword(dev,
  751. VID_BLK_I2C_ADDRESS,
  752. HORIZ_TIM_CTRL,
  753. FLD_HBLANK_CNT,
  754. cx231xx_set_field
  755. (FLD_HBLANK_CNT, 0x85));
  756. } else {
  757. cx231xx_info("do_mode_ctrl_overrides PAL\n");
  758. status = cx231xx_read_modify_write_i2c_dword(dev,
  759. VID_BLK_I2C_ADDRESS,
  760. VERT_TIM_CTRL,
  761. FLD_VBLANK_CNT, 0x24);
  762. /* Adjust the active video horizontal start point */
  763. status = cx231xx_read_modify_write_i2c_dword(dev,
  764. VID_BLK_I2C_ADDRESS,
  765. HORIZ_TIM_CTRL,
  766. FLD_HBLANK_CNT,
  767. cx231xx_set_field
  768. (FLD_HBLANK_CNT, 0x85));
  769. }
  770. return status;
  771. }
  772. int cx231xx_set_audio_input(struct cx231xx *dev, u8 input)
  773. {
  774. int status = 0;
  775. enum AUDIO_INPUT ainput = AUDIO_INPUT_LINE;
  776. switch (INPUT(input)->amux) {
  777. case CX231XX_AMUX_VIDEO:
  778. ainput = AUDIO_INPUT_TUNER_TV;
  779. break;
  780. case CX231XX_AMUX_LINE_IN:
  781. status = cx231xx_i2s_blk_set_audio_input(dev, input);
  782. ainput = AUDIO_INPUT_LINE;
  783. break;
  784. default:
  785. break;
  786. }
  787. status = cx231xx_set_audio_decoder_input(dev, ainput);
  788. return status;
  789. }
  790. int cx231xx_set_audio_decoder_input(struct cx231xx *dev,
  791. enum AUDIO_INPUT audio_input)
  792. {
  793. u32 dwval;
  794. int status;
  795. u8 gen_ctrl;
  796. u32 value = 0;
  797. /* Put it in soft reset */
  798. status = vid_blk_read_byte(dev, GENERAL_CTL, &gen_ctrl);
  799. gen_ctrl |= 1;
  800. status = vid_blk_write_byte(dev, GENERAL_CTL, gen_ctrl);
  801. switch (audio_input) {
  802. case AUDIO_INPUT_LINE:
  803. /* setup AUD_IO control from Merlin paralle output */
  804. value = cx231xx_set_field(FLD_AUD_CHAN1_SRC,
  805. AUD_CHAN_SRC_PARALLEL);
  806. status = vid_blk_write_word(dev, AUD_IO_CTRL, value);
  807. /* setup input to Merlin, SRC2 connect to AC97
  808. bypass upsample-by-2, slave mode, sony mode, left justify
  809. adr 091c, dat 01000000 */
  810. status = vid_blk_read_word(dev, AC97_CTL, &dwval);
  811. status = vid_blk_write_word(dev, AC97_CTL,
  812. (dwval | FLD_AC97_UP2X_BYPASS));
  813. /* select the parallel1 and SRC3 */
  814. status = vid_blk_write_word(dev, BAND_OUT_SEL,
  815. cx231xx_set_field(FLD_SRC3_IN_SEL, 0x0) |
  816. cx231xx_set_field(FLD_SRC3_CLK_SEL, 0x0) |
  817. cx231xx_set_field(FLD_PARALLEL1_SRC_SEL, 0x0));
  818. /* unmute all, AC97 in, independence mode
  819. adr 08d0, data 0x00063073 */
  820. status = vid_blk_write_word(dev, PATH1_CTL1, 0x00063073);
  821. /* set AVC maximum threshold, adr 08d4, dat ffff0024 */
  822. status = vid_blk_read_word(dev, PATH1_VOL_CTL, &dwval);
  823. status = vid_blk_write_word(dev, PATH1_VOL_CTL,
  824. (dwval | FLD_PATH1_AVC_THRESHOLD));
  825. /* set SC maximum threshold, adr 08ec, dat ffffb3a3 */
  826. status = vid_blk_read_word(dev, PATH1_SC_CTL, &dwval);
  827. status = vid_blk_write_word(dev, PATH1_SC_CTL,
  828. (dwval | FLD_PATH1_SC_THRESHOLD));
  829. break;
  830. case AUDIO_INPUT_TUNER_TV:
  831. default:
  832. /* Setup SRC sources and clocks */
  833. status = vid_blk_write_word(dev, BAND_OUT_SEL,
  834. cx231xx_set_field(FLD_SRC6_IN_SEL, 0x00) |
  835. cx231xx_set_field(FLD_SRC6_CLK_SEL, 0x01) |
  836. cx231xx_set_field(FLD_SRC5_IN_SEL, 0x00) |
  837. cx231xx_set_field(FLD_SRC5_CLK_SEL, 0x02) |
  838. cx231xx_set_field(FLD_SRC4_IN_SEL, 0x02) |
  839. cx231xx_set_field(FLD_SRC4_CLK_SEL, 0x03) |
  840. cx231xx_set_field(FLD_SRC3_IN_SEL, 0x00) |
  841. cx231xx_set_field(FLD_SRC3_CLK_SEL, 0x00) |
  842. cx231xx_set_field(FLD_BASEBAND_BYPASS_CTL, 0x00) |
  843. cx231xx_set_field(FLD_AC97_SRC_SEL, 0x03) |
  844. cx231xx_set_field(FLD_I2S_SRC_SEL, 0x00) |
  845. cx231xx_set_field(FLD_PARALLEL2_SRC_SEL, 0x02) |
  846. cx231xx_set_field(FLD_PARALLEL1_SRC_SEL, 0x01));
  847. /* Setup the AUD_IO control */
  848. status = vid_blk_write_word(dev, AUD_IO_CTRL,
  849. cx231xx_set_field(FLD_I2S_PORT_DIR, 0x00) |
  850. cx231xx_set_field(FLD_I2S_OUT_SRC, 0x00) |
  851. cx231xx_set_field(FLD_AUD_CHAN3_SRC, 0x00) |
  852. cx231xx_set_field(FLD_AUD_CHAN2_SRC, 0x00) |
  853. cx231xx_set_field(FLD_AUD_CHAN1_SRC, 0x03));
  854. status = vid_blk_write_word(dev, PATH1_CTL1, 0x1F063870);
  855. /* setAudioStandard(_audio_standard); */
  856. status = vid_blk_write_word(dev, PATH1_CTL1, 0x00063870);
  857. switch (dev->model) {
  858. case CX231XX_BOARD_CNXT_RDE_250:
  859. case CX231XX_BOARD_CNXT_RDU_250:
  860. status = cx231xx_read_modify_write_i2c_dword(dev,
  861. VID_BLK_I2C_ADDRESS,
  862. CHIP_CTRL,
  863. FLD_SIF_EN,
  864. cx231xx_set_field(FLD_SIF_EN, 1));
  865. break;
  866. default:
  867. break;
  868. }
  869. break;
  870. case AUDIO_INPUT_TUNER_FM:
  871. /* use SIF for FM radio
  872. setupFM();
  873. setAudioStandard(_audio_standard);
  874. */
  875. break;
  876. case AUDIO_INPUT_MUTE:
  877. status = vid_blk_write_word(dev, PATH1_CTL1, 0x1F011012);
  878. break;
  879. }
  880. /* Take it out of soft reset */
  881. status = vid_blk_read_byte(dev, GENERAL_CTL, &gen_ctrl);
  882. gen_ctrl &= ~1;
  883. status = vid_blk_write_byte(dev, GENERAL_CTL, gen_ctrl);
  884. return status;
  885. }
  886. /* Set resolution of the video */
  887. int cx231xx_resolution_set(struct cx231xx *dev)
  888. {
  889. /* set horzontal scale */
  890. int status = vid_blk_write_word(dev, HSCALE_CTRL, dev->hscale);
  891. if (status)
  892. return status;
  893. /* set vertical scale */
  894. return vid_blk_write_word(dev, VSCALE_CTRL, dev->vscale);
  895. }
  896. /******************************************************************************
  897. * C H I P Specific C O N T R O L functions *
  898. ******************************************************************************/
  899. int cx231xx_init_ctrl_pin_status(struct cx231xx *dev)
  900. {
  901. u32 value;
  902. int status = 0;
  903. status = vid_blk_read_word(dev, PIN_CTRL, &value);
  904. value |= (~dev->board.ctl_pin_status_mask);
  905. status = vid_blk_write_word(dev, PIN_CTRL, value);
  906. return status;
  907. }
  908. int cx231xx_set_agc_analog_digital_mux_select(struct cx231xx *dev,
  909. u8 analog_or_digital)
  910. {
  911. int status = 0;
  912. /* first set the direction to output */
  913. status = cx231xx_set_gpio_direction(dev,
  914. dev->board.
  915. agc_analog_digital_select_gpio, 1);
  916. /* 0 - demod ; 1 - Analog mode */
  917. status = cx231xx_set_gpio_value(dev,
  918. dev->board.agc_analog_digital_select_gpio,
  919. analog_or_digital);
  920. return status;
  921. }
  922. int cx231xx_enable_i2c_for_tuner(struct cx231xx *dev, u8 I2CIndex)
  923. {
  924. u8 value[4] = { 0, 0, 0, 0 };
  925. int status = 0;
  926. cx231xx_info("Changing the i2c port for tuner to %d\n", I2CIndex);
  927. status = cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER,
  928. PWR_CTL_EN, value, 4);
  929. if (status < 0)
  930. return status;
  931. if (I2CIndex == I2C_1) {
  932. if (value[0] & I2C_DEMOD_EN) {
  933. value[0] &= ~I2C_DEMOD_EN;
  934. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  935. PWR_CTL_EN, value, 4);
  936. }
  937. } else {
  938. if (!(value[0] & I2C_DEMOD_EN)) {
  939. value[0] |= I2C_DEMOD_EN;
  940. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  941. PWR_CTL_EN, value, 4);
  942. }
  943. }
  944. return status;
  945. }
  946. /******************************************************************************
  947. * D I F - B L O C K C O N T R O L functions *
  948. ******************************************************************************/
  949. int cx231xx_dif_configure_C2HH_for_low_IF(struct cx231xx *dev, u32 mode,
  950. u32 function_mode, u32 standard)
  951. {
  952. int status = 0;
  953. if (mode == V4L2_TUNER_RADIO) {
  954. /* C2HH */
  955. /* lo if big signal */
  956. status = cx231xx_reg_mask_write(dev,
  957. VID_BLK_I2C_ADDRESS, 32,
  958. AFE_CTRL_C2HH_SRC_CTRL, 30, 31, 0x1);
  959. /* FUNC_MODE = DIF */
  960. status = cx231xx_reg_mask_write(dev,
  961. VID_BLK_I2C_ADDRESS, 32,
  962. AFE_CTRL_C2HH_SRC_CTRL, 23, 24, function_mode);
  963. /* IF_MODE */
  964. status = cx231xx_reg_mask_write(dev,
  965. VID_BLK_I2C_ADDRESS, 32,
  966. AFE_CTRL_C2HH_SRC_CTRL, 15, 22, 0xFF);
  967. /* no inv */
  968. status = cx231xx_reg_mask_write(dev,
  969. VID_BLK_I2C_ADDRESS, 32,
  970. AFE_CTRL_C2HH_SRC_CTRL, 9, 9, 0x1);
  971. } else if (standard != DIF_USE_BASEBAND) {
  972. if (standard & V4L2_STD_MN) {
  973. /* lo if big signal */
  974. status = cx231xx_reg_mask_write(dev,
  975. VID_BLK_I2C_ADDRESS, 32,
  976. AFE_CTRL_C2HH_SRC_CTRL, 30, 31, 0x1);
  977. /* FUNC_MODE = DIF */
  978. status = cx231xx_reg_mask_write(dev,
  979. VID_BLK_I2C_ADDRESS, 32,
  980. AFE_CTRL_C2HH_SRC_CTRL, 23, 24,
  981. function_mode);
  982. /* IF_MODE */
  983. status = cx231xx_reg_mask_write(dev,
  984. VID_BLK_I2C_ADDRESS, 32,
  985. AFE_CTRL_C2HH_SRC_CTRL, 15, 22, 0xb);
  986. /* no inv */
  987. status = cx231xx_reg_mask_write(dev,
  988. VID_BLK_I2C_ADDRESS, 32,
  989. AFE_CTRL_C2HH_SRC_CTRL, 9, 9, 0x1);
  990. /* 0x124, AUD_CHAN1_SRC = 0x3 */
  991. status = cx231xx_reg_mask_write(dev,
  992. VID_BLK_I2C_ADDRESS, 32,
  993. AUD_IO_CTRL, 0, 31, 0x00000003);
  994. } else if ((standard == V4L2_STD_PAL_I) |
  995. (standard & V4L2_STD_SECAM)) {
  996. /* C2HH setup */
  997. /* lo if big signal */
  998. status = cx231xx_reg_mask_write(dev,
  999. VID_BLK_I2C_ADDRESS, 32,
  1000. AFE_CTRL_C2HH_SRC_CTRL, 30, 31, 0x1);
  1001. /* FUNC_MODE = DIF */
  1002. status = cx231xx_reg_mask_write(dev,
  1003. VID_BLK_I2C_ADDRESS, 32,
  1004. AFE_CTRL_C2HH_SRC_CTRL, 23, 24,
  1005. function_mode);
  1006. /* IF_MODE */
  1007. status = cx231xx_reg_mask_write(dev,
  1008. VID_BLK_I2C_ADDRESS, 32,
  1009. AFE_CTRL_C2HH_SRC_CTRL, 15, 22, 0xF);
  1010. /* no inv */
  1011. status = cx231xx_reg_mask_write(dev,
  1012. VID_BLK_I2C_ADDRESS, 32,
  1013. AFE_CTRL_C2HH_SRC_CTRL, 9, 9, 0x1);
  1014. } else {
  1015. /* default PAL BG */
  1016. /* C2HH setup */
  1017. /* lo if big signal */
  1018. status = cx231xx_reg_mask_write(dev,
  1019. VID_BLK_I2C_ADDRESS, 32,
  1020. AFE_CTRL_C2HH_SRC_CTRL, 30, 31, 0x1);
  1021. /* FUNC_MODE = DIF */
  1022. status = cx231xx_reg_mask_write(dev,
  1023. VID_BLK_I2C_ADDRESS, 32,
  1024. AFE_CTRL_C2HH_SRC_CTRL, 23, 24,
  1025. function_mode);
  1026. /* IF_MODE */
  1027. status = cx231xx_reg_mask_write(dev,
  1028. VID_BLK_I2C_ADDRESS, 32,
  1029. AFE_CTRL_C2HH_SRC_CTRL, 15, 22, 0xE);
  1030. /* no inv */
  1031. status = cx231xx_reg_mask_write(dev,
  1032. VID_BLK_I2C_ADDRESS, 32,
  1033. AFE_CTRL_C2HH_SRC_CTRL, 9, 9, 0x1);
  1034. }
  1035. }
  1036. return status;
  1037. }
  1038. int cx231xx_dif_set_standard(struct cx231xx *dev, u32 standard)
  1039. {
  1040. int status = 0;
  1041. u32 dif_misc_ctrl_value = 0;
  1042. u32 func_mode = 0;
  1043. cx231xx_info("%s: setStandard to %x\n", __func__, standard);
  1044. status = vid_blk_read_word(dev, DIF_MISC_CTRL, &dif_misc_ctrl_value);
  1045. if (standard != DIF_USE_BASEBAND)
  1046. dev->norm = standard;
  1047. switch (dev->model) {
  1048. case CX231XX_BOARD_CNXT_RDE_250:
  1049. case CX231XX_BOARD_CNXT_RDU_250:
  1050. func_mode = 0x03;
  1051. break;
  1052. default:
  1053. func_mode = 0x01;
  1054. }
  1055. status = cx231xx_dif_configure_C2HH_for_low_IF(dev, dev->active_mode,
  1056. func_mode, standard);
  1057. if (standard == DIF_USE_BASEBAND) { /* base band */
  1058. /* There is a different SRC_PHASE_INC value
  1059. for baseband vs. DIF */
  1060. status = vid_blk_write_word(dev, DIF_SRC_PHASE_INC, 0xDF7DF83);
  1061. status = vid_blk_read_word(dev, DIF_MISC_CTRL,
  1062. &dif_misc_ctrl_value);
  1063. dif_misc_ctrl_value |= FLD_DIF_DIF_BYPASS;
  1064. status = vid_blk_write_word(dev, DIF_MISC_CTRL,
  1065. dif_misc_ctrl_value);
  1066. } else if (standard & V4L2_STD_PAL_D) {
  1067. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1068. DIF_PLL_CTRL, 0, 31, 0x6503bc0c);
  1069. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1070. DIF_PLL_CTRL1, 0, 31, 0xbd038c85);
  1071. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1072. DIF_PLL_CTRL2, 0, 31, 0x1db4640a);
  1073. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1074. DIF_PLL_CTRL3, 0, 31, 0x00008800);
  1075. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1076. DIF_AGC_IF_REF, 0, 31, 0x444C1380);
  1077. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1078. DIF_AGC_CTRL_IF, 0, 31, 0xDA302600);
  1079. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1080. DIF_AGC_CTRL_INT, 0, 31, 0xDA261700);
  1081. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1082. DIF_AGC_CTRL_RF, 0, 31, 0xDA262600);
  1083. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1084. DIF_AGC_IF_INT_CURRENT, 0, 31,
  1085. 0x26001700);
  1086. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1087. DIF_AGC_RF_CURRENT, 0, 31,
  1088. 0x00002660);
  1089. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1090. DIF_VIDEO_AGC_CTRL, 0, 31,
  1091. 0x72500800);
  1092. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1093. DIF_VID_AUD_OVERRIDE, 0, 31,
  1094. 0x27000100);
  1095. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1096. DIF_AV_SEP_CTRL, 0, 31, 0x3F3934EA);
  1097. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1098. DIF_COMP_FLT_CTRL, 0, 31,
  1099. 0x00000000);
  1100. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1101. DIF_SRC_PHASE_INC, 0, 31,
  1102. 0x1befbf06);
  1103. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1104. DIF_SRC_GAIN_CONTROL, 0, 31,
  1105. 0x000035e8);
  1106. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1107. DIF_RPT_VARIANCE, 0, 31, 0x00000000);
  1108. /* Save the Spec Inversion value */
  1109. dif_misc_ctrl_value &= FLD_DIF_SPEC_INV;
  1110. dif_misc_ctrl_value |= 0x3a023F11;
  1111. } else if (standard & V4L2_STD_PAL_I) {
  1112. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1113. DIF_PLL_CTRL, 0, 31, 0x6503bc0c);
  1114. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1115. DIF_PLL_CTRL1, 0, 31, 0xbd038c85);
  1116. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1117. DIF_PLL_CTRL2, 0, 31, 0x1db4640a);
  1118. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1119. DIF_PLL_CTRL3, 0, 31, 0x00008800);
  1120. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1121. DIF_AGC_IF_REF, 0, 31, 0x444C1380);
  1122. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1123. DIF_AGC_CTRL_IF, 0, 31, 0xDA302600);
  1124. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1125. DIF_AGC_CTRL_INT, 0, 31, 0xDA261700);
  1126. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1127. DIF_AGC_CTRL_RF, 0, 31, 0xDA262600);
  1128. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1129. DIF_AGC_IF_INT_CURRENT, 0, 31,
  1130. 0x26001700);
  1131. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1132. DIF_AGC_RF_CURRENT, 0, 31,
  1133. 0x00002660);
  1134. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1135. DIF_VIDEO_AGC_CTRL, 0, 31,
  1136. 0x72500800);
  1137. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1138. DIF_VID_AUD_OVERRIDE, 0, 31,
  1139. 0x27000100);
  1140. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1141. DIF_AV_SEP_CTRL, 0, 31, 0x5F39A934);
  1142. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1143. DIF_COMP_FLT_CTRL, 0, 31,
  1144. 0x00000000);
  1145. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1146. DIF_SRC_PHASE_INC, 0, 31,
  1147. 0x1befbf06);
  1148. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1149. DIF_SRC_GAIN_CONTROL, 0, 31,
  1150. 0x000035e8);
  1151. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1152. DIF_RPT_VARIANCE, 0, 31, 0x00000000);
  1153. /* Save the Spec Inversion value */
  1154. dif_misc_ctrl_value &= FLD_DIF_SPEC_INV;
  1155. dif_misc_ctrl_value |= 0x3a033F11;
  1156. } else if (standard & V4L2_STD_PAL_M) {
  1157. /* improved Low Frequency Phase Noise */
  1158. status = vid_blk_write_word(dev, DIF_PLL_CTRL, 0xFF01FF0C);
  1159. status = vid_blk_write_word(dev, DIF_PLL_CTRL1, 0xbd038c85);
  1160. status = vid_blk_write_word(dev, DIF_PLL_CTRL2, 0x1db4640a);
  1161. status = vid_blk_write_word(dev, DIF_PLL_CTRL3, 0x00008800);
  1162. status = vid_blk_write_word(dev, DIF_AGC_IF_REF, 0x444C1380);
  1163. status = vid_blk_write_word(dev, DIF_AGC_IF_INT_CURRENT,
  1164. 0x26001700);
  1165. status = vid_blk_write_word(dev, DIF_AGC_RF_CURRENT,
  1166. 0x00002660);
  1167. status = vid_blk_write_word(dev, DIF_VIDEO_AGC_CTRL,
  1168. 0x72500800);
  1169. status = vid_blk_write_word(dev, DIF_VID_AUD_OVERRIDE,
  1170. 0x27000100);
  1171. status = vid_blk_write_word(dev, DIF_AV_SEP_CTRL, 0x012c405d);
  1172. status = vid_blk_write_word(dev, DIF_COMP_FLT_CTRL,
  1173. 0x009f50c1);
  1174. status = vid_blk_write_word(dev, DIF_SRC_PHASE_INC,
  1175. 0x1befbf06);
  1176. status = vid_blk_write_word(dev, DIF_SRC_GAIN_CONTROL,
  1177. 0x000035e8);
  1178. status = vid_blk_write_word(dev, DIF_SOFT_RST_CTRL_REVB,
  1179. 0x00000000);
  1180. /* Save the Spec Inversion value */
  1181. dif_misc_ctrl_value &= FLD_DIF_SPEC_INV;
  1182. dif_misc_ctrl_value |= 0x3A0A3F10;
  1183. } else if (standard & (V4L2_STD_PAL_N | V4L2_STD_PAL_Nc)) {
  1184. /* improved Low Frequency Phase Noise */
  1185. status = vid_blk_write_word(dev, DIF_PLL_CTRL, 0xFF01FF0C);
  1186. status = vid_blk_write_word(dev, DIF_PLL_CTRL1, 0xbd038c85);
  1187. status = vid_blk_write_word(dev, DIF_PLL_CTRL2, 0x1db4640a);
  1188. status = vid_blk_write_word(dev, DIF_PLL_CTRL3, 0x00008800);
  1189. status = vid_blk_write_word(dev, DIF_AGC_IF_REF, 0x444C1380);
  1190. status = vid_blk_write_word(dev, DIF_AGC_IF_INT_CURRENT,
  1191. 0x26001700);
  1192. status = vid_blk_write_word(dev, DIF_AGC_RF_CURRENT,
  1193. 0x00002660);
  1194. status = vid_blk_write_word(dev, DIF_VIDEO_AGC_CTRL,
  1195. 0x72500800);
  1196. status = vid_blk_write_word(dev, DIF_VID_AUD_OVERRIDE,
  1197. 0x27000100);
  1198. status = vid_blk_write_word(dev, DIF_AV_SEP_CTRL,
  1199. 0x012c405d);
  1200. status = vid_blk_write_word(dev, DIF_COMP_FLT_CTRL,
  1201. 0x009f50c1);
  1202. status = vid_blk_write_word(dev, DIF_SRC_PHASE_INC,
  1203. 0x1befbf06);
  1204. status = vid_blk_write_word(dev, DIF_SRC_GAIN_CONTROL,
  1205. 0x000035e8);
  1206. status = vid_blk_write_word(dev, DIF_SOFT_RST_CTRL_REVB,
  1207. 0x00000000);
  1208. /* Save the Spec Inversion value */
  1209. dif_misc_ctrl_value &= FLD_DIF_SPEC_INV;
  1210. dif_misc_ctrl_value = 0x3A093F10;
  1211. } else if (standard &
  1212. (V4L2_STD_SECAM_B | V4L2_STD_SECAM_D | V4L2_STD_SECAM_G |
  1213. V4L2_STD_SECAM_K | V4L2_STD_SECAM_K1)) {
  1214. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1215. DIF_PLL_CTRL, 0, 31, 0x6503bc0c);
  1216. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1217. DIF_PLL_CTRL1, 0, 31, 0xbd038c85);
  1218. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1219. DIF_PLL_CTRL2, 0, 31, 0x1db4640a);
  1220. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1221. DIF_PLL_CTRL3, 0, 31, 0x00008800);
  1222. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1223. DIF_AGC_IF_REF, 0, 31, 0x888C0380);
  1224. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1225. DIF_AGC_CTRL_IF, 0, 31, 0xe0262600);
  1226. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1227. DIF_AGC_CTRL_INT, 0, 31, 0xc2171700);
  1228. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1229. DIF_AGC_CTRL_RF, 0, 31, 0xc2262600);
  1230. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1231. DIF_AGC_IF_INT_CURRENT, 0, 31,
  1232. 0x26001700);
  1233. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1234. DIF_AGC_RF_CURRENT, 0, 31,
  1235. 0x00002660);
  1236. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1237. DIF_VID_AUD_OVERRIDE, 0, 31,
  1238. 0x27000100);
  1239. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1240. DIF_AV_SEP_CTRL, 0, 31, 0x3F3530ec);
  1241. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1242. DIF_COMP_FLT_CTRL, 0, 31,
  1243. 0x00000000);
  1244. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1245. DIF_SRC_PHASE_INC, 0, 31,
  1246. 0x1befbf06);
  1247. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1248. DIF_SRC_GAIN_CONTROL, 0, 31,
  1249. 0x000035e8);
  1250. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1251. DIF_RPT_VARIANCE, 0, 31, 0x00000000);
  1252. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1253. DIF_VIDEO_AGC_CTRL, 0, 31,
  1254. 0xf4000000);
  1255. /* Save the Spec Inversion value */
  1256. dif_misc_ctrl_value &= FLD_DIF_SPEC_INV;
  1257. dif_misc_ctrl_value |= 0x3a023F11;
  1258. } else if (standard & (V4L2_STD_SECAM_L | V4L2_STD_SECAM_LC)) {
  1259. /* Is it SECAM_L1? */
  1260. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1261. DIF_PLL_CTRL, 0, 31, 0x6503bc0c);
  1262. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1263. DIF_PLL_CTRL1, 0, 31, 0xbd038c85);
  1264. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1265. DIF_PLL_CTRL2, 0, 31, 0x1db4640a);
  1266. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1267. DIF_PLL_CTRL3, 0, 31, 0x00008800);
  1268. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1269. DIF_AGC_IF_REF, 0, 31, 0x888C0380);
  1270. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1271. DIF_AGC_CTRL_IF, 0, 31, 0xe0262600);
  1272. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1273. DIF_AGC_CTRL_INT, 0, 31, 0xc2171700);
  1274. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1275. DIF_AGC_CTRL_RF, 0, 31, 0xc2262600);
  1276. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1277. DIF_AGC_IF_INT_CURRENT, 0, 31,
  1278. 0x26001700);
  1279. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1280. DIF_AGC_RF_CURRENT, 0, 31,
  1281. 0x00002660);
  1282. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1283. DIF_VID_AUD_OVERRIDE, 0, 31,
  1284. 0x27000100);
  1285. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1286. DIF_AV_SEP_CTRL, 0, 31, 0x3F3530ec);
  1287. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1288. DIF_COMP_FLT_CTRL, 0, 31,
  1289. 0x00000000);
  1290. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1291. DIF_SRC_PHASE_INC, 0, 31,
  1292. 0x1befbf06);
  1293. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1294. DIF_SRC_GAIN_CONTROL, 0, 31,
  1295. 0x000035e8);
  1296. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1297. DIF_RPT_VARIANCE, 0, 31, 0x00000000);
  1298. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1299. DIF_VIDEO_AGC_CTRL, 0, 31,
  1300. 0xf2560000);
  1301. /* Save the Spec Inversion value */
  1302. dif_misc_ctrl_value &= FLD_DIF_SPEC_INV;
  1303. dif_misc_ctrl_value |= 0x3a023F11;
  1304. } else if (standard & V4L2_STD_NTSC_M) {
  1305. /* V4L2_STD_NTSC_M (75 IRE Setup) Or
  1306. V4L2_STD_NTSC_M_JP (Japan, 0 IRE Setup) */
  1307. /* For NTSC the centre frequency of video coming out of
  1308. sidewinder is around 7.1MHz or 3.6MHz depending on the
  1309. spectral inversion. so for a non spectrally inverted channel
  1310. the pll freq word is 0x03420c49
  1311. */
  1312. status = vid_blk_write_word(dev, DIF_PLL_CTRL, 0x6503BC0C);
  1313. status = vid_blk_write_word(dev, DIF_PLL_CTRL1, 0xBD038C85);
  1314. status = vid_blk_write_word(dev, DIF_PLL_CTRL2, 0x1DB4640A);
  1315. status = vid_blk_write_word(dev, DIF_PLL_CTRL3, 0x00008800);
  1316. status = vid_blk_write_word(dev, DIF_AGC_IF_REF, 0x444C0380);
  1317. status = vid_blk_write_word(dev, DIF_AGC_IF_INT_CURRENT,
  1318. 0x26001700);
  1319. status = vid_blk_write_word(dev, DIF_AGC_RF_CURRENT,
  1320. 0x00002660);
  1321. status = vid_blk_write_word(dev, DIF_VIDEO_AGC_CTRL,
  1322. 0x04000800);
  1323. status = vid_blk_write_word(dev, DIF_VID_AUD_OVERRIDE,
  1324. 0x27000100);
  1325. status = vid_blk_write_word(dev, DIF_AV_SEP_CTRL, 0x01296e1f);
  1326. status = vid_blk_write_word(dev, DIF_COMP_FLT_CTRL,
  1327. 0x009f50c1);
  1328. status = vid_blk_write_word(dev, DIF_SRC_PHASE_INC,
  1329. 0x1befbf06);
  1330. status = vid_blk_write_word(dev, DIF_SRC_GAIN_CONTROL,
  1331. 0x000035e8);
  1332. status = vid_blk_write_word(dev, DIF_AGC_CTRL_IF, 0xC2262600);
  1333. status = vid_blk_write_word(dev, DIF_AGC_CTRL_INT,
  1334. 0xC2262600);
  1335. status = vid_blk_write_word(dev, DIF_AGC_CTRL_RF, 0xC2262600);
  1336. /* Save the Spec Inversion value */
  1337. dif_misc_ctrl_value &= FLD_DIF_SPEC_INV;
  1338. dif_misc_ctrl_value |= 0x3a003F10;
  1339. } else {
  1340. /* default PAL BG */
  1341. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1342. DIF_PLL_CTRL, 0, 31, 0x6503bc0c);
  1343. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1344. DIF_PLL_CTRL1, 0, 31, 0xbd038c85);
  1345. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1346. DIF_PLL_CTRL2, 0, 31, 0x1db4640a);
  1347. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1348. DIF_PLL_CTRL3, 0, 31, 0x00008800);
  1349. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1350. DIF_AGC_IF_REF, 0, 31, 0x444C1380);
  1351. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1352. DIF_AGC_CTRL_IF, 0, 31, 0xDA302600);
  1353. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1354. DIF_AGC_CTRL_INT, 0, 31, 0xDA261700);
  1355. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1356. DIF_AGC_CTRL_RF, 0, 31, 0xDA262600);
  1357. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1358. DIF_AGC_IF_INT_CURRENT, 0, 31,
  1359. 0x26001700);
  1360. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1361. DIF_AGC_RF_CURRENT, 0, 31,
  1362. 0x00002660);
  1363. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1364. DIF_VIDEO_AGC_CTRL, 0, 31,
  1365. 0x72500800);
  1366. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1367. DIF_VID_AUD_OVERRIDE, 0, 31,
  1368. 0x27000100);
  1369. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1370. DIF_AV_SEP_CTRL, 0, 31, 0x3F3530EC);
  1371. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1372. DIF_COMP_FLT_CTRL, 0, 31,
  1373. 0x00A653A8);
  1374. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1375. DIF_SRC_PHASE_INC, 0, 31,
  1376. 0x1befbf06);
  1377. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1378. DIF_SRC_GAIN_CONTROL, 0, 31,
  1379. 0x000035e8);
  1380. status = cx231xx_reg_mask_write(dev, VID_BLK_I2C_ADDRESS, 32,
  1381. DIF_RPT_VARIANCE, 0, 31, 0x00000000);
  1382. /* Save the Spec Inversion value */
  1383. dif_misc_ctrl_value &= FLD_DIF_SPEC_INV;
  1384. dif_misc_ctrl_value |= 0x3a013F11;
  1385. }
  1386. /* The AGC values should be the same for all standards,
  1387. AUD_SRC_SEL[19] should always be disabled */
  1388. dif_misc_ctrl_value &= ~FLD_DIF_AUD_SRC_SEL;
  1389. /* It is still possible to get Set Standard calls even when we
  1390. are in FM mode.
  1391. This is done to override the value for FM. */
  1392. if (dev->active_mode == V4L2_TUNER_RADIO)
  1393. dif_misc_ctrl_value = 0x7a080000;
  1394. /* Write the calculated value for misc ontrol register */
  1395. status = vid_blk_write_word(dev, DIF_MISC_CTRL, dif_misc_ctrl_value);
  1396. return status;
  1397. }
  1398. int cx231xx_tuner_pre_channel_change(struct cx231xx *dev)
  1399. {
  1400. int status = 0;
  1401. u32 dwval;
  1402. /* Set the RF and IF k_agc values to 3 */
  1403. status = vid_blk_read_word(dev, DIF_AGC_IF_REF, &dwval);
  1404. dwval &= ~(FLD_DIF_K_AGC_RF | FLD_DIF_K_AGC_IF);
  1405. dwval |= 0x33000000;
  1406. status = vid_blk_write_word(dev, DIF_AGC_IF_REF, dwval);
  1407. return status;
  1408. }
  1409. int cx231xx_tuner_post_channel_change(struct cx231xx *dev)
  1410. {
  1411. int status = 0;
  1412. u32 dwval;
  1413. /* Set the RF and IF k_agc values to 4 for PAL/NTSC and 8 for
  1414. * SECAM L/B/D standards */
  1415. status = vid_blk_read_word(dev, DIF_AGC_IF_REF, &dwval);
  1416. dwval &= ~(FLD_DIF_K_AGC_RF | FLD_DIF_K_AGC_IF);
  1417. if (dev->norm & (V4L2_STD_SECAM_L | V4L2_STD_SECAM_B |
  1418. V4L2_STD_SECAM_D))
  1419. dwval |= 0x88000000;
  1420. else
  1421. dwval |= 0x44000000;
  1422. status = vid_blk_write_word(dev, DIF_AGC_IF_REF, dwval);
  1423. return status;
  1424. }
  1425. /******************************************************************************
  1426. * I 2 S - B L O C K C O N T R O L functions *
  1427. ******************************************************************************/
  1428. int cx231xx_i2s_blk_initialize(struct cx231xx *dev)
  1429. {
  1430. int status = 0;
  1431. u32 value;
  1432. status = cx231xx_read_i2c_data(dev, I2S_BLK_DEVICE_ADDRESS,
  1433. CH_PWR_CTRL1, 1, &value, 1);
  1434. /* enables clock to delta-sigma and decimation filter */
  1435. value |= 0x80;
  1436. status = cx231xx_write_i2c_data(dev, I2S_BLK_DEVICE_ADDRESS,
  1437. CH_PWR_CTRL1, 1, value, 1);
  1438. /* power up all channel */
  1439. status = cx231xx_write_i2c_data(dev, I2S_BLK_DEVICE_ADDRESS,
  1440. CH_PWR_CTRL2, 1, 0x00, 1);
  1441. return status;
  1442. }
  1443. int cx231xx_i2s_blk_update_power_control(struct cx231xx *dev,
  1444. enum AV_MODE avmode)
  1445. {
  1446. int status = 0;
  1447. u32 value = 0;
  1448. if (avmode != POLARIS_AVMODE_ENXTERNAL_AV) {
  1449. status = cx231xx_read_i2c_data(dev, I2S_BLK_DEVICE_ADDRESS,
  1450. CH_PWR_CTRL2, 1, &value, 1);
  1451. value |= 0xfe;
  1452. status = cx231xx_write_i2c_data(dev, I2S_BLK_DEVICE_ADDRESS,
  1453. CH_PWR_CTRL2, 1, value, 1);
  1454. } else {
  1455. status = cx231xx_write_i2c_data(dev, I2S_BLK_DEVICE_ADDRESS,
  1456. CH_PWR_CTRL2, 1, 0x00, 1);
  1457. }
  1458. return status;
  1459. }
  1460. /* set i2s_blk for audio input types */
  1461. int cx231xx_i2s_blk_set_audio_input(struct cx231xx *dev, u8 audio_input)
  1462. {
  1463. int status = 0;
  1464. switch (audio_input) {
  1465. case CX231XX_AMUX_LINE_IN:
  1466. status = cx231xx_write_i2c_data(dev, I2S_BLK_DEVICE_ADDRESS,
  1467. CH_PWR_CTRL2, 1, 0x00, 1);
  1468. status = cx231xx_write_i2c_data(dev, I2S_BLK_DEVICE_ADDRESS,
  1469. CH_PWR_CTRL1, 1, 0x80, 1);
  1470. break;
  1471. case CX231XX_AMUX_VIDEO:
  1472. default:
  1473. break;
  1474. }
  1475. dev->ctl_ainput = audio_input;
  1476. return status;
  1477. }
  1478. /******************************************************************************
  1479. * P O W E R C O N T R O L functions *
  1480. ******************************************************************************/
  1481. int cx231xx_set_power_mode(struct cx231xx *dev, enum AV_MODE mode)
  1482. {
  1483. u8 value[4] = { 0, 0, 0, 0 };
  1484. u32 tmp = 0;
  1485. int status = 0;
  1486. if (dev->power_mode != mode)
  1487. dev->power_mode = mode;
  1488. else {
  1489. cx231xx_info(" setPowerMode::mode = %d, No Change req.\n",
  1490. mode);
  1491. return 0;
  1492. }
  1493. cx231xx_info(" setPowerMode::mode = %d\n", mode);
  1494. status = cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, PWR_CTL_EN, value,
  1495. 4);
  1496. if (status < 0)
  1497. return status;
  1498. tmp = *((u32 *) value);
  1499. switch (mode) {
  1500. case POLARIS_AVMODE_ENXTERNAL_AV:
  1501. tmp &= (~PWR_MODE_MASK);
  1502. tmp |= PWR_AV_EN;
  1503. value[0] = (u8) tmp;
  1504. value[1] = (u8) (tmp >> 8);
  1505. value[2] = (u8) (tmp >> 16);
  1506. value[3] = (u8) (tmp >> 24);
  1507. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  1508. PWR_CTL_EN, value, 4);
  1509. msleep(PWR_SLEEP_INTERVAL);
  1510. tmp |= PWR_ISO_EN;
  1511. value[0] = (u8) tmp;
  1512. value[1] = (u8) (tmp >> 8);
  1513. value[2] = (u8) (tmp >> 16);
  1514. value[3] = (u8) (tmp >> 24);
  1515. status =
  1516. cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER, PWR_CTL_EN,
  1517. value, 4);
  1518. msleep(PWR_SLEEP_INTERVAL);
  1519. tmp |= POLARIS_AVMODE_ENXTERNAL_AV;
  1520. value[0] = (u8) tmp;
  1521. value[1] = (u8) (tmp >> 8);
  1522. value[2] = (u8) (tmp >> 16);
  1523. value[3] = (u8) (tmp >> 24);
  1524. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  1525. PWR_CTL_EN, value, 4);
  1526. /* reset state of xceive tuner */
  1527. dev->xc_fw_load_done = 0;
  1528. break;
  1529. case POLARIS_AVMODE_ANALOGT_TV:
  1530. tmp &= (~PWR_DEMOD_EN);
  1531. tmp |= (I2C_DEMOD_EN);
  1532. value[0] = (u8) tmp;
  1533. value[1] = (u8) (tmp >> 8);
  1534. value[2] = (u8) (tmp >> 16);
  1535. value[3] = (u8) (tmp >> 24);
  1536. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  1537. PWR_CTL_EN, value, 4);
  1538. msleep(PWR_SLEEP_INTERVAL);
  1539. if (!(tmp & PWR_TUNER_EN)) {
  1540. tmp |= (PWR_TUNER_EN);
  1541. value[0] = (u8) tmp;
  1542. value[1] = (u8) (tmp >> 8);
  1543. value[2] = (u8) (tmp >> 16);
  1544. value[3] = (u8) (tmp >> 24);
  1545. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  1546. PWR_CTL_EN, value, 4);
  1547. msleep(PWR_SLEEP_INTERVAL);
  1548. }
  1549. if (!(tmp & PWR_AV_EN)) {
  1550. tmp |= PWR_AV_EN;
  1551. value[0] = (u8) tmp;
  1552. value[1] = (u8) (tmp >> 8);
  1553. value[2] = (u8) (tmp >> 16);
  1554. value[3] = (u8) (tmp >> 24);
  1555. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  1556. PWR_CTL_EN, value, 4);
  1557. msleep(PWR_SLEEP_INTERVAL);
  1558. }
  1559. if (!(tmp & PWR_ISO_EN)) {
  1560. tmp |= PWR_ISO_EN;
  1561. value[0] = (u8) tmp;
  1562. value[1] = (u8) (tmp >> 8);
  1563. value[2] = (u8) (tmp >> 16);
  1564. value[3] = (u8) (tmp >> 24);
  1565. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  1566. PWR_CTL_EN, value, 4);
  1567. msleep(PWR_SLEEP_INTERVAL);
  1568. }
  1569. if (!(tmp & POLARIS_AVMODE_ANALOGT_TV)) {
  1570. tmp |= POLARIS_AVMODE_ANALOGT_TV;
  1571. value[0] = (u8) tmp;
  1572. value[1] = (u8) (tmp >> 8);
  1573. value[2] = (u8) (tmp >> 16);
  1574. value[3] = (u8) (tmp >> 24);
  1575. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  1576. PWR_CTL_EN, value, 4);
  1577. msleep(PWR_SLEEP_INTERVAL);
  1578. }
  1579. if ((dev->model == CX231XX_BOARD_CNXT_RDE_250) ||
  1580. (dev->model == CX231XX_BOARD_CNXT_RDU_250)) {
  1581. /* tuner path to channel 1 from port 3 */
  1582. cx231xx_enable_i2c_for_tuner(dev, I2C_3);
  1583. if (dev->cx231xx_reset_analog_tuner)
  1584. dev->cx231xx_reset_analog_tuner(dev);
  1585. }
  1586. break;
  1587. case POLARIS_AVMODE_DIGITAL:
  1588. if (!(tmp & PWR_TUNER_EN)) {
  1589. tmp |= (PWR_TUNER_EN);
  1590. value[0] = (u8) tmp;
  1591. value[1] = (u8) (tmp >> 8);
  1592. value[2] = (u8) (tmp >> 16);
  1593. value[3] = (u8) (tmp >> 24);
  1594. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  1595. PWR_CTL_EN, value, 4);
  1596. msleep(PWR_SLEEP_INTERVAL);
  1597. }
  1598. if (!(tmp & PWR_AV_EN)) {
  1599. tmp |= PWR_AV_EN;
  1600. value[0] = (u8) tmp;
  1601. value[1] = (u8) (tmp >> 8);
  1602. value[2] = (u8) (tmp >> 16);
  1603. value[3] = (u8) (tmp >> 24);
  1604. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  1605. PWR_CTL_EN, value, 4);
  1606. msleep(PWR_SLEEP_INTERVAL);
  1607. }
  1608. if (!(tmp & PWR_ISO_EN)) {
  1609. tmp |= PWR_ISO_EN;
  1610. value[0] = (u8) tmp;
  1611. value[1] = (u8) (tmp >> 8);
  1612. value[2] = (u8) (tmp >> 16);
  1613. value[3] = (u8) (tmp >> 24);
  1614. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  1615. PWR_CTL_EN, value, 4);
  1616. msleep(PWR_SLEEP_INTERVAL);
  1617. }
  1618. tmp |= POLARIS_AVMODE_DIGITAL | I2C_DEMOD_EN;
  1619. value[0] = (u8) tmp;
  1620. value[1] = (u8) (tmp >> 8);
  1621. value[2] = (u8) (tmp >> 16);
  1622. value[3] = (u8) (tmp >> 24);
  1623. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  1624. PWR_CTL_EN, value, 4);
  1625. msleep(PWR_SLEEP_INTERVAL);
  1626. if (!(tmp & PWR_DEMOD_EN)) {
  1627. tmp |= PWR_DEMOD_EN;
  1628. value[0] = (u8) tmp;
  1629. value[1] = (u8) (tmp >> 8);
  1630. value[2] = (u8) (tmp >> 16);
  1631. value[3] = (u8) (tmp >> 24);
  1632. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  1633. PWR_CTL_EN, value, 4);
  1634. msleep(PWR_SLEEP_INTERVAL);
  1635. }
  1636. if ((dev->model == CX231XX_BOARD_CNXT_RDE_250) ||
  1637. (dev->model == CX231XX_BOARD_CNXT_RDU_250)) {
  1638. /* tuner path to channel 1 from port 3 */
  1639. cx231xx_enable_i2c_for_tuner(dev, I2C_3);
  1640. if (dev->cx231xx_reset_analog_tuner)
  1641. dev->cx231xx_reset_analog_tuner(dev);
  1642. }
  1643. break;
  1644. default:
  1645. break;
  1646. }
  1647. msleep(PWR_SLEEP_INTERVAL);
  1648. /* For power saving, only enable Pwr_resetout_n
  1649. when digital TV is selected. */
  1650. if (mode == POLARIS_AVMODE_DIGITAL) {
  1651. tmp |= PWR_RESETOUT_EN;
  1652. value[0] = (u8) tmp;
  1653. value[1] = (u8) (tmp >> 8);
  1654. value[2] = (u8) (tmp >> 16);
  1655. value[3] = (u8) (tmp >> 24);
  1656. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER,
  1657. PWR_CTL_EN, value, 4);
  1658. msleep(PWR_SLEEP_INTERVAL);
  1659. }
  1660. /* update power control for afe */
  1661. status = cx231xx_afe_update_power_control(dev, mode);
  1662. /* update power control for i2s_blk */
  1663. status = cx231xx_i2s_blk_update_power_control(dev, mode);
  1664. status = cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, PWR_CTL_EN, value,
  1665. 4);
  1666. cx231xx_info(" The data of PWR_CTL_EN register 0x74"
  1667. "=0x%0x,0x%0x,0x%0x,0x%0x\n",
  1668. value[0], value[1], value[2], value[3]);
  1669. return status;
  1670. }
  1671. int cx231xx_power_suspend(struct cx231xx *dev)
  1672. {
  1673. u8 value[4] = { 0, 0, 0, 0 };
  1674. u32 tmp = 0;
  1675. int status = 0;
  1676. status = cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, PWR_CTL_EN,
  1677. value, 4);
  1678. if (status > 0)
  1679. return status;
  1680. tmp = *((u32 *) value);
  1681. tmp &= (~PWR_MODE_MASK);
  1682. value[0] = (u8) tmp;
  1683. value[1] = (u8) (tmp >> 8);
  1684. value[2] = (u8) (tmp >> 16);
  1685. value[3] = (u8) (tmp >> 24);
  1686. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER, PWR_CTL_EN,
  1687. value, 4);
  1688. return status;
  1689. }
  1690. /******************************************************************************
  1691. * S T R E A M C O N T R O L functions *
  1692. ******************************************************************************/
  1693. int cx231xx_start_stream(struct cx231xx *dev, u32 ep_mask)
  1694. {
  1695. u8 value[4] = { 0x0, 0x0, 0x0, 0x0 };
  1696. u32 tmp = 0;
  1697. int status = 0;
  1698. cx231xx_info("cx231xx_start_stream():: ep_mask = %x\n", ep_mask);
  1699. status = cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, EP_MODE_SET,
  1700. value, 4);
  1701. if (status < 0)
  1702. return status;
  1703. tmp = *((u32 *) value);
  1704. tmp |= ep_mask;
  1705. value[0] = (u8) tmp;
  1706. value[1] = (u8) (tmp >> 8);
  1707. value[2] = (u8) (tmp >> 16);
  1708. value[3] = (u8) (tmp >> 24);
  1709. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER, EP_MODE_SET,
  1710. value, 4);
  1711. return status;
  1712. }
  1713. int cx231xx_stop_stream(struct cx231xx *dev, u32 ep_mask)
  1714. {
  1715. u8 value[4] = { 0x0, 0x0, 0x0, 0x0 };
  1716. u32 tmp = 0;
  1717. int status = 0;
  1718. cx231xx_info("cx231xx_stop_stream():: ep_mask = %x\n", ep_mask);
  1719. status =
  1720. cx231xx_read_ctrl_reg(dev, VRT_GET_REGISTER, EP_MODE_SET, value, 4);
  1721. if (status < 0)
  1722. return status;
  1723. tmp = *((u32 *) value);
  1724. tmp &= (~ep_mask);
  1725. value[0] = (u8) tmp;
  1726. value[1] = (u8) (tmp >> 8);
  1727. value[2] = (u8) (tmp >> 16);
  1728. value[3] = (u8) (tmp >> 24);
  1729. status = cx231xx_write_ctrl_reg(dev, VRT_SET_REGISTER, EP_MODE_SET,
  1730. value, 4);
  1731. return status;
  1732. }
  1733. int cx231xx_initialize_stream_xfer(struct cx231xx *dev, u32 media_type)
  1734. {
  1735. int status = 0;
  1736. if (dev->udev->speed == USB_SPEED_HIGH) {
  1737. switch (media_type) {
  1738. case 81: /* audio */
  1739. cx231xx_info("%s: Audio enter HANC\n", __func__);
  1740. status =
  1741. cx231xx_mode_register(dev, TS_MODE_REG, 0x9300);
  1742. break;
  1743. case 2: /* vbi */
  1744. cx231xx_info("%s: set vanc registers\n", __func__);
  1745. status = cx231xx_mode_register(dev, TS_MODE_REG, 0x300);
  1746. break;
  1747. case 3: /* sliced cc */
  1748. cx231xx_info("%s: set hanc registers\n", __func__);
  1749. status =
  1750. cx231xx_mode_register(dev, TS_MODE_REG, 0x1300);
  1751. break;
  1752. case 0: /* video */
  1753. cx231xx_info("%s: set video registers\n", __func__);
  1754. status = cx231xx_mode_register(dev, TS_MODE_REG, 0x100);
  1755. break;
  1756. case 4: /* ts1 */
  1757. cx231xx_info("%s: set ts1 registers\n", __func__);
  1758. status = cx231xx_mode_register(dev, TS_MODE_REG, 0x101);
  1759. status = cx231xx_mode_register(dev, TS1_CFG_REG, 0x400);
  1760. break;
  1761. case 6: /* ts1 parallel mode */
  1762. cx231xx_info("%s: set ts1 parrallel mode registers\n",
  1763. __func__);
  1764. status = cx231xx_mode_register(dev, TS_MODE_REG, 0x100);
  1765. status = cx231xx_mode_register(dev, TS1_CFG_REG, 0x400);
  1766. break;
  1767. }
  1768. } else {
  1769. status = cx231xx_mode_register(dev, TS_MODE_REG, 0x101);
  1770. }
  1771. return status;
  1772. }
  1773. int cx231xx_capture_start(struct cx231xx *dev, int start, u8 media_type)
  1774. {
  1775. int rc = -1;
  1776. u32 ep_mask = -1;
  1777. struct pcb_config *pcb_config;
  1778. /* get EP for media type */
  1779. pcb_config = (struct pcb_config *)&dev->current_pcb_config;
  1780. if (pcb_config->config_num == 1) {
  1781. switch (media_type) {
  1782. case 0: /* Video */
  1783. ep_mask = ENABLE_EP4; /* ep4 [00:1000] */
  1784. break;
  1785. case 1: /* Audio */
  1786. ep_mask = ENABLE_EP3; /* ep3 [00:0100] */
  1787. break;
  1788. case 2: /* Vbi */
  1789. ep_mask = ENABLE_EP5; /* ep5 [01:0000] */
  1790. break;
  1791. case 3: /* Sliced_cc */
  1792. ep_mask = ENABLE_EP6; /* ep6 [10:0000] */
  1793. break;
  1794. case 4: /* ts1 */
  1795. case 6: /* ts1 parallel mode */
  1796. ep_mask = ENABLE_EP1; /* ep1 [00:0001] */
  1797. break;
  1798. case 5: /* ts2 */
  1799. ep_mask = ENABLE_EP2; /* ep2 [00:0010] */
  1800. break;
  1801. }
  1802. } else if (pcb_config->config_num > 1) {
  1803. switch (media_type) {
  1804. case 0: /* Video */
  1805. ep_mask = ENABLE_EP4; /* ep4 [00:1000] */
  1806. break;
  1807. case 1: /* Audio */
  1808. ep_mask = ENABLE_EP3; /* ep3 [00:0100] */
  1809. break;
  1810. case 2: /* Vbi */
  1811. ep_mask = ENABLE_EP5; /* ep5 [01:0000] */
  1812. break;
  1813. case 3: /* Sliced_cc */
  1814. ep_mask = ENABLE_EP6; /* ep6 [10:0000] */
  1815. break;
  1816. case 4: /* ts1 */
  1817. case 6: /* ts1 parallel mode */
  1818. ep_mask = ENABLE_EP1; /* ep1 [00:0001] */
  1819. break;
  1820. case 5: /* ts2 */
  1821. ep_mask = ENABLE_EP2; /* ep2 [00:0010] */
  1822. break;
  1823. }
  1824. }
  1825. if (start) {
  1826. rc = cx231xx_initialize_stream_xfer(dev, media_type);
  1827. if (rc < 0)
  1828. return rc;
  1829. /* enable video capture */
  1830. if (ep_mask > 0)
  1831. rc = cx231xx_start_stream(dev, ep_mask);
  1832. } else {
  1833. /* disable video capture */
  1834. if (ep_mask > 0)
  1835. rc = cx231xx_stop_stream(dev, ep_mask);
  1836. }
  1837. if (dev->mode == CX231XX_ANALOG_MODE)
  1838. ;/* do any in Analog mode */
  1839. else
  1840. ;/* do any in digital mode */
  1841. return rc;
  1842. }
  1843. EXPORT_SYMBOL_GPL(cx231xx_capture_start);
  1844. /*****************************************************************************
  1845. * G P I O B I T control functions *
  1846. ******************************************************************************/
  1847. int cx231xx_set_gpio_bit(struct cx231xx *dev, u32 gpio_bit, u8 * gpio_val)
  1848. {
  1849. int status = 0;
  1850. status = cx231xx_send_gpio_cmd(dev, gpio_bit, gpio_val, 4, 0, 0);
  1851. return status;
  1852. }
  1853. int cx231xx_get_gpio_bit(struct cx231xx *dev, u32 gpio_bit, u8 * gpio_val)
  1854. {
  1855. int status = 0;
  1856. status = cx231xx_send_gpio_cmd(dev, gpio_bit, gpio_val, 4, 0, 1);
  1857. return status;
  1858. }
  1859. /*
  1860. * cx231xx_set_gpio_direction
  1861. * Sets the direction of the GPIO pin to input or output
  1862. *
  1863. * Parameters :
  1864. * pin_number : The GPIO Pin number to program the direction for
  1865. * from 0 to 31
  1866. * pin_value : The Direction of the GPIO Pin under reference.
  1867. * 0 = Input direction
  1868. * 1 = Output direction
  1869. */
  1870. int cx231xx_set_gpio_direction(struct cx231xx *dev,
  1871. int pin_number, int pin_value)
  1872. {
  1873. int status = 0;
  1874. u32 value = 0;
  1875. /* Check for valid pin_number - if 32 , bail out */
  1876. if (pin_number >= 32)
  1877. return -EINVAL;
  1878. /* input */
  1879. if (pin_value == 0)
  1880. value = dev->gpio_dir & (~(1 << pin_number)); /* clear */
  1881. else
  1882. value = dev->gpio_dir | (1 << pin_number);
  1883. status = cx231xx_set_gpio_bit(dev, value, (u8 *) &dev->gpio_val);
  1884. /* cache the value for future */
  1885. dev->gpio_dir = value;
  1886. return status;
  1887. }
  1888. /*
  1889. * cx231xx_set_gpio_value
  1890. * Sets the value of the GPIO pin to Logic high or low. The Pin under
  1891. * reference should ALREADY BE SET IN OUTPUT MODE !!!!!!!!!
  1892. *
  1893. * Parameters :
  1894. * pin_number : The GPIO Pin number to program the direction for
  1895. * pin_value : The value of the GPIO Pin under reference.
  1896. * 0 = set it to 0
  1897. * 1 = set it to 1
  1898. */
  1899. int cx231xx_set_gpio_value(struct cx231xx *dev, int pin_number, int pin_value)
  1900. {
  1901. int status = 0;
  1902. u32 value = 0;
  1903. /* Check for valid pin_number - if 0xFF , bail out */
  1904. if (pin_number >= 32)
  1905. return -EINVAL;
  1906. /* first do a sanity check - if the Pin is not output, make it output */
  1907. if ((dev->gpio_dir & (1 << pin_number)) == 0x00) {
  1908. /* It was in input mode */
  1909. value = dev->gpio_dir | (1 << pin_number);
  1910. dev->gpio_dir = value;
  1911. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir,
  1912. (u8 *) &dev->gpio_val);
  1913. value = 0;
  1914. }
  1915. if (pin_value == 0)
  1916. value = dev->gpio_val & (~(1 << pin_number));
  1917. else
  1918. value = dev->gpio_val | (1 << pin_number);
  1919. /* store the value */
  1920. dev->gpio_val = value;
  1921. /* toggle bit0 of GP_IO */
  1922. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
  1923. return status;
  1924. }
  1925. /*****************************************************************************
  1926. * G P I O I2C related functions *
  1927. ******************************************************************************/
  1928. int cx231xx_gpio_i2c_start(struct cx231xx *dev)
  1929. {
  1930. int status = 0;
  1931. /* set SCL to output 1 ; set SDA to output 1 */
  1932. dev->gpio_dir |= 1 << dev->board.tuner_scl_gpio;
  1933. dev->gpio_dir |= 1 << dev->board.tuner_sda_gpio;
  1934. dev->gpio_val |= 1 << dev->board.tuner_scl_gpio;
  1935. dev->gpio_val |= 1 << dev->board.tuner_sda_gpio;
  1936. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
  1937. if (status < 0)
  1938. return -EINVAL;
  1939. /* set SCL to output 1; set SDA to output 0 */
  1940. dev->gpio_val |= 1 << dev->board.tuner_scl_gpio;
  1941. dev->gpio_val &= ~(1 << dev->board.tuner_sda_gpio);
  1942. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
  1943. if (status < 0)
  1944. return -EINVAL;
  1945. /* set SCL to output 0; set SDA to output 0 */
  1946. dev->gpio_val &= ~(1 << dev->board.tuner_scl_gpio);
  1947. dev->gpio_val &= ~(1 << dev->board.tuner_sda_gpio);
  1948. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
  1949. if (status < 0)
  1950. return -EINVAL;
  1951. return status;
  1952. }
  1953. int cx231xx_gpio_i2c_end(struct cx231xx *dev)
  1954. {
  1955. int status = 0;
  1956. /* set SCL to output 0; set SDA to output 0 */
  1957. dev->gpio_dir |= 1 << dev->board.tuner_scl_gpio;
  1958. dev->gpio_dir |= 1 << dev->board.tuner_sda_gpio;
  1959. dev->gpio_val &= ~(1 << dev->board.tuner_scl_gpio);
  1960. dev->gpio_val &= ~(1 << dev->board.tuner_sda_gpio);
  1961. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
  1962. if (status < 0)
  1963. return -EINVAL;
  1964. /* set SCL to output 1; set SDA to output 0 */
  1965. dev->gpio_val |= 1 << dev->board.tuner_scl_gpio;
  1966. dev->gpio_val &= ~(1 << dev->board.tuner_sda_gpio);
  1967. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
  1968. if (status < 0)
  1969. return -EINVAL;
  1970. /* set SCL to input ,release SCL cable control
  1971. set SDA to input ,release SDA cable control */
  1972. dev->gpio_dir &= ~(1 << dev->board.tuner_scl_gpio);
  1973. dev->gpio_dir &= ~(1 << dev->board.tuner_sda_gpio);
  1974. status =
  1975. cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
  1976. if (status < 0)
  1977. return -EINVAL;
  1978. return status;
  1979. }
  1980. int cx231xx_gpio_i2c_write_byte(struct cx231xx *dev, u8 data)
  1981. {
  1982. int status = 0;
  1983. u8 i;
  1984. /* set SCL to output ; set SDA to output */
  1985. dev->gpio_dir |= 1 << dev->board.tuner_scl_gpio;
  1986. dev->gpio_dir |= 1 << dev->board.tuner_sda_gpio;
  1987. for (i = 0; i < 8; i++) {
  1988. if (((data << i) & 0x80) == 0) {
  1989. /* set SCL to output 0; set SDA to output 0 */
  1990. dev->gpio_val &= ~(1 << dev->board.tuner_scl_gpio);
  1991. dev->gpio_val &= ~(1 << dev->board.tuner_sda_gpio);
  1992. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir,
  1993. (u8 *)&dev->gpio_val);
  1994. /* set SCL to output 1; set SDA to output 0 */
  1995. dev->gpio_val |= 1 << dev->board.tuner_scl_gpio;
  1996. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir,
  1997. (u8 *)&dev->gpio_val);
  1998. /* set SCL to output 0; set SDA to output 0 */
  1999. dev->gpio_val &= ~(1 << dev->board.tuner_scl_gpio);
  2000. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir,
  2001. (u8 *)&dev->gpio_val);
  2002. } else {
  2003. /* set SCL to output 0; set SDA to output 1 */
  2004. dev->gpio_val &= ~(1 << dev->board.tuner_scl_gpio);
  2005. dev->gpio_val |= 1 << dev->board.tuner_sda_gpio;
  2006. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir,
  2007. (u8 *)&dev->gpio_val);
  2008. /* set SCL to output 1; set SDA to output 1 */
  2009. dev->gpio_val |= 1 << dev->board.tuner_scl_gpio;
  2010. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir,
  2011. (u8 *)&dev->gpio_val);
  2012. /* set SCL to output 0; set SDA to output 1 */
  2013. dev->gpio_val &= ~(1 << dev->board.tuner_scl_gpio);
  2014. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir,
  2015. (u8 *)&dev->gpio_val);
  2016. }
  2017. }
  2018. return status;
  2019. }
  2020. int cx231xx_gpio_i2c_read_byte(struct cx231xx *dev, u8 * buf)
  2021. {
  2022. u8 value = 0;
  2023. int status = 0;
  2024. u32 gpio_logic_value = 0;
  2025. u8 i;
  2026. /* read byte */
  2027. for (i = 0; i < 8; i++) { /* send write I2c addr */
  2028. /* set SCL to output 0; set SDA to input */
  2029. dev->gpio_val &= ~(1 << dev->board.tuner_scl_gpio);
  2030. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir,
  2031. (u8 *)&dev->gpio_val);
  2032. /* set SCL to output 1; set SDA to input */
  2033. dev->gpio_val |= 1 << dev->board.tuner_scl_gpio;
  2034. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir,
  2035. (u8 *)&dev->gpio_val);
  2036. /* get SDA data bit */
  2037. gpio_logic_value = dev->gpio_val;
  2038. status = cx231xx_get_gpio_bit(dev, dev->gpio_dir,
  2039. (u8 *)&dev->gpio_val);
  2040. if ((dev->gpio_val & (1 << dev->board.tuner_sda_gpio)) != 0)
  2041. value |= (1 << (8 - i - 1));
  2042. dev->gpio_val = gpio_logic_value;
  2043. }
  2044. /* set SCL to output 0,finish the read latest SCL signal.
  2045. !!!set SDA to input, never to modify SDA direction at
  2046. the same times */
  2047. dev->gpio_val &= ~(1 << dev->board.tuner_scl_gpio);
  2048. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
  2049. /* store the value */
  2050. *buf = value & 0xff;
  2051. return status;
  2052. }
  2053. int cx231xx_gpio_i2c_read_ack(struct cx231xx *dev)
  2054. {
  2055. int status = 0;
  2056. u32 gpio_logic_value = 0;
  2057. int nCnt = 10;
  2058. int nInit = nCnt;
  2059. /* clock stretch; set SCL to input; set SDA to input;
  2060. get SCL value till SCL = 1 */
  2061. dev->gpio_dir &= ~(1 << dev->board.tuner_sda_gpio);
  2062. dev->gpio_dir &= ~(1 << dev->board.tuner_scl_gpio);
  2063. gpio_logic_value = dev->gpio_val;
  2064. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
  2065. do {
  2066. msleep(2);
  2067. status = cx231xx_get_gpio_bit(dev, dev->gpio_dir,
  2068. (u8 *)&dev->gpio_val);
  2069. nCnt--;
  2070. } while (((dev->gpio_val &
  2071. (1 << dev->board.tuner_scl_gpio)) == 0) &&
  2072. (nCnt > 0));
  2073. if (nCnt == 0)
  2074. cx231xx_info("No ACK after %d msec -GPIO I2C failed!",
  2075. nInit * 10);
  2076. /*
  2077. * readAck
  2078. * through clock stretch, slave has given a SCL signal,
  2079. * so the SDA data can be directly read.
  2080. */
  2081. status = cx231xx_get_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
  2082. if ((dev->gpio_val & 1 << dev->board.tuner_sda_gpio) == 0) {
  2083. dev->gpio_val = gpio_logic_value;
  2084. dev->gpio_val &= ~(1 << dev->board.tuner_sda_gpio);
  2085. status = 0;
  2086. } else {
  2087. dev->gpio_val = gpio_logic_value;
  2088. dev->gpio_val |= (1 << dev->board.tuner_sda_gpio);
  2089. }
  2090. /* read SDA end, set the SCL to output 0, after this operation,
  2091. SDA direction can be changed. */
  2092. dev->gpio_val = gpio_logic_value;
  2093. dev->gpio_dir |= (1 << dev->board.tuner_scl_gpio);
  2094. dev->gpio_val &= ~(1 << dev->board.tuner_scl_gpio);
  2095. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
  2096. return status;
  2097. }
  2098. int cx231xx_gpio_i2c_write_ack(struct cx231xx *dev)
  2099. {
  2100. int status = 0;
  2101. /* set SDA to ouput */
  2102. dev->gpio_dir |= 1 << dev->board.tuner_sda_gpio;
  2103. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
  2104. /* set SCL = 0 (output); set SDA = 0 (output) */
  2105. dev->gpio_val &= ~(1 << dev->board.tuner_sda_gpio);
  2106. dev->gpio_val &= ~(1 << dev->board.tuner_scl_gpio);
  2107. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
  2108. /* set SCL = 1 (output); set SDA = 0 (output) */
  2109. dev->gpio_val |= 1 << dev->board.tuner_scl_gpio;
  2110. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
  2111. /* set SCL = 0 (output); set SDA = 0 (output) */
  2112. dev->gpio_val &= ~(1 << dev->board.tuner_scl_gpio);
  2113. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
  2114. /* set SDA to input,and then the slave will read data from SDA. */
  2115. dev->gpio_dir &= ~(1 << dev->board.tuner_sda_gpio);
  2116. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
  2117. return status;
  2118. }
  2119. int cx231xx_gpio_i2c_write_nak(struct cx231xx *dev)
  2120. {
  2121. int status = 0;
  2122. /* set scl to output ; set sda to input */
  2123. dev->gpio_dir |= 1 << dev->board.tuner_scl_gpio;
  2124. dev->gpio_dir &= ~(1 << dev->board.tuner_sda_gpio);
  2125. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
  2126. /* set scl to output 0; set sda to input */
  2127. dev->gpio_val &= ~(1 << dev->board.tuner_scl_gpio);
  2128. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
  2129. /* set scl to output 1; set sda to input */
  2130. dev->gpio_val |= 1 << dev->board.tuner_scl_gpio;
  2131. status = cx231xx_set_gpio_bit(dev, dev->gpio_dir, (u8 *)&dev->gpio_val);
  2132. return status;
  2133. }
  2134. /*****************************************************************************
  2135. * G P I O I2C related functions *
  2136. ******************************************************************************/
  2137. /* cx231xx_gpio_i2c_read
  2138. * Function to read data from gpio based I2C interface
  2139. */
  2140. int cx231xx_gpio_i2c_read(struct cx231xx *dev, u8 dev_addr, u8 * buf, u8 len)
  2141. {
  2142. int status = 0;
  2143. int i = 0;
  2144. /* get the lock */
  2145. mutex_lock(&dev->gpio_i2c_lock);
  2146. /* start */
  2147. status = cx231xx_gpio_i2c_start(dev);
  2148. /* write dev_addr */
  2149. status = cx231xx_gpio_i2c_write_byte(dev, (dev_addr << 1) + 1);
  2150. /* readAck */
  2151. status = cx231xx_gpio_i2c_read_ack(dev);
  2152. /* read data */
  2153. for (i = 0; i < len; i++) {
  2154. /* read data */
  2155. buf[i] = 0;
  2156. status = cx231xx_gpio_i2c_read_byte(dev, &buf[i]);
  2157. if ((i + 1) != len) {
  2158. /* only do write ack if we more length */
  2159. status = cx231xx_gpio_i2c_write_ack(dev);
  2160. }
  2161. }
  2162. /* write NAK - inform reads are complete */
  2163. status = cx231xx_gpio_i2c_write_nak(dev);
  2164. /* write end */
  2165. status = cx231xx_gpio_i2c_end(dev);
  2166. /* release the lock */
  2167. mutex_unlock(&dev->gpio_i2c_lock);
  2168. return status;
  2169. }
  2170. /* cx231xx_gpio_i2c_write
  2171. * Function to write data to gpio based I2C interface
  2172. */
  2173. int cx231xx_gpio_i2c_write(struct cx231xx *dev, u8 dev_addr, u8 * buf, u8 len)
  2174. {
  2175. int status = 0;
  2176. int i = 0;
  2177. /* get the lock */
  2178. mutex_lock(&dev->gpio_i2c_lock);
  2179. /* start */
  2180. status = cx231xx_gpio_i2c_start(dev);
  2181. /* write dev_addr */
  2182. status = cx231xx_gpio_i2c_write_byte(dev, dev_addr << 1);
  2183. /* read Ack */
  2184. status = cx231xx_gpio_i2c_read_ack(dev);
  2185. for (i = 0; i < len; i++) {
  2186. /* Write data */
  2187. status = cx231xx_gpio_i2c_write_byte(dev, buf[i]);
  2188. /* read Ack */
  2189. status = cx231xx_gpio_i2c_read_ack(dev);
  2190. }
  2191. /* write End */
  2192. status = cx231xx_gpio_i2c_end(dev);
  2193. /* release the lock */
  2194. mutex_unlock(&dev->gpio_i2c_lock);
  2195. return 0;
  2196. }