PageRenderTime 64ms CodeModel.GetById 25ms RepoModel.GetById 0ms app.codeStats 1ms

/arch/arm/mach-omap2/clock2430_data.c

https://github.com/AICP/kernel_asus_grouper
C | 2070 lines | 1652 code | 202 blank | 216 comment | 7 complexity | b0b8a304aebd958b2b1430393052123a MD5 | raw file
Possible License(s): GPL-2.0
  1. /*
  2. * OMAP2430 clock data
  3. *
  4. * Copyright (C) 2005-2009 Texas Instruments, Inc.
  5. * Copyright (C) 2004-2011 Nokia Corporation
  6. *
  7. * Contacts:
  8. * Richard Woodruff <r-woodruff2@ti.com>
  9. * Paul Walmsley
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License version 2 as
  13. * published by the Free Software Foundation.
  14. */
  15. #include <linux/kernel.h>
  16. #include <linux/clk.h>
  17. #include <linux/list.h>
  18. #include <plat/clkdev_omap.h>
  19. #include "clock.h"
  20. #include "clock2xxx.h"
  21. #include "opp2xxx.h"
  22. #include "cm2xxx_3xxx.h"
  23. #include "prm2xxx_3xxx.h"
  24. #include "prm-regbits-24xx.h"
  25. #include "cm-regbits-24xx.h"
  26. #include "sdrc.h"
  27. #include "control.h"
  28. #define OMAP_CM_REGADDR OMAP2430_CM_REGADDR
  29. /*
  30. * 2430 clock tree.
  31. *
  32. * NOTE:In many cases here we are assigning a 'default' parent. In
  33. * many cases the parent is selectable. The set parent calls will
  34. * also switch sources.
  35. *
  36. * Several sources are given initial rates which may be wrong, this will
  37. * be fixed up in the init func.
  38. *
  39. * Things are broadly separated below by clock domains. It is
  40. * noteworthy that most peripherals have dependencies on multiple clock
  41. * domains. Many get their interface clocks from the L4 domain, but get
  42. * functional clocks from fixed sources or other core domain derived
  43. * clocks.
  44. */
  45. /* Base external input clocks */
  46. static struct clk func_32k_ck = {
  47. .name = "func_32k_ck",
  48. .ops = &clkops_null,
  49. .rate = 32768,
  50. .clkdm_name = "wkup_clkdm",
  51. };
  52. static struct clk secure_32k_ck = {
  53. .name = "secure_32k_ck",
  54. .ops = &clkops_null,
  55. .rate = 32768,
  56. .clkdm_name = "wkup_clkdm",
  57. };
  58. /* Typical 12/13MHz in standalone mode, will be 26Mhz in chassis mode */
  59. static struct clk osc_ck = { /* (*12, *13, 19.2, *26, 38.4)MHz */
  60. .name = "osc_ck",
  61. .ops = &clkops_oscck,
  62. .clkdm_name = "wkup_clkdm",
  63. .recalc = &omap2_osc_clk_recalc,
  64. };
  65. /* Without modem likely 12MHz, with modem likely 13MHz */
  66. static struct clk sys_ck = { /* (*12, *13, 19.2, 26, 38.4)MHz */
  67. .name = "sys_ck", /* ~ ref_clk also */
  68. .ops = &clkops_null,
  69. .parent = &osc_ck,
  70. .clkdm_name = "wkup_clkdm",
  71. .recalc = &omap2xxx_sys_clk_recalc,
  72. };
  73. static struct clk alt_ck = { /* Typical 54M or 48M, may not exist */
  74. .name = "alt_ck",
  75. .ops = &clkops_null,
  76. .rate = 54000000,
  77. .clkdm_name = "wkup_clkdm",
  78. };
  79. /* Optional external clock input for McBSP CLKS */
  80. static struct clk mcbsp_clks = {
  81. .name = "mcbsp_clks",
  82. .ops = &clkops_null,
  83. };
  84. /*
  85. * Analog domain root source clocks
  86. */
  87. /* dpll_ck, is broken out in to special cases through clksel */
  88. /* REVISIT: Rate changes on dpll_ck trigger a full set change. ...
  89. * deal with this
  90. */
  91. static struct dpll_data dpll_dd = {
  92. .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  93. .mult_mask = OMAP24XX_DPLL_MULT_MASK,
  94. .div1_mask = OMAP24XX_DPLL_DIV_MASK,
  95. .clk_bypass = &sys_ck,
  96. .clk_ref = &sys_ck,
  97. .control_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  98. .enable_mask = OMAP24XX_EN_DPLL_MASK,
  99. .max_multiplier = 1023,
  100. .min_divider = 1,
  101. .max_divider = 16,
  102. };
  103. /*
  104. * XXX Cannot add round_rate here yet, as this is still a composite clock,
  105. * not just a DPLL
  106. */
  107. static struct clk dpll_ck = {
  108. .name = "dpll_ck",
  109. .ops = &clkops_omap2xxx_dpll_ops,
  110. .parent = &sys_ck, /* Can be func_32k also */
  111. .dpll_data = &dpll_dd,
  112. .clkdm_name = "wkup_clkdm",
  113. .recalc = &omap2_dpllcore_recalc,
  114. .set_rate = &omap2_reprogram_dpllcore,
  115. };
  116. static struct clk apll96_ck = {
  117. .name = "apll96_ck",
  118. .ops = &clkops_apll96,
  119. .parent = &sys_ck,
  120. .rate = 96000000,
  121. .flags = ENABLE_ON_INIT,
  122. .clkdm_name = "wkup_clkdm",
  123. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  124. .enable_bit = OMAP24XX_EN_96M_PLL_SHIFT,
  125. };
  126. static struct clk apll54_ck = {
  127. .name = "apll54_ck",
  128. .ops = &clkops_apll54,
  129. .parent = &sys_ck,
  130. .rate = 54000000,
  131. .flags = ENABLE_ON_INIT,
  132. .clkdm_name = "wkup_clkdm",
  133. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  134. .enable_bit = OMAP24XX_EN_54M_PLL_SHIFT,
  135. };
  136. /*
  137. * PRCM digital base sources
  138. */
  139. /* func_54m_ck */
  140. static const struct clksel_rate func_54m_apll54_rates[] = {
  141. { .div = 1, .val = 0, .flags = RATE_IN_24XX },
  142. { .div = 0 },
  143. };
  144. static const struct clksel_rate func_54m_alt_rates[] = {
  145. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  146. { .div = 0 },
  147. };
  148. static const struct clksel func_54m_clksel[] = {
  149. { .parent = &apll54_ck, .rates = func_54m_apll54_rates, },
  150. { .parent = &alt_ck, .rates = func_54m_alt_rates, },
  151. { .parent = NULL },
  152. };
  153. static struct clk func_54m_ck = {
  154. .name = "func_54m_ck",
  155. .ops = &clkops_null,
  156. .parent = &apll54_ck, /* can also be alt_clk */
  157. .clkdm_name = "wkup_clkdm",
  158. .init = &omap2_init_clksel_parent,
  159. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  160. .clksel_mask = OMAP24XX_54M_SOURCE_MASK,
  161. .clksel = func_54m_clksel,
  162. .recalc = &omap2_clksel_recalc,
  163. };
  164. static struct clk core_ck = {
  165. .name = "core_ck",
  166. .ops = &clkops_null,
  167. .parent = &dpll_ck, /* can also be 32k */
  168. .clkdm_name = "wkup_clkdm",
  169. .recalc = &followparent_recalc,
  170. };
  171. /* func_96m_ck */
  172. static const struct clksel_rate func_96m_apll96_rates[] = {
  173. { .div = 1, .val = 0, .flags = RATE_IN_24XX },
  174. { .div = 0 },
  175. };
  176. static const struct clksel_rate func_96m_alt_rates[] = {
  177. { .div = 1, .val = 1, .flags = RATE_IN_243X },
  178. { .div = 0 },
  179. };
  180. static const struct clksel func_96m_clksel[] = {
  181. { .parent = &apll96_ck, .rates = func_96m_apll96_rates },
  182. { .parent = &alt_ck, .rates = func_96m_alt_rates },
  183. { .parent = NULL }
  184. };
  185. static struct clk func_96m_ck = {
  186. .name = "func_96m_ck",
  187. .ops = &clkops_null,
  188. .parent = &apll96_ck,
  189. .clkdm_name = "wkup_clkdm",
  190. .init = &omap2_init_clksel_parent,
  191. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  192. .clksel_mask = OMAP2430_96M_SOURCE_MASK,
  193. .clksel = func_96m_clksel,
  194. .recalc = &omap2_clksel_recalc,
  195. };
  196. /* func_48m_ck */
  197. static const struct clksel_rate func_48m_apll96_rates[] = {
  198. { .div = 2, .val = 0, .flags = RATE_IN_24XX },
  199. { .div = 0 },
  200. };
  201. static const struct clksel_rate func_48m_alt_rates[] = {
  202. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  203. { .div = 0 },
  204. };
  205. static const struct clksel func_48m_clksel[] = {
  206. { .parent = &apll96_ck, .rates = func_48m_apll96_rates },
  207. { .parent = &alt_ck, .rates = func_48m_alt_rates },
  208. { .parent = NULL }
  209. };
  210. static struct clk func_48m_ck = {
  211. .name = "func_48m_ck",
  212. .ops = &clkops_null,
  213. .parent = &apll96_ck, /* 96M or Alt */
  214. .clkdm_name = "wkup_clkdm",
  215. .init = &omap2_init_clksel_parent,
  216. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  217. .clksel_mask = OMAP24XX_48M_SOURCE_MASK,
  218. .clksel = func_48m_clksel,
  219. .recalc = &omap2_clksel_recalc,
  220. .round_rate = &omap2_clksel_round_rate,
  221. .set_rate = &omap2_clksel_set_rate
  222. };
  223. static struct clk func_12m_ck = {
  224. .name = "func_12m_ck",
  225. .ops = &clkops_null,
  226. .parent = &func_48m_ck,
  227. .fixed_div = 4,
  228. .clkdm_name = "wkup_clkdm",
  229. .recalc = &omap_fixed_divisor_recalc,
  230. };
  231. /* Secure timer, only available in secure mode */
  232. static struct clk wdt1_osc_ck = {
  233. .name = "ck_wdt1_osc",
  234. .ops = &clkops_null, /* RMK: missing? */
  235. .parent = &osc_ck,
  236. .recalc = &followparent_recalc,
  237. };
  238. /*
  239. * The common_clkout* clksel_rate structs are common to
  240. * sys_clkout, sys_clkout_src, sys_clkout2, and sys_clkout2_src.
  241. * sys_clkout2_* are 2420-only, so the
  242. * clksel_rate flags fields are inaccurate for those clocks. This is
  243. * harmless since access to those clocks are gated by the struct clk
  244. * flags fields, which mark them as 2420-only.
  245. */
  246. static const struct clksel_rate common_clkout_src_core_rates[] = {
  247. { .div = 1, .val = 0, .flags = RATE_IN_24XX },
  248. { .div = 0 }
  249. };
  250. static const struct clksel_rate common_clkout_src_sys_rates[] = {
  251. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  252. { .div = 0 }
  253. };
  254. static const struct clksel_rate common_clkout_src_96m_rates[] = {
  255. { .div = 1, .val = 2, .flags = RATE_IN_24XX },
  256. { .div = 0 }
  257. };
  258. static const struct clksel_rate common_clkout_src_54m_rates[] = {
  259. { .div = 1, .val = 3, .flags = RATE_IN_24XX },
  260. { .div = 0 }
  261. };
  262. static const struct clksel common_clkout_src_clksel[] = {
  263. { .parent = &core_ck, .rates = common_clkout_src_core_rates },
  264. { .parent = &sys_ck, .rates = common_clkout_src_sys_rates },
  265. { .parent = &func_96m_ck, .rates = common_clkout_src_96m_rates },
  266. { .parent = &func_54m_ck, .rates = common_clkout_src_54m_rates },
  267. { .parent = NULL }
  268. };
  269. static struct clk sys_clkout_src = {
  270. .name = "sys_clkout_src",
  271. .ops = &clkops_omap2_dflt,
  272. .parent = &func_54m_ck,
  273. .clkdm_name = "wkup_clkdm",
  274. .enable_reg = OMAP2430_PRCM_CLKOUT_CTRL,
  275. .enable_bit = OMAP24XX_CLKOUT_EN_SHIFT,
  276. .init = &omap2_init_clksel_parent,
  277. .clksel_reg = OMAP2430_PRCM_CLKOUT_CTRL,
  278. .clksel_mask = OMAP24XX_CLKOUT_SOURCE_MASK,
  279. .clksel = common_clkout_src_clksel,
  280. .recalc = &omap2_clksel_recalc,
  281. .round_rate = &omap2_clksel_round_rate,
  282. .set_rate = &omap2_clksel_set_rate
  283. };
  284. static const struct clksel_rate common_clkout_rates[] = {
  285. { .div = 1, .val = 0, .flags = RATE_IN_24XX },
  286. { .div = 2, .val = 1, .flags = RATE_IN_24XX },
  287. { .div = 4, .val = 2, .flags = RATE_IN_24XX },
  288. { .div = 8, .val = 3, .flags = RATE_IN_24XX },
  289. { .div = 16, .val = 4, .flags = RATE_IN_24XX },
  290. { .div = 0 },
  291. };
  292. static const struct clksel sys_clkout_clksel[] = {
  293. { .parent = &sys_clkout_src, .rates = common_clkout_rates },
  294. { .parent = NULL }
  295. };
  296. static struct clk sys_clkout = {
  297. .name = "sys_clkout",
  298. .ops = &clkops_null,
  299. .parent = &sys_clkout_src,
  300. .clkdm_name = "wkup_clkdm",
  301. .clksel_reg = OMAP2430_PRCM_CLKOUT_CTRL,
  302. .clksel_mask = OMAP24XX_CLKOUT_DIV_MASK,
  303. .clksel = sys_clkout_clksel,
  304. .recalc = &omap2_clksel_recalc,
  305. .round_rate = &omap2_clksel_round_rate,
  306. .set_rate = &omap2_clksel_set_rate
  307. };
  308. static struct clk emul_ck = {
  309. .name = "emul_ck",
  310. .ops = &clkops_omap2_dflt,
  311. .parent = &func_54m_ck,
  312. .clkdm_name = "wkup_clkdm",
  313. .enable_reg = OMAP2430_PRCM_CLKEMUL_CTRL,
  314. .enable_bit = OMAP24XX_EMULATION_EN_SHIFT,
  315. .recalc = &followparent_recalc,
  316. };
  317. /*
  318. * MPU clock domain
  319. * Clocks:
  320. * MPU_FCLK, MPU_ICLK
  321. * INT_M_FCLK, INT_M_I_CLK
  322. *
  323. * - Individual clocks are hardware managed.
  324. * - Base divider comes from: CM_CLKSEL_MPU
  325. *
  326. */
  327. static const struct clksel_rate mpu_core_rates[] = {
  328. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  329. { .div = 2, .val = 2, .flags = RATE_IN_24XX },
  330. { .div = 0 },
  331. };
  332. static const struct clksel mpu_clksel[] = {
  333. { .parent = &core_ck, .rates = mpu_core_rates },
  334. { .parent = NULL }
  335. };
  336. static struct clk mpu_ck = { /* Control cpu */
  337. .name = "mpu_ck",
  338. .ops = &clkops_null,
  339. .parent = &core_ck,
  340. .clkdm_name = "mpu_clkdm",
  341. .init = &omap2_init_clksel_parent,
  342. .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, CM_CLKSEL),
  343. .clksel_mask = OMAP24XX_CLKSEL_MPU_MASK,
  344. .clksel = mpu_clksel,
  345. .recalc = &omap2_clksel_recalc,
  346. };
  347. /*
  348. * DSP (2430-IVA2.1) clock domain
  349. * Clocks:
  350. * 2430: IVA2.1_FCLK (really just DSP_FCLK), IVA2.1_ICLK
  351. *
  352. * Won't be too specific here. The core clock comes into this block
  353. * it is divided then tee'ed. One branch goes directly to xyz enable
  354. * controls. The other branch gets further divided by 2 then possibly
  355. * routed into a synchronizer and out of clocks abc.
  356. */
  357. static const struct clksel_rate dsp_fck_core_rates[] = {
  358. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  359. { .div = 2, .val = 2, .flags = RATE_IN_24XX },
  360. { .div = 3, .val = 3, .flags = RATE_IN_24XX },
  361. { .div = 4, .val = 4, .flags = RATE_IN_24XX },
  362. { .div = 0 },
  363. };
  364. static const struct clksel dsp_fck_clksel[] = {
  365. { .parent = &core_ck, .rates = dsp_fck_core_rates },
  366. { .parent = NULL }
  367. };
  368. static struct clk dsp_fck = {
  369. .name = "dsp_fck",
  370. .ops = &clkops_omap2_dflt_wait,
  371. .parent = &core_ck,
  372. .clkdm_name = "dsp_clkdm",
  373. .enable_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_FCLKEN),
  374. .enable_bit = OMAP24XX_CM_FCLKEN_DSP_EN_DSP_SHIFT,
  375. .clksel_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_CLKSEL),
  376. .clksel_mask = OMAP24XX_CLKSEL_DSP_MASK,
  377. .clksel = dsp_fck_clksel,
  378. .recalc = &omap2_clksel_recalc,
  379. };
  380. static const struct clksel dsp_ick_clksel[] = {
  381. { .parent = &dsp_fck, .rates = dsp_ick_rates },
  382. { .parent = NULL }
  383. };
  384. /* 2430 only - EN_DSP controls both dsp fclk and iclk on 2430 */
  385. static struct clk iva2_1_ick = {
  386. .name = "iva2_1_ick",
  387. .ops = &clkops_omap2_dflt_wait,
  388. .parent = &dsp_fck,
  389. .clkdm_name = "dsp_clkdm",
  390. .enable_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_FCLKEN),
  391. .enable_bit = OMAP24XX_CM_FCLKEN_DSP_EN_DSP_SHIFT,
  392. .clksel_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_CLKSEL),
  393. .clksel_mask = OMAP24XX_CLKSEL_DSP_IF_MASK,
  394. .clksel = dsp_ick_clksel,
  395. .recalc = &omap2_clksel_recalc,
  396. };
  397. /*
  398. * L3 clock domain
  399. * L3 clocks are used for both interface and functional clocks to
  400. * multiple entities. Some of these clocks are completely managed
  401. * by hardware, and some others allow software control. Hardware
  402. * managed ones general are based on directly CLK_REQ signals and
  403. * various auto idle settings. The functional spec sets many of these
  404. * as 'tie-high' for their enables.
  405. *
  406. * I-CLOCKS:
  407. * L3-Interconnect, SMS, GPMC, SDRC, OCM_RAM, OCM_ROM, SDMA
  408. * CAM, HS-USB.
  409. * F-CLOCK
  410. * SSI.
  411. *
  412. * GPMC memories and SDRC have timing and clock sensitive registers which
  413. * may very well need notification when the clock changes. Currently for low
  414. * operating points, these are taken care of in sleep.S.
  415. */
  416. static const struct clksel_rate core_l3_core_rates[] = {
  417. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  418. { .div = 4, .val = 4, .flags = RATE_IN_24XX },
  419. { .div = 6, .val = 6, .flags = RATE_IN_24XX },
  420. { .div = 0 }
  421. };
  422. static const struct clksel core_l3_clksel[] = {
  423. { .parent = &core_ck, .rates = core_l3_core_rates },
  424. { .parent = NULL }
  425. };
  426. static struct clk core_l3_ck = { /* Used for ick and fck, interconnect */
  427. .name = "core_l3_ck",
  428. .ops = &clkops_null,
  429. .parent = &core_ck,
  430. .clkdm_name = "core_l3_clkdm",
  431. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  432. .clksel_mask = OMAP24XX_CLKSEL_L3_MASK,
  433. .clksel = core_l3_clksel,
  434. .recalc = &omap2_clksel_recalc,
  435. };
  436. /* usb_l4_ick */
  437. static const struct clksel_rate usb_l4_ick_core_l3_rates[] = {
  438. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  439. { .div = 2, .val = 2, .flags = RATE_IN_24XX },
  440. { .div = 4, .val = 4, .flags = RATE_IN_24XX },
  441. { .div = 0 }
  442. };
  443. static const struct clksel usb_l4_ick_clksel[] = {
  444. { .parent = &core_l3_ck, .rates = usb_l4_ick_core_l3_rates },
  445. { .parent = NULL },
  446. };
  447. /* It is unclear from TRM whether usb_l4_ick is really in L3 or L4 clkdm */
  448. static struct clk usb_l4_ick = { /* FS-USB interface clock */
  449. .name = "usb_l4_ick",
  450. .ops = &clkops_omap2_iclk_dflt_wait,
  451. .parent = &core_l3_ck,
  452. .clkdm_name = "core_l4_clkdm",
  453. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  454. .enable_bit = OMAP24XX_EN_USB_SHIFT,
  455. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  456. .clksel_mask = OMAP24XX_CLKSEL_USB_MASK,
  457. .clksel = usb_l4_ick_clksel,
  458. .recalc = &omap2_clksel_recalc,
  459. };
  460. /*
  461. * L4 clock management domain
  462. *
  463. * This domain contains lots of interface clocks from the L4 interface, some
  464. * functional clocks. Fixed APLL functional source clocks are managed in
  465. * this domain.
  466. */
  467. static const struct clksel_rate l4_core_l3_rates[] = {
  468. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  469. { .div = 2, .val = 2, .flags = RATE_IN_24XX },
  470. { .div = 0 }
  471. };
  472. static const struct clksel l4_clksel[] = {
  473. { .parent = &core_l3_ck, .rates = l4_core_l3_rates },
  474. { .parent = NULL }
  475. };
  476. static struct clk l4_ck = { /* used both as an ick and fck */
  477. .name = "l4_ck",
  478. .ops = &clkops_null,
  479. .parent = &core_l3_ck,
  480. .clkdm_name = "core_l4_clkdm",
  481. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  482. .clksel_mask = OMAP24XX_CLKSEL_L4_MASK,
  483. .clksel = l4_clksel,
  484. .recalc = &omap2_clksel_recalc,
  485. };
  486. /*
  487. * SSI is in L3 management domain, its direct parent is core not l3,
  488. * many core power domain entities are grouped into the L3 clock
  489. * domain.
  490. * SSI_SSR_FCLK, SSI_SST_FCLK, SSI_L4_ICLK
  491. *
  492. * ssr = core/1/2/3/4/5, sst = 1/2 ssr.
  493. */
  494. static const struct clksel_rate ssi_ssr_sst_fck_core_rates[] = {
  495. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  496. { .div = 2, .val = 2, .flags = RATE_IN_24XX },
  497. { .div = 3, .val = 3, .flags = RATE_IN_24XX },
  498. { .div = 4, .val = 4, .flags = RATE_IN_24XX },
  499. { .div = 5, .val = 5, .flags = RATE_IN_243X },
  500. { .div = 0 }
  501. };
  502. static const struct clksel ssi_ssr_sst_fck_clksel[] = {
  503. { .parent = &core_ck, .rates = ssi_ssr_sst_fck_core_rates },
  504. { .parent = NULL }
  505. };
  506. static struct clk ssi_ssr_sst_fck = {
  507. .name = "ssi_fck",
  508. .ops = &clkops_omap2_dflt_wait,
  509. .parent = &core_ck,
  510. .clkdm_name = "core_l3_clkdm",
  511. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  512. .enable_bit = OMAP24XX_EN_SSI_SHIFT,
  513. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  514. .clksel_mask = OMAP24XX_CLKSEL_SSI_MASK,
  515. .clksel = ssi_ssr_sst_fck_clksel,
  516. .recalc = &omap2_clksel_recalc,
  517. };
  518. /*
  519. * Presumably this is the same as SSI_ICLK.
  520. * TRM contradicts itself on what clockdomain SSI_ICLK is in
  521. */
  522. static struct clk ssi_l4_ick = {
  523. .name = "ssi_l4_ick",
  524. .ops = &clkops_omap2_iclk_dflt_wait,
  525. .parent = &l4_ck,
  526. .clkdm_name = "core_l4_clkdm",
  527. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  528. .enable_bit = OMAP24XX_EN_SSI_SHIFT,
  529. .recalc = &followparent_recalc,
  530. };
  531. /*
  532. * GFX clock domain
  533. * Clocks:
  534. * GFX_FCLK, GFX_ICLK
  535. * GFX_CG1(2d), GFX_CG2(3d)
  536. *
  537. * GFX_FCLK runs from L3, and is divided by (1,2,3,4)
  538. * The 2d and 3d clocks run at a hardware determined
  539. * divided value of fclk.
  540. *
  541. */
  542. /* This clksel struct is shared between gfx_3d_fck and gfx_2d_fck */
  543. static const struct clksel gfx_fck_clksel[] = {
  544. { .parent = &core_l3_ck, .rates = gfx_l3_rates },
  545. { .parent = NULL },
  546. };
  547. static struct clk gfx_3d_fck = {
  548. .name = "gfx_3d_fck",
  549. .ops = &clkops_omap2_dflt_wait,
  550. .parent = &core_l3_ck,
  551. .clkdm_name = "gfx_clkdm",
  552. .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
  553. .enable_bit = OMAP24XX_EN_3D_SHIFT,
  554. .clksel_reg = OMAP_CM_REGADDR(GFX_MOD, CM_CLKSEL),
  555. .clksel_mask = OMAP_CLKSEL_GFX_MASK,
  556. .clksel = gfx_fck_clksel,
  557. .recalc = &omap2_clksel_recalc,
  558. .round_rate = &omap2_clksel_round_rate,
  559. .set_rate = &omap2_clksel_set_rate
  560. };
  561. static struct clk gfx_2d_fck = {
  562. .name = "gfx_2d_fck",
  563. .ops = &clkops_omap2_dflt_wait,
  564. .parent = &core_l3_ck,
  565. .clkdm_name = "gfx_clkdm",
  566. .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
  567. .enable_bit = OMAP24XX_EN_2D_SHIFT,
  568. .clksel_reg = OMAP_CM_REGADDR(GFX_MOD, CM_CLKSEL),
  569. .clksel_mask = OMAP_CLKSEL_GFX_MASK,
  570. .clksel = gfx_fck_clksel,
  571. .recalc = &omap2_clksel_recalc,
  572. };
  573. /* This interface clock does not have a CM_AUTOIDLE bit */
  574. static struct clk gfx_ick = {
  575. .name = "gfx_ick", /* From l3 */
  576. .ops = &clkops_omap2_dflt_wait,
  577. .parent = &core_l3_ck,
  578. .clkdm_name = "gfx_clkdm",
  579. .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_ICLKEN),
  580. .enable_bit = OMAP_EN_GFX_SHIFT,
  581. .recalc = &followparent_recalc,
  582. };
  583. /*
  584. * Modem clock domain (2430)
  585. * CLOCKS:
  586. * MDM_OSC_CLK
  587. * MDM_ICLK
  588. * These clocks are usable in chassis mode only.
  589. */
  590. static const struct clksel_rate mdm_ick_core_rates[] = {
  591. { .div = 1, .val = 1, .flags = RATE_IN_243X },
  592. { .div = 4, .val = 4, .flags = RATE_IN_243X },
  593. { .div = 6, .val = 6, .flags = RATE_IN_243X },
  594. { .div = 9, .val = 9, .flags = RATE_IN_243X },
  595. { .div = 0 }
  596. };
  597. static const struct clksel mdm_ick_clksel[] = {
  598. { .parent = &core_ck, .rates = mdm_ick_core_rates },
  599. { .parent = NULL }
  600. };
  601. static struct clk mdm_ick = { /* used both as a ick and fck */
  602. .name = "mdm_ick",
  603. .ops = &clkops_omap2_iclk_dflt_wait,
  604. .parent = &core_ck,
  605. .clkdm_name = "mdm_clkdm",
  606. .enable_reg = OMAP_CM_REGADDR(OMAP2430_MDM_MOD, CM_ICLKEN),
  607. .enable_bit = OMAP2430_CM_ICLKEN_MDM_EN_MDM_SHIFT,
  608. .clksel_reg = OMAP_CM_REGADDR(OMAP2430_MDM_MOD, CM_CLKSEL),
  609. .clksel_mask = OMAP2430_CLKSEL_MDM_MASK,
  610. .clksel = mdm_ick_clksel,
  611. .recalc = &omap2_clksel_recalc,
  612. };
  613. static struct clk mdm_osc_ck = {
  614. .name = "mdm_osc_ck",
  615. .ops = &clkops_omap2_mdmclk_dflt_wait,
  616. .parent = &osc_ck,
  617. .clkdm_name = "mdm_clkdm",
  618. .enable_reg = OMAP_CM_REGADDR(OMAP2430_MDM_MOD, CM_FCLKEN),
  619. .enable_bit = OMAP2430_EN_OSC_SHIFT,
  620. .recalc = &followparent_recalc,
  621. };
  622. /*
  623. * DSS clock domain
  624. * CLOCKs:
  625. * DSS_L4_ICLK, DSS_L3_ICLK,
  626. * DSS_CLK1, DSS_CLK2, DSS_54MHz_CLK
  627. *
  628. * DSS is both initiator and target.
  629. */
  630. /* XXX Add RATE_NOT_VALIDATED */
  631. static const struct clksel_rate dss1_fck_sys_rates[] = {
  632. { .div = 1, .val = 0, .flags = RATE_IN_24XX },
  633. { .div = 0 }
  634. };
  635. static const struct clksel_rate dss1_fck_core_rates[] = {
  636. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  637. { .div = 2, .val = 2, .flags = RATE_IN_24XX },
  638. { .div = 3, .val = 3, .flags = RATE_IN_24XX },
  639. { .div = 4, .val = 4, .flags = RATE_IN_24XX },
  640. { .div = 5, .val = 5, .flags = RATE_IN_24XX },
  641. { .div = 6, .val = 6, .flags = RATE_IN_24XX },
  642. { .div = 8, .val = 8, .flags = RATE_IN_24XX },
  643. { .div = 9, .val = 9, .flags = RATE_IN_24XX },
  644. { .div = 12, .val = 12, .flags = RATE_IN_24XX },
  645. { .div = 16, .val = 16, .flags = RATE_IN_24XX },
  646. { .div = 0 }
  647. };
  648. static const struct clksel dss1_fck_clksel[] = {
  649. { .parent = &sys_ck, .rates = dss1_fck_sys_rates },
  650. { .parent = &core_ck, .rates = dss1_fck_core_rates },
  651. { .parent = NULL },
  652. };
  653. static struct clk dss_ick = { /* Enables both L3,L4 ICLK's */
  654. .name = "dss_ick",
  655. .ops = &clkops_omap2_iclk_dflt,
  656. .parent = &l4_ck, /* really both l3 and l4 */
  657. .clkdm_name = "dss_clkdm",
  658. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  659. .enable_bit = OMAP24XX_EN_DSS1_SHIFT,
  660. .recalc = &followparent_recalc,
  661. };
  662. static struct clk dss1_fck = {
  663. .name = "dss1_fck",
  664. .ops = &clkops_omap2_dflt,
  665. .parent = &core_ck, /* Core or sys */
  666. .clkdm_name = "dss_clkdm",
  667. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  668. .enable_bit = OMAP24XX_EN_DSS1_SHIFT,
  669. .init = &omap2_init_clksel_parent,
  670. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  671. .clksel_mask = OMAP24XX_CLKSEL_DSS1_MASK,
  672. .clksel = dss1_fck_clksel,
  673. .recalc = &omap2_clksel_recalc,
  674. };
  675. static const struct clksel_rate dss2_fck_sys_rates[] = {
  676. { .div = 1, .val = 0, .flags = RATE_IN_24XX },
  677. { .div = 0 }
  678. };
  679. static const struct clksel_rate dss2_fck_48m_rates[] = {
  680. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  681. { .div = 0 }
  682. };
  683. static const struct clksel dss2_fck_clksel[] = {
  684. { .parent = &sys_ck, .rates = dss2_fck_sys_rates },
  685. { .parent = &func_48m_ck, .rates = dss2_fck_48m_rates },
  686. { .parent = NULL }
  687. };
  688. static struct clk dss2_fck = { /* Alt clk used in power management */
  689. .name = "dss2_fck",
  690. .ops = &clkops_omap2_dflt,
  691. .parent = &sys_ck, /* fixed at sys_ck or 48MHz */
  692. .clkdm_name = "dss_clkdm",
  693. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  694. .enable_bit = OMAP24XX_EN_DSS2_SHIFT,
  695. .init = &omap2_init_clksel_parent,
  696. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  697. .clksel_mask = OMAP24XX_CLKSEL_DSS2_MASK,
  698. .clksel = dss2_fck_clksel,
  699. .recalc = &omap2_clksel_recalc,
  700. };
  701. static struct clk dss_54m_fck = { /* Alt clk used in power management */
  702. .name = "dss_54m_fck", /* 54m tv clk */
  703. .ops = &clkops_omap2_dflt_wait,
  704. .parent = &func_54m_ck,
  705. .clkdm_name = "dss_clkdm",
  706. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  707. .enable_bit = OMAP24XX_EN_TV_SHIFT,
  708. .recalc = &followparent_recalc,
  709. };
  710. static struct clk wu_l4_ick = {
  711. .name = "wu_l4_ick",
  712. .ops = &clkops_null,
  713. .parent = &sys_ck,
  714. .clkdm_name = "wkup_clkdm",
  715. .recalc = &followparent_recalc,
  716. };
  717. /*
  718. * CORE power domain ICLK & FCLK defines.
  719. * Many of the these can have more than one possible parent. Entries
  720. * here will likely have an L4 interface parent, and may have multiple
  721. * functional clock parents.
  722. */
  723. static const struct clksel_rate gpt_alt_rates[] = {
  724. { .div = 1, .val = 2, .flags = RATE_IN_24XX },
  725. { .div = 0 }
  726. };
  727. static const struct clksel omap24xx_gpt_clksel[] = {
  728. { .parent = &func_32k_ck, .rates = gpt_32k_rates },
  729. { .parent = &sys_ck, .rates = gpt_sys_rates },
  730. { .parent = &alt_ck, .rates = gpt_alt_rates },
  731. { .parent = NULL },
  732. };
  733. static struct clk gpt1_ick = {
  734. .name = "gpt1_ick",
  735. .ops = &clkops_omap2_iclk_dflt_wait,
  736. .parent = &wu_l4_ick,
  737. .clkdm_name = "wkup_clkdm",
  738. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  739. .enable_bit = OMAP24XX_EN_GPT1_SHIFT,
  740. .recalc = &followparent_recalc,
  741. };
  742. static struct clk gpt1_fck = {
  743. .name = "gpt1_fck",
  744. .ops = &clkops_omap2_dflt_wait,
  745. .parent = &func_32k_ck,
  746. .clkdm_name = "core_l4_clkdm",
  747. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  748. .enable_bit = OMAP24XX_EN_GPT1_SHIFT,
  749. .init = &omap2_init_clksel_parent,
  750. .clksel_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL1),
  751. .clksel_mask = OMAP24XX_CLKSEL_GPT1_MASK,
  752. .clksel = omap24xx_gpt_clksel,
  753. .recalc = &omap2_clksel_recalc,
  754. .round_rate = &omap2_clksel_round_rate,
  755. .set_rate = &omap2_clksel_set_rate
  756. };
  757. static struct clk gpt2_ick = {
  758. .name = "gpt2_ick",
  759. .ops = &clkops_omap2_iclk_dflt_wait,
  760. .parent = &l4_ck,
  761. .clkdm_name = "core_l4_clkdm",
  762. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  763. .enable_bit = OMAP24XX_EN_GPT2_SHIFT,
  764. .recalc = &followparent_recalc,
  765. };
  766. static struct clk gpt2_fck = {
  767. .name = "gpt2_fck",
  768. .ops = &clkops_omap2_dflt_wait,
  769. .parent = &func_32k_ck,
  770. .clkdm_name = "core_l4_clkdm",
  771. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  772. .enable_bit = OMAP24XX_EN_GPT2_SHIFT,
  773. .init = &omap2_init_clksel_parent,
  774. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  775. .clksel_mask = OMAP24XX_CLKSEL_GPT2_MASK,
  776. .clksel = omap24xx_gpt_clksel,
  777. .recalc = &omap2_clksel_recalc,
  778. };
  779. static struct clk gpt3_ick = {
  780. .name = "gpt3_ick",
  781. .ops = &clkops_omap2_iclk_dflt_wait,
  782. .parent = &l4_ck,
  783. .clkdm_name = "core_l4_clkdm",
  784. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  785. .enable_bit = OMAP24XX_EN_GPT3_SHIFT,
  786. .recalc = &followparent_recalc,
  787. };
  788. static struct clk gpt3_fck = {
  789. .name = "gpt3_fck",
  790. .ops = &clkops_omap2_dflt_wait,
  791. .parent = &func_32k_ck,
  792. .clkdm_name = "core_l4_clkdm",
  793. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  794. .enable_bit = OMAP24XX_EN_GPT3_SHIFT,
  795. .init = &omap2_init_clksel_parent,
  796. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  797. .clksel_mask = OMAP24XX_CLKSEL_GPT3_MASK,
  798. .clksel = omap24xx_gpt_clksel,
  799. .recalc = &omap2_clksel_recalc,
  800. };
  801. static struct clk gpt4_ick = {
  802. .name = "gpt4_ick",
  803. .ops = &clkops_omap2_iclk_dflt_wait,
  804. .parent = &l4_ck,
  805. .clkdm_name = "core_l4_clkdm",
  806. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  807. .enable_bit = OMAP24XX_EN_GPT4_SHIFT,
  808. .recalc = &followparent_recalc,
  809. };
  810. static struct clk gpt4_fck = {
  811. .name = "gpt4_fck",
  812. .ops = &clkops_omap2_dflt_wait,
  813. .parent = &func_32k_ck,
  814. .clkdm_name = "core_l4_clkdm",
  815. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  816. .enable_bit = OMAP24XX_EN_GPT4_SHIFT,
  817. .init = &omap2_init_clksel_parent,
  818. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  819. .clksel_mask = OMAP24XX_CLKSEL_GPT4_MASK,
  820. .clksel = omap24xx_gpt_clksel,
  821. .recalc = &omap2_clksel_recalc,
  822. };
  823. static struct clk gpt5_ick = {
  824. .name = "gpt5_ick",
  825. .ops = &clkops_omap2_iclk_dflt_wait,
  826. .parent = &l4_ck,
  827. .clkdm_name = "core_l4_clkdm",
  828. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  829. .enable_bit = OMAP24XX_EN_GPT5_SHIFT,
  830. .recalc = &followparent_recalc,
  831. };
  832. static struct clk gpt5_fck = {
  833. .name = "gpt5_fck",
  834. .ops = &clkops_omap2_dflt_wait,
  835. .parent = &func_32k_ck,
  836. .clkdm_name = "core_l4_clkdm",
  837. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  838. .enable_bit = OMAP24XX_EN_GPT5_SHIFT,
  839. .init = &omap2_init_clksel_parent,
  840. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  841. .clksel_mask = OMAP24XX_CLKSEL_GPT5_MASK,
  842. .clksel = omap24xx_gpt_clksel,
  843. .recalc = &omap2_clksel_recalc,
  844. };
  845. static struct clk gpt6_ick = {
  846. .name = "gpt6_ick",
  847. .ops = &clkops_omap2_iclk_dflt_wait,
  848. .parent = &l4_ck,
  849. .clkdm_name = "core_l4_clkdm",
  850. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  851. .enable_bit = OMAP24XX_EN_GPT6_SHIFT,
  852. .recalc = &followparent_recalc,
  853. };
  854. static struct clk gpt6_fck = {
  855. .name = "gpt6_fck",
  856. .ops = &clkops_omap2_dflt_wait,
  857. .parent = &func_32k_ck,
  858. .clkdm_name = "core_l4_clkdm",
  859. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  860. .enable_bit = OMAP24XX_EN_GPT6_SHIFT,
  861. .init = &omap2_init_clksel_parent,
  862. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  863. .clksel_mask = OMAP24XX_CLKSEL_GPT6_MASK,
  864. .clksel = omap24xx_gpt_clksel,
  865. .recalc = &omap2_clksel_recalc,
  866. };
  867. static struct clk gpt7_ick = {
  868. .name = "gpt7_ick",
  869. .ops = &clkops_omap2_iclk_dflt_wait,
  870. .parent = &l4_ck,
  871. .clkdm_name = "core_l4_clkdm",
  872. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  873. .enable_bit = OMAP24XX_EN_GPT7_SHIFT,
  874. .recalc = &followparent_recalc,
  875. };
  876. static struct clk gpt7_fck = {
  877. .name = "gpt7_fck",
  878. .ops = &clkops_omap2_dflt_wait,
  879. .parent = &func_32k_ck,
  880. .clkdm_name = "core_l4_clkdm",
  881. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  882. .enable_bit = OMAP24XX_EN_GPT7_SHIFT,
  883. .init = &omap2_init_clksel_parent,
  884. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  885. .clksel_mask = OMAP24XX_CLKSEL_GPT7_MASK,
  886. .clksel = omap24xx_gpt_clksel,
  887. .recalc = &omap2_clksel_recalc,
  888. };
  889. static struct clk gpt8_ick = {
  890. .name = "gpt8_ick",
  891. .ops = &clkops_omap2_iclk_dflt_wait,
  892. .parent = &l4_ck,
  893. .clkdm_name = "core_l4_clkdm",
  894. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  895. .enable_bit = OMAP24XX_EN_GPT8_SHIFT,
  896. .recalc = &followparent_recalc,
  897. };
  898. static struct clk gpt8_fck = {
  899. .name = "gpt8_fck",
  900. .ops = &clkops_omap2_dflt_wait,
  901. .parent = &func_32k_ck,
  902. .clkdm_name = "core_l4_clkdm",
  903. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  904. .enable_bit = OMAP24XX_EN_GPT8_SHIFT,
  905. .init = &omap2_init_clksel_parent,
  906. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  907. .clksel_mask = OMAP24XX_CLKSEL_GPT8_MASK,
  908. .clksel = omap24xx_gpt_clksel,
  909. .recalc = &omap2_clksel_recalc,
  910. };
  911. static struct clk gpt9_ick = {
  912. .name = "gpt9_ick",
  913. .ops = &clkops_omap2_iclk_dflt_wait,
  914. .parent = &l4_ck,
  915. .clkdm_name = "core_l4_clkdm",
  916. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  917. .enable_bit = OMAP24XX_EN_GPT9_SHIFT,
  918. .recalc = &followparent_recalc,
  919. };
  920. static struct clk gpt9_fck = {
  921. .name = "gpt9_fck",
  922. .ops = &clkops_omap2_dflt_wait,
  923. .parent = &func_32k_ck,
  924. .clkdm_name = "core_l4_clkdm",
  925. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  926. .enable_bit = OMAP24XX_EN_GPT9_SHIFT,
  927. .init = &omap2_init_clksel_parent,
  928. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  929. .clksel_mask = OMAP24XX_CLKSEL_GPT9_MASK,
  930. .clksel = omap24xx_gpt_clksel,
  931. .recalc = &omap2_clksel_recalc,
  932. };
  933. static struct clk gpt10_ick = {
  934. .name = "gpt10_ick",
  935. .ops = &clkops_omap2_iclk_dflt_wait,
  936. .parent = &l4_ck,
  937. .clkdm_name = "core_l4_clkdm",
  938. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  939. .enable_bit = OMAP24XX_EN_GPT10_SHIFT,
  940. .recalc = &followparent_recalc,
  941. };
  942. static struct clk gpt10_fck = {
  943. .name = "gpt10_fck",
  944. .ops = &clkops_omap2_dflt_wait,
  945. .parent = &func_32k_ck,
  946. .clkdm_name = "core_l4_clkdm",
  947. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  948. .enable_bit = OMAP24XX_EN_GPT10_SHIFT,
  949. .init = &omap2_init_clksel_parent,
  950. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  951. .clksel_mask = OMAP24XX_CLKSEL_GPT10_MASK,
  952. .clksel = omap24xx_gpt_clksel,
  953. .recalc = &omap2_clksel_recalc,
  954. };
  955. static struct clk gpt11_ick = {
  956. .name = "gpt11_ick",
  957. .ops = &clkops_omap2_iclk_dflt_wait,
  958. .parent = &l4_ck,
  959. .clkdm_name = "core_l4_clkdm",
  960. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  961. .enable_bit = OMAP24XX_EN_GPT11_SHIFT,
  962. .recalc = &followparent_recalc,
  963. };
  964. static struct clk gpt11_fck = {
  965. .name = "gpt11_fck",
  966. .ops = &clkops_omap2_dflt_wait,
  967. .parent = &func_32k_ck,
  968. .clkdm_name = "core_l4_clkdm",
  969. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  970. .enable_bit = OMAP24XX_EN_GPT11_SHIFT,
  971. .init = &omap2_init_clksel_parent,
  972. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  973. .clksel_mask = OMAP24XX_CLKSEL_GPT11_MASK,
  974. .clksel = omap24xx_gpt_clksel,
  975. .recalc = &omap2_clksel_recalc,
  976. };
  977. static struct clk gpt12_ick = {
  978. .name = "gpt12_ick",
  979. .ops = &clkops_omap2_iclk_dflt_wait,
  980. .parent = &l4_ck,
  981. .clkdm_name = "core_l4_clkdm",
  982. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  983. .enable_bit = OMAP24XX_EN_GPT12_SHIFT,
  984. .recalc = &followparent_recalc,
  985. };
  986. static struct clk gpt12_fck = {
  987. .name = "gpt12_fck",
  988. .ops = &clkops_omap2_dflt_wait,
  989. .parent = &secure_32k_ck,
  990. .clkdm_name = "core_l4_clkdm",
  991. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  992. .enable_bit = OMAP24XX_EN_GPT12_SHIFT,
  993. .init = &omap2_init_clksel_parent,
  994. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  995. .clksel_mask = OMAP24XX_CLKSEL_GPT12_MASK,
  996. .clksel = omap24xx_gpt_clksel,
  997. .recalc = &omap2_clksel_recalc,
  998. };
  999. static struct clk mcbsp1_ick = {
  1000. .name = "mcbsp1_ick",
  1001. .ops = &clkops_omap2_iclk_dflt_wait,
  1002. .parent = &l4_ck,
  1003. .clkdm_name = "core_l4_clkdm",
  1004. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1005. .enable_bit = OMAP24XX_EN_MCBSP1_SHIFT,
  1006. .recalc = &followparent_recalc,
  1007. };
  1008. static const struct clksel_rate common_mcbsp_96m_rates[] = {
  1009. { .div = 1, .val = 0, .flags = RATE_IN_24XX },
  1010. { .div = 0 }
  1011. };
  1012. static const struct clksel_rate common_mcbsp_mcbsp_rates[] = {
  1013. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  1014. { .div = 0 }
  1015. };
  1016. static const struct clksel mcbsp_fck_clksel[] = {
  1017. { .parent = &func_96m_ck, .rates = common_mcbsp_96m_rates },
  1018. { .parent = &mcbsp_clks, .rates = common_mcbsp_mcbsp_rates },
  1019. { .parent = NULL }
  1020. };
  1021. static struct clk mcbsp1_fck = {
  1022. .name = "mcbsp1_fck",
  1023. .ops = &clkops_omap2_dflt_wait,
  1024. .parent = &func_96m_ck,
  1025. .init = &omap2_init_clksel_parent,
  1026. .clkdm_name = "core_l4_clkdm",
  1027. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1028. .enable_bit = OMAP24XX_EN_MCBSP1_SHIFT,
  1029. .clksel_reg = OMAP243X_CTRL_REGADDR(OMAP2_CONTROL_DEVCONF0),
  1030. .clksel_mask = OMAP2_MCBSP1_CLKS_MASK,
  1031. .clksel = mcbsp_fck_clksel,
  1032. .recalc = &omap2_clksel_recalc,
  1033. };
  1034. static struct clk mcbsp2_ick = {
  1035. .name = "mcbsp2_ick",
  1036. .ops = &clkops_omap2_iclk_dflt_wait,
  1037. .parent = &l4_ck,
  1038. .clkdm_name = "core_l4_clkdm",
  1039. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1040. .enable_bit = OMAP24XX_EN_MCBSP2_SHIFT,
  1041. .recalc = &followparent_recalc,
  1042. };
  1043. static struct clk mcbsp2_fck = {
  1044. .name = "mcbsp2_fck",
  1045. .ops = &clkops_omap2_dflt_wait,
  1046. .parent = &func_96m_ck,
  1047. .init = &omap2_init_clksel_parent,
  1048. .clkdm_name = "core_l4_clkdm",
  1049. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1050. .enable_bit = OMAP24XX_EN_MCBSP2_SHIFT,
  1051. .clksel_reg = OMAP243X_CTRL_REGADDR(OMAP2_CONTROL_DEVCONF0),
  1052. .clksel_mask = OMAP2_MCBSP2_CLKS_MASK,
  1053. .clksel = mcbsp_fck_clksel,
  1054. .recalc = &omap2_clksel_recalc,
  1055. };
  1056. static struct clk mcbsp3_ick = {
  1057. .name = "mcbsp3_ick",
  1058. .ops = &clkops_omap2_iclk_dflt_wait,
  1059. .parent = &l4_ck,
  1060. .clkdm_name = "core_l4_clkdm",
  1061. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1062. .enable_bit = OMAP2430_EN_MCBSP3_SHIFT,
  1063. .recalc = &followparent_recalc,
  1064. };
  1065. static struct clk mcbsp3_fck = {
  1066. .name = "mcbsp3_fck",
  1067. .ops = &clkops_omap2_dflt_wait,
  1068. .parent = &func_96m_ck,
  1069. .init = &omap2_init_clksel_parent,
  1070. .clkdm_name = "core_l4_clkdm",
  1071. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1072. .enable_bit = OMAP2430_EN_MCBSP3_SHIFT,
  1073. .clksel_reg = OMAP243X_CTRL_REGADDR(OMAP243X_CONTROL_DEVCONF1),
  1074. .clksel_mask = OMAP2_MCBSP3_CLKS_MASK,
  1075. .clksel = mcbsp_fck_clksel,
  1076. .recalc = &omap2_clksel_recalc,
  1077. };
  1078. static struct clk mcbsp4_ick = {
  1079. .name = "mcbsp4_ick",
  1080. .ops = &clkops_omap2_iclk_dflt_wait,
  1081. .parent = &l4_ck,
  1082. .clkdm_name = "core_l4_clkdm",
  1083. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1084. .enable_bit = OMAP2430_EN_MCBSP4_SHIFT,
  1085. .recalc = &followparent_recalc,
  1086. };
  1087. static struct clk mcbsp4_fck = {
  1088. .name = "mcbsp4_fck",
  1089. .ops = &clkops_omap2_dflt_wait,
  1090. .parent = &func_96m_ck,
  1091. .init = &omap2_init_clksel_parent,
  1092. .clkdm_name = "core_l4_clkdm",
  1093. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1094. .enable_bit = OMAP2430_EN_MCBSP4_SHIFT,
  1095. .clksel_reg = OMAP243X_CTRL_REGADDR(OMAP243X_CONTROL_DEVCONF1),
  1096. .clksel_mask = OMAP2_MCBSP4_CLKS_MASK,
  1097. .clksel = mcbsp_fck_clksel,
  1098. .recalc = &omap2_clksel_recalc,
  1099. };
  1100. static struct clk mcbsp5_ick = {
  1101. .name = "mcbsp5_ick",
  1102. .ops = &clkops_omap2_iclk_dflt_wait,
  1103. .parent = &l4_ck,
  1104. .clkdm_name = "core_l4_clkdm",
  1105. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1106. .enable_bit = OMAP2430_EN_MCBSP5_SHIFT,
  1107. .recalc = &followparent_recalc,
  1108. };
  1109. static struct clk mcbsp5_fck = {
  1110. .name = "mcbsp5_fck",
  1111. .ops = &clkops_omap2_dflt_wait,
  1112. .parent = &func_96m_ck,
  1113. .init = &omap2_init_clksel_parent,
  1114. .clkdm_name = "core_l4_clkdm",
  1115. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1116. .enable_bit = OMAP2430_EN_MCBSP5_SHIFT,
  1117. .clksel_reg = OMAP243X_CTRL_REGADDR(OMAP243X_CONTROL_DEVCONF1),
  1118. .clksel_mask = OMAP2_MCBSP5_CLKS_MASK,
  1119. .clksel = mcbsp_fck_clksel,
  1120. .recalc = &omap2_clksel_recalc,
  1121. };
  1122. static struct clk mcspi1_ick = {
  1123. .name = "mcspi1_ick",
  1124. .ops = &clkops_omap2_iclk_dflt_wait,
  1125. .parent = &l4_ck,
  1126. .clkdm_name = "core_l4_clkdm",
  1127. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1128. .enable_bit = OMAP24XX_EN_MCSPI1_SHIFT,
  1129. .recalc = &followparent_recalc,
  1130. };
  1131. static struct clk mcspi1_fck = {
  1132. .name = "mcspi1_fck",
  1133. .ops = &clkops_omap2_dflt_wait,
  1134. .parent = &func_48m_ck,
  1135. .clkdm_name = "core_l4_clkdm",
  1136. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1137. .enable_bit = OMAP24XX_EN_MCSPI1_SHIFT,
  1138. .recalc = &followparent_recalc,
  1139. };
  1140. static struct clk mcspi2_ick = {
  1141. .name = "mcspi2_ick",
  1142. .ops = &clkops_omap2_iclk_dflt_wait,
  1143. .parent = &l4_ck,
  1144. .clkdm_name = "core_l4_clkdm",
  1145. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1146. .enable_bit = OMAP24XX_EN_MCSPI2_SHIFT,
  1147. .recalc = &followparent_recalc,
  1148. };
  1149. static struct clk mcspi2_fck = {
  1150. .name = "mcspi2_fck",
  1151. .ops = &clkops_omap2_dflt_wait,
  1152. .parent = &func_48m_ck,
  1153. .clkdm_name = "core_l4_clkdm",
  1154. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1155. .enable_bit = OMAP24XX_EN_MCSPI2_SHIFT,
  1156. .recalc = &followparent_recalc,
  1157. };
  1158. static struct clk mcspi3_ick = {
  1159. .name = "mcspi3_ick",
  1160. .ops = &clkops_omap2_iclk_dflt_wait,
  1161. .parent = &l4_ck,
  1162. .clkdm_name = "core_l4_clkdm",
  1163. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1164. .enable_bit = OMAP2430_EN_MCSPI3_SHIFT,
  1165. .recalc = &followparent_recalc,
  1166. };
  1167. static struct clk mcspi3_fck = {
  1168. .name = "mcspi3_fck",
  1169. .ops = &clkops_omap2_dflt_wait,
  1170. .parent = &func_48m_ck,
  1171. .clkdm_name = "core_l4_clkdm",
  1172. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1173. .enable_bit = OMAP2430_EN_MCSPI3_SHIFT,
  1174. .recalc = &followparent_recalc,
  1175. };
  1176. static struct clk uart1_ick = {
  1177. .name = "uart1_ick",
  1178. .ops = &clkops_omap2_iclk_dflt_wait,
  1179. .parent = &l4_ck,
  1180. .clkdm_name = "core_l4_clkdm",
  1181. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1182. .enable_bit = OMAP24XX_EN_UART1_SHIFT,
  1183. .recalc = &followparent_recalc,
  1184. };
  1185. static struct clk uart1_fck = {
  1186. .name = "uart1_fck",
  1187. .ops = &clkops_omap2_dflt_wait,
  1188. .parent = &func_48m_ck,
  1189. .clkdm_name = "core_l4_clkdm",
  1190. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1191. .enable_bit = OMAP24XX_EN_UART1_SHIFT,
  1192. .recalc = &followparent_recalc,
  1193. };
  1194. static struct clk uart2_ick = {
  1195. .name = "uart2_ick",
  1196. .ops = &clkops_omap2_iclk_dflt_wait,
  1197. .parent = &l4_ck,
  1198. .clkdm_name = "core_l4_clkdm",
  1199. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1200. .enable_bit = OMAP24XX_EN_UART2_SHIFT,
  1201. .recalc = &followparent_recalc,
  1202. };
  1203. static struct clk uart2_fck = {
  1204. .name = "uart2_fck",
  1205. .ops = &clkops_omap2_dflt_wait,
  1206. .parent = &func_48m_ck,
  1207. .clkdm_name = "core_l4_clkdm",
  1208. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1209. .enable_bit = OMAP24XX_EN_UART2_SHIFT,
  1210. .recalc = &followparent_recalc,
  1211. };
  1212. static struct clk uart3_ick = {
  1213. .name = "uart3_ick",
  1214. .ops = &clkops_omap2_iclk_dflt_wait,
  1215. .parent = &l4_ck,
  1216. .clkdm_name = "core_l4_clkdm",
  1217. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1218. .enable_bit = OMAP24XX_EN_UART3_SHIFT,
  1219. .recalc = &followparent_recalc,
  1220. };
  1221. static struct clk uart3_fck = {
  1222. .name = "uart3_fck",
  1223. .ops = &clkops_omap2_dflt_wait,
  1224. .parent = &func_48m_ck,
  1225. .clkdm_name = "core_l4_clkdm",
  1226. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1227. .enable_bit = OMAP24XX_EN_UART3_SHIFT,
  1228. .recalc = &followparent_recalc,
  1229. };
  1230. static struct clk gpios_ick = {
  1231. .name = "gpios_ick",
  1232. .ops = &clkops_omap2_iclk_dflt_wait,
  1233. .parent = &wu_l4_ick,
  1234. .clkdm_name = "wkup_clkdm",
  1235. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1236. .enable_bit = OMAP24XX_EN_GPIOS_SHIFT,
  1237. .recalc = &followparent_recalc,
  1238. };
  1239. static struct clk gpios_fck = {
  1240. .name = "gpios_fck",
  1241. .ops = &clkops_omap2_dflt_wait,
  1242. .parent = &func_32k_ck,
  1243. .clkdm_name = "wkup_clkdm",
  1244. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  1245. .enable_bit = OMAP24XX_EN_GPIOS_SHIFT,
  1246. .recalc = &followparent_recalc,
  1247. };
  1248. static struct clk mpu_wdt_ick = {
  1249. .name = "mpu_wdt_ick",
  1250. .ops = &clkops_omap2_iclk_dflt_wait,
  1251. .parent = &wu_l4_ick,
  1252. .clkdm_name = "wkup_clkdm",
  1253. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1254. .enable_bit = OMAP24XX_EN_MPU_WDT_SHIFT,
  1255. .recalc = &followparent_recalc,
  1256. };
  1257. static struct clk mpu_wdt_fck = {
  1258. .name = "mpu_wdt_fck",
  1259. .ops = &clkops_omap2_dflt_wait,
  1260. .parent = &func_32k_ck,
  1261. .clkdm_name = "wkup_clkdm",
  1262. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  1263. .enable_bit = OMAP24XX_EN_MPU_WDT_SHIFT,
  1264. .recalc = &followparent_recalc,
  1265. };
  1266. static struct clk sync_32k_ick = {
  1267. .name = "sync_32k_ick",
  1268. .ops = &clkops_omap2_iclk_dflt_wait,
  1269. .flags = ENABLE_ON_INIT,
  1270. .parent = &wu_l4_ick,
  1271. .clkdm_name = "wkup_clkdm",
  1272. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1273. .enable_bit = OMAP24XX_EN_32KSYNC_SHIFT,
  1274. .recalc = &followparent_recalc,
  1275. };
  1276. static struct clk wdt1_ick = {
  1277. .name = "wdt1_ick",
  1278. .ops = &clkops_omap2_iclk_dflt_wait,
  1279. .parent = &wu_l4_ick,
  1280. .clkdm_name = "wkup_clkdm",
  1281. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1282. .enable_bit = OMAP24XX_EN_WDT1_SHIFT,
  1283. .recalc = &followparent_recalc,
  1284. };
  1285. static struct clk omapctrl_ick = {
  1286. .name = "omapctrl_ick",
  1287. .ops = &clkops_omap2_iclk_dflt_wait,
  1288. .flags = ENABLE_ON_INIT,
  1289. .parent = &wu_l4_ick,
  1290. .clkdm_name = "wkup_clkdm",
  1291. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1292. .enable_bit = OMAP24XX_EN_OMAPCTRL_SHIFT,
  1293. .recalc = &followparent_recalc,
  1294. };
  1295. static struct clk icr_ick = {
  1296. .name = "icr_ick",
  1297. .ops = &clkops_omap2_iclk_dflt_wait,
  1298. .parent = &wu_l4_ick,
  1299. .clkdm_name = "wkup_clkdm",
  1300. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1301. .enable_bit = OMAP2430_EN_ICR_SHIFT,
  1302. .recalc = &followparent_recalc,
  1303. };
  1304. static struct clk cam_ick = {
  1305. .name = "cam_ick",
  1306. .ops = &clkops_omap2_iclk_dflt,
  1307. .parent = &l4_ck,
  1308. .clkdm_name = "core_l4_clkdm",
  1309. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1310. .enable_bit = OMAP24XX_EN_CAM_SHIFT,
  1311. .recalc = &followparent_recalc,
  1312. };
  1313. /*
  1314. * cam_fck controls both CAM_MCLK and CAM_FCLK. It should probably be
  1315. * split into two separate clocks, since the parent clocks are different
  1316. * and the clockdomains are also different.
  1317. */
  1318. static struct clk cam_fck = {
  1319. .name = "cam_fck",
  1320. .ops = &clkops_omap2_dflt,
  1321. .parent = &func_96m_ck,
  1322. .clkdm_name = "core_l3_clkdm",
  1323. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1324. .enable_bit = OMAP24XX_EN_CAM_SHIFT,
  1325. .recalc = &followparent_recalc,
  1326. };
  1327. static struct clk mailboxes_ick = {
  1328. .name = "mailboxes_ick",
  1329. .ops = &clkops_omap2_iclk_dflt_wait,
  1330. .parent = &l4_ck,
  1331. .clkdm_name = "core_l4_clkdm",
  1332. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1333. .enable_bit = OMAP24XX_EN_MAILBOXES_SHIFT,
  1334. .recalc = &followparent_recalc,
  1335. };
  1336. static struct clk wdt4_ick = {
  1337. .name = "wdt4_ick",
  1338. .ops = &clkops_omap2_iclk_dflt_wait,
  1339. .parent = &l4_ck,
  1340. .clkdm_name = "core_l4_clkdm",
  1341. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1342. .enable_bit = OMAP24XX_EN_WDT4_SHIFT,
  1343. .recalc = &followparent_recalc,
  1344. };
  1345. static struct clk wdt4_fck = {
  1346. .name = "wdt4_fck",
  1347. .ops = &clkops_omap2_dflt_wait,
  1348. .parent = &func_32k_ck,
  1349. .clkdm_name = "core_l4_clkdm",
  1350. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1351. .enable_bit = OMAP24XX_EN_WDT4_SHIFT,
  1352. .recalc = &followparent_recalc,
  1353. };
  1354. static struct clk mspro_ick = {
  1355. .name = "mspro_ick",
  1356. .ops = &clkops_omap2_iclk_dflt_wait,
  1357. .parent = &l4_ck,
  1358. .clkdm_name = "core_l4_clkdm",
  1359. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1360. .enable_bit = OMAP24XX_EN_MSPRO_SHIFT,
  1361. .recalc = &followparent_recalc,
  1362. };
  1363. static struct clk mspro_fck = {
  1364. .name = "mspro_fck",
  1365. .ops = &clkops_omap2_dflt_wait,
  1366. .parent = &func_96m_ck,
  1367. .clkdm_name = "core_l4_clkdm",
  1368. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1369. .enable_bit = OMAP24XX_EN_MSPRO_SHIFT,
  1370. .recalc = &followparent_recalc,
  1371. };
  1372. static struct clk fac_ick = {
  1373. .name = "fac_ick",
  1374. .ops = &clkops_omap2_iclk_dflt_wait,
  1375. .parent = &l4_ck,
  1376. .clkdm_name = "core_l4_clkdm",
  1377. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1378. .enable_bit = OMAP24XX_EN_FAC_SHIFT,
  1379. .recalc = &followparent_recalc,
  1380. };
  1381. static struct clk fac_fck = {
  1382. .name = "fac_fck",
  1383. .ops = &clkops_omap2_dflt_wait,
  1384. .parent = &func_12m_ck,
  1385. .clkdm_name = "core_l4_clkdm",
  1386. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1387. .enable_bit = OMAP24XX_EN_FAC_SHIFT,
  1388. .recalc = &followparent_recalc,
  1389. };
  1390. static struct clk hdq_ick = {
  1391. .name = "hdq_ick",
  1392. .ops = &clkops_omap2_iclk_dflt_wait,
  1393. .parent = &l4_ck,
  1394. .clkdm_name = "core_l4_clkdm",
  1395. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1396. .enable_bit = OMAP24XX_EN_HDQ_SHIFT,
  1397. .recalc = &followparent_recalc,
  1398. };
  1399. static struct clk hdq_fck = {
  1400. .name = "hdq_fck",
  1401. .ops = &clkops_omap2_dflt_wait,
  1402. .parent = &func_12m_ck,
  1403. .clkdm_name = "core_l4_clkdm",
  1404. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1405. .enable_bit = OMAP24XX_EN_HDQ_SHIFT,
  1406. .recalc = &followparent_recalc,
  1407. };
  1408. /*
  1409. * XXX This is marked as a 2420-only define, but it claims to be present
  1410. * on 2430 also. Double-check.
  1411. */
  1412. static struct clk i2c2_ick = {
  1413. .name = "i2c2_ick",
  1414. .ops = &clkops_omap2_iclk_dflt_wait,
  1415. .parent = &l4_ck,
  1416. .clkdm_name = "core_l4_clkdm",
  1417. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1418. .enable_bit = OMAP2420_EN_I2C2_SHIFT,
  1419. .recalc = &followparent_recalc,
  1420. };
  1421. static struct clk i2chs2_fck = {
  1422. .name = "i2chs2_fck",
  1423. .ops = &clkops_omap2430_i2chs_wait,
  1424. .parent = &func_96m_ck,
  1425. .clkdm_name = "core_l4_clkdm",
  1426. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1427. .enable_bit = OMAP2430_EN_I2CHS2_SHIFT,
  1428. .recalc = &followparent_recalc,
  1429. };
  1430. /*
  1431. * XXX This is marked as a 2420-only define, but it claims to be present
  1432. * on 2430 also. Double-check.
  1433. */
  1434. static struct clk i2c1_ick = {
  1435. .name = "i2c1_ick",
  1436. .ops = &clkops_omap2_iclk_dflt_wait,
  1437. .parent = &l4_ck,
  1438. .clkdm_name = "core_l4_clkdm",
  1439. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1440. .enable_bit = OMAP2420_EN_I2C1_SHIFT,
  1441. .recalc = &followparent_recalc,
  1442. };
  1443. static struct clk i2chs1_fck = {
  1444. .name = "i2chs1_fck",
  1445. .ops = &clkops_omap2430_i2chs_wait,
  1446. .parent = &func_96m_ck,
  1447. .clkdm_name = "core_l4_clkdm",
  1448. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1449. .enable_bit = OMAP2430_EN_I2CHS1_SHIFT,
  1450. .recalc = &followparent_recalc,
  1451. };
  1452. /*
  1453. * The enable_reg/enable_bit in this clock is only used for CM_AUTOIDLE
  1454. * accesses derived from this data.
  1455. */
  1456. static struct clk gpmc_fck = {
  1457. .name = "gpmc_fck",
  1458. .ops = &clkops_omap2_iclk_idle_only,
  1459. .parent = &core_l3_ck,
  1460. .flags = ENABLE_ON_INIT,
  1461. .clkdm_name = "core_l3_clkdm",
  1462. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN3),
  1463. .enable_bit = OMAP24XX_AUTO_GPMC_SHIFT,
  1464. .recalc = &followparent_recalc,
  1465. };
  1466. static struct clk sdma_fck = {
  1467. .name = "sdma_fck",
  1468. .ops = &clkops_null, /* RMK: missing? */
  1469. .parent = &core_l3_ck,
  1470. .clkdm_name = "core_l3_clkdm",
  1471. .recalc = &followparent_recalc,
  1472. };
  1473. /*
  1474. * The enable_reg/enable_bit in this clock is only used for CM_AUTOIDLE
  1475. * accesses derived from this data.
  1476. */
  1477. static struct clk sdma_ick = {
  1478. .name = "sdma_ick",
  1479. .ops = &clkops_omap2_iclk_idle_only,
  1480. .parent = &core_l3_ck,
  1481. .clkdm_name = "core_l3_clkdm",
  1482. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN3),
  1483. .enable_bit = OMAP24XX_AUTO_SDMA_SHIFT,
  1484. .recalc = &followparent_recalc,
  1485. };
  1486. static struct clk sdrc_ick = {
  1487. .name = "sdrc_ick",
  1488. .ops = &clkops_omap2_iclk_idle_only,
  1489. .parent = &core_l3_ck,
  1490. .flags = ENABLE_ON_INIT,
  1491. .clkdm_name = "core_l3_clkdm",
  1492. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN3),
  1493. .enable_bit = OMAP2430_EN_SDRC_SHIFT,
  1494. .recalc = &followparent_recalc,
  1495. };
  1496. static struct clk des_ick = {
  1497. .name = "des_ick",
  1498. .ops = &clkops_omap2_iclk_dflt_wait,
  1499. .parent = &l4_ck,
  1500. .clkdm_name = "core_l4_clkdm",
  1501. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
  1502. .enable_bit = OMAP24XX_EN_DES_SHIFT,
  1503. .recalc = &followparent_recalc,
  1504. };
  1505. static struct clk sha_ick = {
  1506. .name = "sha_ick",
  1507. .ops = &clkops_omap2_iclk_dflt_wait,
  1508. .parent = &l4_ck,
  1509. .clkdm_name = "core_l4_clkdm",
  1510. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
  1511. .enable_bit = OMAP24XX_EN_SHA_SHIFT,
  1512. .recalc = &followparent_recalc,
  1513. };
  1514. static struct clk rng_ick = {
  1515. .name = "rng_ick",
  1516. .ops = &clkops_omap2_iclk_dflt_wait,
  1517. .parent = &l4_ck,
  1518. .clkdm_name = "core_l4_clkdm",
  1519. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
  1520. .enable_bit = OMAP24XX_EN_RNG_SHIFT,
  1521. .recalc = &followparent_recalc,
  1522. };
  1523. static struct clk aes_ick = {
  1524. .name = "aes_ick",
  1525. .ops = &clkops_omap2_iclk_dflt_wait,
  1526. .parent = &l4_ck,
  1527. .clkdm_name = "core_l4_clkdm",
  1528. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
  1529. .enable_bit = OMAP24XX_EN_AES_SHIFT,
  1530. .recalc = &followparent_recalc,
  1531. };
  1532. static struct clk pka_ick = {
  1533. .name = "pka_ick",
  1534. .ops = &clkops_omap2_iclk_dflt_wait,
  1535. .parent = &l4_ck,
  1536. .clkdm_name = "core_l4_clkdm",
  1537. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
  1538. .enable_bit = OMAP24XX_EN_PKA_SHIFT,
  1539. .recalc = &followparent_recalc,
  1540. };
  1541. static struct clk usb_fck = {
  1542. .name = "usb_fck",
  1543. .ops = &clkops_omap2_dflt_wait,
  1544. .parent = &func_48m_ck,
  1545. .clkdm_name = "core_l3_clkdm",
  1546. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1547. .enable_bit = OMAP24XX_EN_USB_SHIFT,
  1548. .recalc = &followparent_recalc,
  1549. };
  1550. static struct clk usbhs_ick = {
  1551. .name = "usbhs_ick",
  1552. .ops = &clkops_omap2_iclk_dflt_wait,
  1553. .parent = &core_l3_ck,
  1554. .clkdm_name = "core_l3_clkdm",
  1555. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1556. .enable_bit = OMAP2430_EN_USBHS_SHIFT,
  1557. .recalc = &followparent_recalc,
  1558. };
  1559. static struct clk mmchs1_ick = {
  1560. .name = "mmchs1_ick",
  1561. .ops = &clkops_omap2_iclk_dflt_wait,
  1562. .parent = &l4_ck,
  1563. .clkdm_name = "core_l4_clkdm",
  1564. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1565. .enable_bit = OMAP2430_EN_MMCHS1_SHIFT,
  1566. .recalc = &followparent_recalc,
  1567. };
  1568. static struct clk mmchs1_fck = {
  1569. .name = "mmchs1_fck",
  1570. .ops = &clkops_omap2_dflt_wait,
  1571. .parent = &func_96m_ck,
  1572. .clkdm_name = "core_l4_clkdm",
  1573. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1574. .enable_bit = OMAP2430_EN_MMCHS1_SHIFT,
  1575. .recalc = &followparent_recalc,
  1576. };
  1577. static struct clk mmchs2_ick = {
  1578. .name = "mmchs2_ick",
  1579. .ops = &clkops_omap2_iclk_dflt_wait,
  1580. .parent = &l4_ck,
  1581. .clkdm_name = "core_l4_clkdm",
  1582. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1583. .enable_bit = OMAP2430_EN_MMCHS2_SHIFT,
  1584. .recalc = &followparent_recalc,
  1585. };
  1586. static struct clk mmchs2_fck = {
  1587. .name = "mmchs2_fck",
  1588. .ops = &clkops_omap2_dflt_wait,
  1589. .parent = &func_96m_ck,
  1590. .clkdm_name = "core_l4_clkdm",
  1591. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1592. .enable_bit = OMAP2430_EN_MMCHS2_SHIFT,
  1593. .recalc = &followparent_recalc,
  1594. };
  1595. static struct clk gpio5_ick = {
  1596. .name = "gpio5_ick",
  1597. .ops = &clkops_omap2_iclk_dflt_wait,
  1598. .parent = &l4_ck,
  1599. .clkdm_name = "core_l4_clkdm",
  1600. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1601. .enable_bit = OMAP2430_EN_GPIO5_SHIFT,
  1602. .recalc = &followparent_recalc,
  1603. };
  1604. static struct clk gpio5_fck = {
  1605. .name = "gpio5_fck",
  1606. .ops = &clkops_omap2_dflt_wait,
  1607. .parent = &func_32k_ck,
  1608. .clkdm_name = "core_l4_clkdm",
  1609. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1610. .enable_bit = OMAP2430_EN_GPIO5_SHIFT,
  1611. .recalc = &followparent_recalc,
  1612. };
  1613. static struct clk mdm_intc_ick = {
  1614. .name = "mdm_intc_ick",
  1615. .ops = &clkops_omap2_iclk_dflt_wait,
  1616. .parent = &l4_ck,
  1617. .clkdm_name = "core_l4_clkdm",
  1618. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1619. .enable_bit = OMAP2430_EN_MDM_INTC_SHIFT,
  1620. .recalc = &followparent_recalc,
  1621. };
  1622. static struct clk mmchsdb1_fck = {
  1623. .name = "mmchsdb1_fck",
  1624. .ops = &clkops_omap2_dflt_wait,
  1625. .parent = &func_32k_ck,
  1626. .clkdm_name = "core_l4_clkdm",
  1627. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1628. .enable_bit = OMAP2430_EN_MMCHSDB1_SHIFT,
  1629. .recalc = &followparent_recalc,
  1630. };
  1631. static struct clk mmchsdb2_fck = {
  1632. .name = "mmchsdb2_fck",
  1633. .ops = &clkops_omap2_dflt_wait,
  1634. .parent = &func_32k_ck,
  1635. .clkdm_name = "core_l4_clkdm",
  1636. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1637. .enable_bit = OMAP2430_EN_MMCHSDB2_SHIFT,
  1638. .recalc = &followparent_recalc,
  1639. };
  1640. /*
  1641. * This clock is a composite clock which does entire set changes then
  1642. * forces a rebalance. It keys on the MPU speed, but it really could
  1643. * be any key speed part of a set in the rate table.
  1644. *
  1645. * to really change a set, you need memory table sets which get changed
  1646. * in sram, pre-notifiers & post notifiers, changing the top set, without
  1647. * having low level display recalc's won't work... this is why dpm notifiers
  1648. * work, isr's off, walk a list of clocks already _off_ and not messing with
  1649. * the bus.
  1650. *
  1651. * This clock should have no parent. It embodies the entire upper level
  1652. * active set. A parent will mess up some of the init also.
  1653. */
  1654. static struct clk virt_prcm_set = {
  1655. .name = "virt_prcm_set",
  1656. .ops = &clkops_null,
  1657. .parent = &mpu_ck, /* Indexed by mpu speed, no parent */
  1658. .recalc = &omap2_table_mpu_recalc, /* sets are keyed on mpu rate */
  1659. .set_rate = &omap2_select_table_rate,
  1660. .round_rate = &omap2_round_to_table_rate,
  1661. };
  1662. /*
  1663. * clkdev integration
  1664. */
  1665. static struct omap_clk omap2430_clks[] = {
  1666. /* external root sources */
  1667. CLK(NULL, "func_32k_ck", &func_32k_ck, CK_243X),
  1668. CLK(NULL, "secure_32k_ck", &secure_32k_ck, CK_243X),
  1669. CLK(NULL, "osc_ck", &osc_ck, CK_243X),
  1670. CLK(NULL, "sys_ck", &sys_ck, CK_243X),
  1671. CLK(NULL, "alt_ck", &alt_ck, CK_243X),
  1672. CLK("omap-mcbsp.1", "pad_fck", &mcbsp_clks, CK_243X),
  1673. CLK("omap-mcbsp.2", "pad_fck", &mcbsp_clks, CK_243X),
  1674. CLK("omap-mcbsp.3", "pad_fck", &mcbsp_clks, CK_243X),
  1675. CLK("omap-mcbsp.4", "pad_fck", &mcbsp_clks, CK_243X),
  1676. CLK("omap-mcbsp.5", "pad_fck", &mcbsp_clks, CK_243X),
  1677. CLK(NULL, "mcbsp_clks", &mcbsp_clks, CK_243X),
  1678. /* internal analog sources */
  1679. CLK(NULL, "dpll_ck", &dpll_ck, CK_243X),
  1680. CLK(NULL, "apll96_ck", &apll96_ck, CK_243X),
  1681. CLK(NULL, "apll54_ck", &apll54_ck, CK_243X),
  1682. /* internal prcm root sources */
  1683. CLK(NULL, "func_54m_ck", &func_54m_ck, CK_243X),
  1684. CLK(NULL, "core_ck", &core_ck, CK_243X),
  1685. CLK("omap-mcbsp.1", "prcm_fck", &func_96m_ck, CK_243X),
  1686. CLK("omap-mcbsp.2", "prcm_fck", &func_96m_ck, CK_243X),
  1687. CLK("omap-mcbsp.3", "prcm_fck", &func_96m_ck, CK_243X),
  1688. CLK("omap-mcbsp.4", "prcm_fck", &func_96m_ck, CK_243X),
  1689. CLK("omap-mcbsp.5", "prcm_fck", &func_96m_ck, CK_243X),
  1690. CLK(NULL, "func_96m_ck", &func_96m_ck, CK_243X),
  1691. CLK(NULL, "func_48m_ck", &func_48m_ck, CK_243X),
  1692. CLK(NULL, "func_12m_ck", &func_12m_ck, CK_243X),
  1693. CLK(NULL, "ck_wdt1_osc", &wdt1_osc_ck, CK_243X),
  1694. CLK(NULL, "sys_clkout_src", &sys_clkout_src, CK_243X),
  1695. CLK(NULL, "sys_clkout", &sys_clkout, CK_243X),
  1696. CLK(NULL, "emul_ck", &emul_ck, CK_243X),
  1697. /* mpu domain clocks */
  1698. CLK(NULL, "mpu_ck", &mpu_ck, CK_243X),
  1699. /* dsp domain clocks */
  1700. CLK(NULL, "dsp_fck", &dsp_fck, CK_243X),
  1701. CLK(NULL, "iva2_1_ick", &iva2_1_ick, CK_243X),
  1702. /* GFX domain clocks */
  1703. CLK(NULL, "gfx_3d_fck", &gfx_3d_fck, CK_243X),
  1704. CLK(NULL, "gfx_2d_fck", &gfx_2d_fck, CK_243X),
  1705. CLK(NULL, "gfx_ick", &gfx_ick, CK_243X),
  1706. /* Modem domain clocks */
  1707. CLK(NULL, "mdm_ick", &mdm_ick, CK_243X),
  1708. CLK(NULL, "mdm_osc_ck", &mdm_osc_ck, CK_243X),
  1709. /* DSS domain clocks */
  1710. CLK("omapdss_dss", "ick", &dss_ick, CK_243X),
  1711. CLK(NULL, "dss1_fck", &dss1_fck, CK_243X),
  1712. CLK(NULL, "dss2_fck", &dss2_fck, CK_243X),
  1713. CLK(NULL, "dss_54m_fck", &dss_54m_fck, CK_243X),
  1714. /* L3 domain clocks */
  1715. CLK(NULL, "core_l3_ck", &core_l3_ck, CK_243X),
  1716. CLK(NULL, "ssi_fck", &ssi_ssr_sst_fck, CK_243X),
  1717. CLK(NULL, "usb_l4_ick", &usb_l4_ick, CK_243X),
  1718. /* L4 domain clocks */
  1719. CLK(NULL, "l4_ck", &l4_ck, CK_243X),
  1720. CLK(NULL, "ssi_l4_ick", &ssi_l4_ick, CK_243X),
  1721. CLK(NULL, "wu_l4_ick", &wu_l4_ick, CK_243X),
  1722. /* virtual meta-group clock */
  1723. CLK(NULL, "virt_prcm_set", &virt_prcm_set, CK_243X),
  1724. /* general l4 interface ck, multi-parent functional clk */
  1725. CLK(NULL, "gpt1_ick", &gpt1_ick, CK_243X),
  1726. CLK(NULL, "gpt1_fck", &gpt1_fck, CK_243X),
  1727. CLK(NULL, "gpt2_ick", &gpt2_ick, CK_243X),
  1728. CLK(NULL, "gpt2_fck", &gpt2_fck, CK_243X),
  1729. CLK(NULL, "gpt3_ick", &gpt3_ick, CK_243X),
  1730. CLK(NULL, "gpt3_fck", &gpt3_fck, CK_243X),
  1731. CLK(NULL, "gpt4_ick", &gpt4_ick, CK_243X),
  1732. CLK(NULL, "gpt4_fck", &gpt4_fck, CK_243X),
  1733. CLK(NULL, "gpt5_ick", &gpt5_ick, CK_243X),
  1734. CLK(NULL, "gpt5_fck", &gpt5_fck, CK_243X),
  1735. CLK(NULL, "gpt6_ick", &gpt6_ick, CK_243X),
  1736. CLK(NULL, "gpt6_fck", &gpt6_fck, CK_243X),
  1737. CLK(NULL, "gpt7_ick", &gpt7_ick, CK_243X),
  1738. CLK(NULL, "gpt7_fck", &gpt7_fck, CK_243X),
  1739. CLK(NULL, "gpt8_ick", &gpt8_ick, CK_243X),
  1740. CLK(NULL, "gpt8_fck", &gpt8_fck, CK_243X),
  1741. CLK(NULL, "gpt9_ick", &gpt9_ick, CK_243X),
  1742. CLK(NULL, "gpt9_fck", &gpt9_fck, CK_243X),
  1743. CLK(NULL, "gpt10_ick", &gpt10_ick, CK_243X),
  1744. CLK(NULL, "gpt10_fck", &gpt10_fck, CK_243X),
  1745. CLK(NULL, "gpt11_ick", &gpt11_ick, CK_243X),
  1746. CLK(NULL, "gpt11_fck", &gpt11_fck, CK_243X),
  1747. CLK(NULL, "gpt12_ick", &gpt12_ick, CK_243X),
  1748. CLK(NULL, "gpt12_fck", &gpt12_fck, CK_243X),
  1749. CLK("omap-mcbsp.1", "ick", &mcbsp1_ick, CK_243X),
  1750. CLK(NULL, "mcbsp1_fck", &mcbsp1_fck, CK_243X),
  1751. CLK("omap-mcbsp.2", "ick", &mcbsp2_ick, CK_243X),
  1752. CLK(NULL, "mcbsp2_fck", &mcbsp2_fck, CK_243X),
  1753. CLK("omap-mcbsp.3", "ick", &mcbsp3_ick, CK_243X),
  1754. CLK(NULL, "mcbsp3_fck", &mcbsp3_fck, CK_243X),
  1755. CLK("omap-mcbsp.4", "ick", &mcbsp4_ick, CK_243X),
  1756. CLK(NULL, "mcbsp4_fck", &mcbsp4_fck, CK_243X),
  1757. CLK("omap-mcbsp.5", "ick", &mcbsp5_ick, CK_243X),
  1758. CLK(NULL, "mcbsp5_fck", &mcbsp5_fck, CK_243X),
  1759. CLK("omap2_mcspi.1", "ick", &mcspi1_ick, CK_243X),
  1760. CLK(NULL, "mcspi1_fck", &mcspi1_fck, CK_243X),
  1761. CLK("omap2_mcspi.2", "ick", &mcspi2_ick, CK_243X),
  1762. CLK(NULL, "mcspi2_fck", &mcspi2_fck, CK_243X),
  1763. CLK("omap2_mcspi.3", "ick", &mcspi3_ick, CK_243X),
  1764. CLK(NULL, "mcspi3_fck", &mcspi3_fck, CK_243X),
  1765. CLK(NULL, "uart1_ick", &uart1_ick, CK_243X),
  1766. CLK(NULL, "uart1_fck", &uart1_fck, CK_243X),
  1767. CLK(NULL, "uart2_ick", &uart2_ick, CK_243X),
  1768. CLK(NULL, "uart2_fck", &uart2_fck, CK_243X),
  1769. CLK(NULL, "uart3_ick", &uart3_ick, CK_243X),
  1770. CLK(NULL, "uart3_fck", &uart3_fck, CK_243X),
  1771. CLK(NULL, "gpios_ick", &gpios_ick, CK_243X),
  1772. CLK(NULL, "gpios_fck", &gpios_fck, CK_243X),
  1773. CLK("omap_wdt", "ick", &mpu_wdt_ick, CK_243X),
  1774. CLK(NULL, "mpu_wdt_fck", &mpu_wdt_fck, CK_243X),
  1775. CLK(NULL, "sync_32k_ick", &sync_32k_ick, CK_243X),
  1776. CLK(NULL, "wdt1_ick", &wdt1_ick, CK_243X),
  1777. CLK(NULL, "omapctrl_ick", &omapctrl_ick, CK_243X),
  1778. CLK(NULL, "icr_ick", &icr_ick, CK_243X),
  1779. CLK("omap24xxcam", "fck", &cam_fck, CK_243X),
  1780. CLK("omap24xxcam", "ick", &cam_ick, CK_243X),
  1781. CLK(NULL, "mailboxes_ick", &mailboxes_ick, CK_243X),
  1782. CLK(NULL, "wdt4_ick", &wdt4_ick, CK_243X),
  1783. CLK(NULL, "wdt4_fck", &wdt4_fck, CK_243X),
  1784. CLK(NULL, "mspro_ick", &mspro_ick, CK_243X),
  1785. CLK(NULL, "mspro_fck", &mspro_fck, CK_243X),
  1786. CLK(NULL, "fac_ick", &fac_ick, CK_243X),
  1787. CLK(NULL, "fac_fck", &fac_fck, CK_243X),
  1788. CLK("omap_hdq.0", "ick", &hdq_ick, CK_243X),
  1789. CLK("omap_hdq.1", "fck", &hdq_fck, CK_243X),
  1790. CLK("omap_i2c.1", "ick", &i2c1_ick, CK_243X),
  1791. CLK(NULL, "i2chs1_fck", &i2chs1_fck, CK_243X),
  1792. CLK("omap_i2c.2", "ick", &i2c2_ick, CK_243X),
  1793. CLK(NULL, "i2chs2_fck", &i2chs2_fck, CK_243X),
  1794. CLK(NULL, "gpmc_fck", &gpmc_fck, CK_243X),
  1795. CLK(NULL, "sdma_fck", &sdma_fck, CK_243X),
  1796. CLK(NULL, "sdma_ick", &sdma_ick, CK_243X),
  1797. CLK(NULL, "sdrc_ick", &sdrc_ick, CK_243X),
  1798. CLK(NULL, "des_ick", &des_ick, CK_243X),
  1799. CLK("omap-sham", "ick", &sha_ick, CK_243X),
  1800. CLK("omap_rng", "ick", &rng_ick, CK_243X),
  1801. CLK("omap-aes", "ick", &aes_ick, CK_243X),
  1802. CLK(NULL, "pka_ick", &pka_ick, CK_243X),
  1803. CLK(NULL, "usb_fck", &usb_fck, CK_243X),
  1804. CLK("musb-omap2430", "ick", &usbhs_ick, CK_243X),
  1805. CLK("omap_hsmmc.0", "ick", &mmchs1_ick, CK_243X),
  1806. CLK(NULL, "mmchs1_fck", &mmchs1_fck, CK_243X),
  1807. CLK("omap_hsmmc.1", "ick", &mmchs2_ick, CK_243X),
  1808. CLK(NULL, "mmchs2_fck", &mmchs2_fck, CK_243X),
  1809. CLK(NULL, "gpio5_ick", &gpio5_ick, CK_243X),
  1810. CLK(NULL, "gpio5_fck", &gpio5_fck, CK_243X),
  1811. CLK(NULL, "mdm_intc_ick", &mdm_intc_ick, CK_243X),
  1812. CLK("omap_hsmmc.0", "mmchsdb_fck", &mmchsdb1_fck, CK_243X),
  1813. CLK("omap_hsmmc.1", "mmchsdb_fck", &mmchsdb2_fck, CK_243X),
  1814. };
  1815. /*
  1816. * init code
  1817. */
  1818. int __init omap2430_clk_init(void)
  1819. {
  1820. const struct prcm_config *prcm;
  1821. struct omap_clk *c;
  1822. u32 clkrate;
  1823. prcm_clksrc_ctrl = OMAP2430_PRCM_CLKSRC_CTRL;
  1824. cm_idlest_pll = OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST);
  1825. cpu_mask = RATE_IN_243X;
  1826. rate_table = omap2430_rate_table;
  1827. clk_init(&omap2_clk_functions);
  1828. for (c = omap2430_clks; c < omap2430_clks + ARRAY_SIZE(omap2430_clks);
  1829. c++)
  1830. clk_preinit(c->lk.clk);
  1831. osc_ck.rate = omap2_osc_clk_recalc(&osc_ck);
  1832. propagate_rate(&osc_ck);
  1833. sys_ck.rate = omap2xxx_sys_clk_recalc(&sys_ck);
  1834. propagate_rate(&sys_ck);
  1835. for (c = omap2430_clks; c < omap2430_clks + ARRAY_SIZE(omap2430_clks);
  1836. c++) {
  1837. clkdev_add(&c->lk);
  1838. clk_register(c->lk.clk);
  1839. omap2_init_clk_clkdm(c->lk.clk);
  1840. }
  1841. /* Disable autoidle on all clocks; let the PM code enable it later */
  1842. omap_clk_disable_autoidle_all();
  1843. /* Check the MPU rate set by bootloader */
  1844. clkrate = omap2xxx_clk_get_core_rate(&dpll_ck);
  1845. for (prcm = rate_table; prcm->mpu_speed; prcm++) {
  1846. if (!(prcm->flags & cpu_mask))
  1847. continue;
  1848. if (prcm->xtal_speed != sys_ck.rate)
  1849. continue;
  1850. if (prcm->dpll_speed <= clkrate)
  1851. break;
  1852. }
  1853. curr_prcm_set = prcm;
  1854. recalculate_root_clocks();
  1855. pr_info("Clocking rate (Crystal/DPLL/MPU): %ld.%01ld/%ld/%ld MHz\n",
  1856. (sys_ck.rate / 1000000), (sys_ck.rate / 100000) % 10,
  1857. (dpll_ck.rate / 1000000), (mpu_ck.rate / 1000000)) ;
  1858. /*
  1859. * Only enable those clocks we will need, let the drivers
  1860. * enable other clocks as necessary
  1861. */
  1862. clk_enable_init_clocks();
  1863. /* Avoid sleeping sleeping during omap2_clk_prepare_for_reboot() */
  1864. vclk = clk_get(NULL, "virt_prcm_set");
  1865. sclk = clk_get(NULL, "sys_ck");
  1866. dclk = clk_get(NULL, "dpll_ck");
  1867. return 0;
  1868. }