PageRenderTime 60ms CodeModel.GetById 17ms RepoModel.GetById 0ms app.codeStats 0ms

/arch/arm/mach-omap2/omap_hwmod_44xx_data.c

https://github.com/AICP/kernel_asus_grouper
C | 5492 lines | 4307 code | 634 blank | 551 comment | 0 complexity | e3cc244e5e46d0de59166b8f7ca5e8ac MD5 | raw file
Possible License(s): GPL-2.0
  1. /*
  2. * Hardware modules present on the OMAP44xx chips
  3. *
  4. * Copyright (C) 2009-2011 Texas Instruments, Inc.
  5. * Copyright (C) 2009-2010 Nokia Corporation
  6. *
  7. * Paul Walmsley
  8. * Benoit Cousson
  9. *
  10. * This file is automatically generated from the OMAP hardware databases.
  11. * We respectfully ask that any modifications to this file be coordinated
  12. * with the public linux-omap@vger.kernel.org mailing list and the
  13. * authors above to ensure that the autogeneration scripts are kept
  14. * up-to-date with the file contents.
  15. *
  16. * This program is free software; you can redistribute it and/or modify
  17. * it under the terms of the GNU General Public License version 2 as
  18. * published by the Free Software Foundation.
  19. */
  20. #include <linux/io.h>
  21. #include <plat/omap_hwmod.h>
  22. #include <plat/cpu.h>
  23. #include <plat/i2c.h>
  24. #include <plat/gpio.h>
  25. #include <plat/dma.h>
  26. #include <plat/mcspi.h>
  27. #include <plat/mcbsp.h>
  28. #include <plat/mmc.h>
  29. #include <plat/i2c.h>
  30. #include "omap_hwmod_common_data.h"
  31. #include "cm1_44xx.h"
  32. #include "cm2_44xx.h"
  33. #include "prm44xx.h"
  34. #include "prm-regbits-44xx.h"
  35. #include "wd_timer.h"
  36. /* Base offset for all OMAP4 interrupts external to MPUSS */
  37. #define OMAP44XX_IRQ_GIC_START 32
  38. /* Base offset for all OMAP4 dma requests */
  39. #define OMAP44XX_DMA_REQ_START 1
  40. /* Backward references (IPs with Bus Master capability) */
  41. static struct omap_hwmod omap44xx_aess_hwmod;
  42. static struct omap_hwmod omap44xx_dma_system_hwmod;
  43. static struct omap_hwmod omap44xx_dmm_hwmod;
  44. static struct omap_hwmod omap44xx_dsp_hwmod;
  45. static struct omap_hwmod omap44xx_dss_hwmod;
  46. static struct omap_hwmod omap44xx_emif_fw_hwmod;
  47. static struct omap_hwmod omap44xx_hsi_hwmod;
  48. static struct omap_hwmod omap44xx_ipu_hwmod;
  49. static struct omap_hwmod omap44xx_iss_hwmod;
  50. static struct omap_hwmod omap44xx_iva_hwmod;
  51. static struct omap_hwmod omap44xx_l3_instr_hwmod;
  52. static struct omap_hwmod omap44xx_l3_main_1_hwmod;
  53. static struct omap_hwmod omap44xx_l3_main_2_hwmod;
  54. static struct omap_hwmod omap44xx_l3_main_3_hwmod;
  55. static struct omap_hwmod omap44xx_l4_abe_hwmod;
  56. static struct omap_hwmod omap44xx_l4_cfg_hwmod;
  57. static struct omap_hwmod omap44xx_l4_per_hwmod;
  58. static struct omap_hwmod omap44xx_l4_wkup_hwmod;
  59. static struct omap_hwmod omap44xx_mmc1_hwmod;
  60. static struct omap_hwmod omap44xx_mmc2_hwmod;
  61. static struct omap_hwmod omap44xx_mpu_hwmod;
  62. static struct omap_hwmod omap44xx_mpu_private_hwmod;
  63. static struct omap_hwmod omap44xx_usb_otg_hs_hwmod;
  64. /*
  65. * Interconnects omap_hwmod structures
  66. * hwmods that compose the global OMAP interconnect
  67. */
  68. /*
  69. * 'dmm' class
  70. * instance(s): dmm
  71. */
  72. static struct omap_hwmod_class omap44xx_dmm_hwmod_class = {
  73. .name = "dmm",
  74. };
  75. /* dmm */
  76. static struct omap_hwmod_irq_info omap44xx_dmm_irqs[] = {
  77. { .irq = 113 + OMAP44XX_IRQ_GIC_START },
  78. { .irq = -1 }
  79. };
  80. /* l3_main_1 -> dmm */
  81. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__dmm = {
  82. .master = &omap44xx_l3_main_1_hwmod,
  83. .slave = &omap44xx_dmm_hwmod,
  84. .clk = "l3_div_ck",
  85. .user = OCP_USER_SDMA,
  86. };
  87. static struct omap_hwmod_addr_space omap44xx_dmm_addrs[] = {
  88. {
  89. .pa_start = 0x4e000000,
  90. .pa_end = 0x4e0007ff,
  91. .flags = ADDR_TYPE_RT
  92. },
  93. { }
  94. };
  95. /* mpu -> dmm */
  96. static struct omap_hwmod_ocp_if omap44xx_mpu__dmm = {
  97. .master = &omap44xx_mpu_hwmod,
  98. .slave = &omap44xx_dmm_hwmod,
  99. .clk = "l3_div_ck",
  100. .addr = omap44xx_dmm_addrs,
  101. .user = OCP_USER_MPU,
  102. };
  103. /* dmm slave ports */
  104. static struct omap_hwmod_ocp_if *omap44xx_dmm_slaves[] = {
  105. &omap44xx_l3_main_1__dmm,
  106. &omap44xx_mpu__dmm,
  107. };
  108. static struct omap_hwmod omap44xx_dmm_hwmod = {
  109. .name = "dmm",
  110. .class = &omap44xx_dmm_hwmod_class,
  111. .clkdm_name = "l3_emif_clkdm",
  112. .prcm = {
  113. .omap4 = {
  114. .clkctrl_offs = OMAP4_CM_MEMIF_DMM_CLKCTRL_OFFSET,
  115. .context_offs = OMAP4_RM_MEMIF_DMM_CONTEXT_OFFSET,
  116. },
  117. },
  118. .slaves = omap44xx_dmm_slaves,
  119. .slaves_cnt = ARRAY_SIZE(omap44xx_dmm_slaves),
  120. .mpu_irqs = omap44xx_dmm_irqs,
  121. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  122. };
  123. /*
  124. * 'emif_fw' class
  125. * instance(s): emif_fw
  126. */
  127. static struct omap_hwmod_class omap44xx_emif_fw_hwmod_class = {
  128. .name = "emif_fw",
  129. };
  130. /* emif_fw */
  131. /* dmm -> emif_fw */
  132. static struct omap_hwmod_ocp_if omap44xx_dmm__emif_fw = {
  133. .master = &omap44xx_dmm_hwmod,
  134. .slave = &omap44xx_emif_fw_hwmod,
  135. .clk = "l3_div_ck",
  136. .user = OCP_USER_MPU | OCP_USER_SDMA,
  137. };
  138. static struct omap_hwmod_addr_space omap44xx_emif_fw_addrs[] = {
  139. {
  140. .pa_start = 0x4a20c000,
  141. .pa_end = 0x4a20c0ff,
  142. .flags = ADDR_TYPE_RT
  143. },
  144. { }
  145. };
  146. /* l4_cfg -> emif_fw */
  147. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__emif_fw = {
  148. .master = &omap44xx_l4_cfg_hwmod,
  149. .slave = &omap44xx_emif_fw_hwmod,
  150. .clk = "l4_div_ck",
  151. .addr = omap44xx_emif_fw_addrs,
  152. .user = OCP_USER_MPU,
  153. };
  154. /* emif_fw slave ports */
  155. static struct omap_hwmod_ocp_if *omap44xx_emif_fw_slaves[] = {
  156. &omap44xx_dmm__emif_fw,
  157. &omap44xx_l4_cfg__emif_fw,
  158. };
  159. static struct omap_hwmod omap44xx_emif_fw_hwmod = {
  160. .name = "emif_fw",
  161. .class = &omap44xx_emif_fw_hwmod_class,
  162. .clkdm_name = "l3_emif_clkdm",
  163. .prcm = {
  164. .omap4 = {
  165. .clkctrl_offs = OMAP4_CM_MEMIF_EMIF_FW_CLKCTRL_OFFSET,
  166. .context_offs = OMAP4_RM_MEMIF_EMIF_FW_CONTEXT_OFFSET,
  167. },
  168. },
  169. .slaves = omap44xx_emif_fw_slaves,
  170. .slaves_cnt = ARRAY_SIZE(omap44xx_emif_fw_slaves),
  171. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  172. };
  173. /*
  174. * 'l3' class
  175. * instance(s): l3_instr, l3_main_1, l3_main_2, l3_main_3
  176. */
  177. static struct omap_hwmod_class omap44xx_l3_hwmod_class = {
  178. .name = "l3",
  179. };
  180. /* l3_instr */
  181. /* iva -> l3_instr */
  182. static struct omap_hwmod_ocp_if omap44xx_iva__l3_instr = {
  183. .master = &omap44xx_iva_hwmod,
  184. .slave = &omap44xx_l3_instr_hwmod,
  185. .clk = "l3_div_ck",
  186. .user = OCP_USER_MPU | OCP_USER_SDMA,
  187. };
  188. /* l3_main_3 -> l3_instr */
  189. static struct omap_hwmod_ocp_if omap44xx_l3_main_3__l3_instr = {
  190. .master = &omap44xx_l3_main_3_hwmod,
  191. .slave = &omap44xx_l3_instr_hwmod,
  192. .clk = "l3_div_ck",
  193. .user = OCP_USER_MPU | OCP_USER_SDMA,
  194. };
  195. /* l3_instr slave ports */
  196. static struct omap_hwmod_ocp_if *omap44xx_l3_instr_slaves[] = {
  197. &omap44xx_iva__l3_instr,
  198. &omap44xx_l3_main_3__l3_instr,
  199. };
  200. static struct omap_hwmod omap44xx_l3_instr_hwmod = {
  201. .name = "l3_instr",
  202. .class = &omap44xx_l3_hwmod_class,
  203. .clkdm_name = "l3_instr_clkdm",
  204. .prcm = {
  205. .omap4 = {
  206. .clkctrl_offs = OMAP4_CM_L3INSTR_L3_INSTR_CLKCTRL_OFFSET,
  207. .context_offs = OMAP4_RM_L3INSTR_L3_INSTR_CONTEXT_OFFSET,
  208. .modulemode = MODULEMODE_HWCTRL,
  209. },
  210. },
  211. .slaves = omap44xx_l3_instr_slaves,
  212. .slaves_cnt = ARRAY_SIZE(omap44xx_l3_instr_slaves),
  213. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  214. };
  215. /* l3_main_1 */
  216. static struct omap_hwmod_irq_info omap44xx_l3_main_1_irqs[] = {
  217. { .name = "dbg_err", .irq = 9 + OMAP44XX_IRQ_GIC_START },
  218. { .name = "app_err", .irq = 10 + OMAP44XX_IRQ_GIC_START },
  219. { .irq = -1 }
  220. };
  221. /* dsp -> l3_main_1 */
  222. static struct omap_hwmod_ocp_if omap44xx_dsp__l3_main_1 = {
  223. .master = &omap44xx_dsp_hwmod,
  224. .slave = &omap44xx_l3_main_1_hwmod,
  225. .clk = "l3_div_ck",
  226. .user = OCP_USER_MPU | OCP_USER_SDMA,
  227. };
  228. /* dss -> l3_main_1 */
  229. static struct omap_hwmod_ocp_if omap44xx_dss__l3_main_1 = {
  230. .master = &omap44xx_dss_hwmod,
  231. .slave = &omap44xx_l3_main_1_hwmod,
  232. .clk = "l3_div_ck",
  233. .user = OCP_USER_MPU | OCP_USER_SDMA,
  234. };
  235. /* l3_main_2 -> l3_main_1 */
  236. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l3_main_1 = {
  237. .master = &omap44xx_l3_main_2_hwmod,
  238. .slave = &omap44xx_l3_main_1_hwmod,
  239. .clk = "l3_div_ck",
  240. .user = OCP_USER_MPU | OCP_USER_SDMA,
  241. };
  242. /* l4_cfg -> l3_main_1 */
  243. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_1 = {
  244. .master = &omap44xx_l4_cfg_hwmod,
  245. .slave = &omap44xx_l3_main_1_hwmod,
  246. .clk = "l4_div_ck",
  247. .user = OCP_USER_MPU | OCP_USER_SDMA,
  248. };
  249. /* mmc1 -> l3_main_1 */
  250. static struct omap_hwmod_ocp_if omap44xx_mmc1__l3_main_1 = {
  251. .master = &omap44xx_mmc1_hwmod,
  252. .slave = &omap44xx_l3_main_1_hwmod,
  253. .clk = "l3_div_ck",
  254. .user = OCP_USER_MPU | OCP_USER_SDMA,
  255. };
  256. /* mmc2 -> l3_main_1 */
  257. static struct omap_hwmod_ocp_if omap44xx_mmc2__l3_main_1 = {
  258. .master = &omap44xx_mmc2_hwmod,
  259. .slave = &omap44xx_l3_main_1_hwmod,
  260. .clk = "l3_div_ck",
  261. .user = OCP_USER_MPU | OCP_USER_SDMA,
  262. };
  263. static struct omap_hwmod_addr_space omap44xx_l3_main_1_addrs[] = {
  264. {
  265. .pa_start = 0x44000000,
  266. .pa_end = 0x44000fff,
  267. .flags = ADDR_TYPE_RT
  268. },
  269. { }
  270. };
  271. /* mpu -> l3_main_1 */
  272. static struct omap_hwmod_ocp_if omap44xx_mpu__l3_main_1 = {
  273. .master = &omap44xx_mpu_hwmod,
  274. .slave = &omap44xx_l3_main_1_hwmod,
  275. .clk = "l3_div_ck",
  276. .addr = omap44xx_l3_main_1_addrs,
  277. .user = OCP_USER_MPU,
  278. };
  279. /* l3_main_1 slave ports */
  280. static struct omap_hwmod_ocp_if *omap44xx_l3_main_1_slaves[] = {
  281. &omap44xx_dsp__l3_main_1,
  282. &omap44xx_dss__l3_main_1,
  283. &omap44xx_l3_main_2__l3_main_1,
  284. &omap44xx_l4_cfg__l3_main_1,
  285. &omap44xx_mmc1__l3_main_1,
  286. &omap44xx_mmc2__l3_main_1,
  287. &omap44xx_mpu__l3_main_1,
  288. };
  289. static struct omap_hwmod omap44xx_l3_main_1_hwmod = {
  290. .name = "l3_main_1",
  291. .class = &omap44xx_l3_hwmod_class,
  292. .clkdm_name = "l3_1_clkdm",
  293. .mpu_irqs = omap44xx_l3_main_1_irqs,
  294. .prcm = {
  295. .omap4 = {
  296. .clkctrl_offs = OMAP4_CM_L3_1_L3_1_CLKCTRL_OFFSET,
  297. .context_offs = OMAP4_RM_L3_1_L3_1_CONTEXT_OFFSET,
  298. },
  299. },
  300. .slaves = omap44xx_l3_main_1_slaves,
  301. .slaves_cnt = ARRAY_SIZE(omap44xx_l3_main_1_slaves),
  302. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  303. };
  304. /* l3_main_2 */
  305. /* dma_system -> l3_main_2 */
  306. static struct omap_hwmod_ocp_if omap44xx_dma_system__l3_main_2 = {
  307. .master = &omap44xx_dma_system_hwmod,
  308. .slave = &omap44xx_l3_main_2_hwmod,
  309. .clk = "l3_div_ck",
  310. .user = OCP_USER_MPU | OCP_USER_SDMA,
  311. };
  312. /* hsi -> l3_main_2 */
  313. static struct omap_hwmod_ocp_if omap44xx_hsi__l3_main_2 = {
  314. .master = &omap44xx_hsi_hwmod,
  315. .slave = &omap44xx_l3_main_2_hwmod,
  316. .clk = "l3_div_ck",
  317. .user = OCP_USER_MPU | OCP_USER_SDMA,
  318. };
  319. /* ipu -> l3_main_2 */
  320. static struct omap_hwmod_ocp_if omap44xx_ipu__l3_main_2 = {
  321. .master = &omap44xx_ipu_hwmod,
  322. .slave = &omap44xx_l3_main_2_hwmod,
  323. .clk = "l3_div_ck",
  324. .user = OCP_USER_MPU | OCP_USER_SDMA,
  325. };
  326. /* iss -> l3_main_2 */
  327. static struct omap_hwmod_ocp_if omap44xx_iss__l3_main_2 = {
  328. .master = &omap44xx_iss_hwmod,
  329. .slave = &omap44xx_l3_main_2_hwmod,
  330. .clk = "l3_div_ck",
  331. .user = OCP_USER_MPU | OCP_USER_SDMA,
  332. };
  333. /* iva -> l3_main_2 */
  334. static struct omap_hwmod_ocp_if omap44xx_iva__l3_main_2 = {
  335. .master = &omap44xx_iva_hwmod,
  336. .slave = &omap44xx_l3_main_2_hwmod,
  337. .clk = "l3_div_ck",
  338. .user = OCP_USER_MPU | OCP_USER_SDMA,
  339. };
  340. static struct omap_hwmod_addr_space omap44xx_l3_main_2_addrs[] = {
  341. {
  342. .pa_start = 0x44800000,
  343. .pa_end = 0x44801fff,
  344. .flags = ADDR_TYPE_RT
  345. },
  346. { }
  347. };
  348. /* l3_main_1 -> l3_main_2 */
  349. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l3_main_2 = {
  350. .master = &omap44xx_l3_main_1_hwmod,
  351. .slave = &omap44xx_l3_main_2_hwmod,
  352. .clk = "l3_div_ck",
  353. .addr = omap44xx_l3_main_2_addrs,
  354. .user = OCP_USER_MPU,
  355. };
  356. /* l4_cfg -> l3_main_2 */
  357. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_2 = {
  358. .master = &omap44xx_l4_cfg_hwmod,
  359. .slave = &omap44xx_l3_main_2_hwmod,
  360. .clk = "l4_div_ck",
  361. .user = OCP_USER_MPU | OCP_USER_SDMA,
  362. };
  363. /* usb_otg_hs -> l3_main_2 */
  364. static struct omap_hwmod_ocp_if omap44xx_usb_otg_hs__l3_main_2 = {
  365. .master = &omap44xx_usb_otg_hs_hwmod,
  366. .slave = &omap44xx_l3_main_2_hwmod,
  367. .clk = "l3_div_ck",
  368. .user = OCP_USER_MPU | OCP_USER_SDMA,
  369. };
  370. /* l3_main_2 slave ports */
  371. static struct omap_hwmod_ocp_if *omap44xx_l3_main_2_slaves[] = {
  372. &omap44xx_dma_system__l3_main_2,
  373. &omap44xx_hsi__l3_main_2,
  374. &omap44xx_ipu__l3_main_2,
  375. &omap44xx_iss__l3_main_2,
  376. &omap44xx_iva__l3_main_2,
  377. &omap44xx_l3_main_1__l3_main_2,
  378. &omap44xx_l4_cfg__l3_main_2,
  379. &omap44xx_usb_otg_hs__l3_main_2,
  380. };
  381. static struct omap_hwmod omap44xx_l3_main_2_hwmod = {
  382. .name = "l3_main_2",
  383. .class = &omap44xx_l3_hwmod_class,
  384. .clkdm_name = "l3_2_clkdm",
  385. .prcm = {
  386. .omap4 = {
  387. .clkctrl_offs = OMAP4_CM_L3_2_L3_2_CLKCTRL_OFFSET,
  388. .context_offs = OMAP4_RM_L3_2_L3_2_CONTEXT_OFFSET,
  389. },
  390. },
  391. .slaves = omap44xx_l3_main_2_slaves,
  392. .slaves_cnt = ARRAY_SIZE(omap44xx_l3_main_2_slaves),
  393. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  394. };
  395. /* l3_main_3 */
  396. static struct omap_hwmod_addr_space omap44xx_l3_main_3_addrs[] = {
  397. {
  398. .pa_start = 0x45000000,
  399. .pa_end = 0x45000fff,
  400. .flags = ADDR_TYPE_RT
  401. },
  402. { }
  403. };
  404. /* l3_main_1 -> l3_main_3 */
  405. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l3_main_3 = {
  406. .master = &omap44xx_l3_main_1_hwmod,
  407. .slave = &omap44xx_l3_main_3_hwmod,
  408. .clk = "l3_div_ck",
  409. .addr = omap44xx_l3_main_3_addrs,
  410. .user = OCP_USER_MPU,
  411. };
  412. /* l3_main_2 -> l3_main_3 */
  413. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l3_main_3 = {
  414. .master = &omap44xx_l3_main_2_hwmod,
  415. .slave = &omap44xx_l3_main_3_hwmod,
  416. .clk = "l3_div_ck",
  417. .user = OCP_USER_MPU | OCP_USER_SDMA,
  418. };
  419. /* l4_cfg -> l3_main_3 */
  420. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_3 = {
  421. .master = &omap44xx_l4_cfg_hwmod,
  422. .slave = &omap44xx_l3_main_3_hwmod,
  423. .clk = "l4_div_ck",
  424. .user = OCP_USER_MPU | OCP_USER_SDMA,
  425. };
  426. /* l3_main_3 slave ports */
  427. static struct omap_hwmod_ocp_if *omap44xx_l3_main_3_slaves[] = {
  428. &omap44xx_l3_main_1__l3_main_3,
  429. &omap44xx_l3_main_2__l3_main_3,
  430. &omap44xx_l4_cfg__l3_main_3,
  431. };
  432. static struct omap_hwmod omap44xx_l3_main_3_hwmod = {
  433. .name = "l3_main_3",
  434. .class = &omap44xx_l3_hwmod_class,
  435. .clkdm_name = "l3_instr_clkdm",
  436. .prcm = {
  437. .omap4 = {
  438. .clkctrl_offs = OMAP4_CM_L3INSTR_L3_3_CLKCTRL_OFFSET,
  439. .context_offs = OMAP4_RM_L3INSTR_L3_3_CONTEXT_OFFSET,
  440. .modulemode = MODULEMODE_HWCTRL,
  441. },
  442. },
  443. .slaves = omap44xx_l3_main_3_slaves,
  444. .slaves_cnt = ARRAY_SIZE(omap44xx_l3_main_3_slaves),
  445. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  446. };
  447. /*
  448. * 'l4' class
  449. * instance(s): l4_abe, l4_cfg, l4_per, l4_wkup
  450. */
  451. static struct omap_hwmod_class omap44xx_l4_hwmod_class = {
  452. .name = "l4",
  453. };
  454. /* l4_abe */
  455. /* aess -> l4_abe */
  456. static struct omap_hwmod_ocp_if omap44xx_aess__l4_abe = {
  457. .master = &omap44xx_aess_hwmod,
  458. .slave = &omap44xx_l4_abe_hwmod,
  459. .clk = "ocp_abe_iclk",
  460. .user = OCP_USER_MPU | OCP_USER_SDMA,
  461. };
  462. /* dsp -> l4_abe */
  463. static struct omap_hwmod_ocp_if omap44xx_dsp__l4_abe = {
  464. .master = &omap44xx_dsp_hwmod,
  465. .slave = &omap44xx_l4_abe_hwmod,
  466. .clk = "ocp_abe_iclk",
  467. .user = OCP_USER_MPU | OCP_USER_SDMA,
  468. };
  469. /* l3_main_1 -> l4_abe */
  470. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l4_abe = {
  471. .master = &omap44xx_l3_main_1_hwmod,
  472. .slave = &omap44xx_l4_abe_hwmod,
  473. .clk = "l3_div_ck",
  474. .user = OCP_USER_MPU | OCP_USER_SDMA,
  475. };
  476. /* mpu -> l4_abe */
  477. static struct omap_hwmod_ocp_if omap44xx_mpu__l4_abe = {
  478. .master = &omap44xx_mpu_hwmod,
  479. .slave = &omap44xx_l4_abe_hwmod,
  480. .clk = "ocp_abe_iclk",
  481. .user = OCP_USER_MPU | OCP_USER_SDMA,
  482. };
  483. /* l4_abe slave ports */
  484. static struct omap_hwmod_ocp_if *omap44xx_l4_abe_slaves[] = {
  485. &omap44xx_aess__l4_abe,
  486. &omap44xx_dsp__l4_abe,
  487. &omap44xx_l3_main_1__l4_abe,
  488. &omap44xx_mpu__l4_abe,
  489. };
  490. static struct omap_hwmod omap44xx_l4_abe_hwmod = {
  491. .name = "l4_abe",
  492. .class = &omap44xx_l4_hwmod_class,
  493. .clkdm_name = "abe_clkdm",
  494. .prcm = {
  495. .omap4 = {
  496. .clkctrl_offs = OMAP4_CM1_ABE_L4ABE_CLKCTRL_OFFSET,
  497. },
  498. },
  499. .slaves = omap44xx_l4_abe_slaves,
  500. .slaves_cnt = ARRAY_SIZE(omap44xx_l4_abe_slaves),
  501. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  502. };
  503. /* l4_cfg */
  504. /* l3_main_1 -> l4_cfg */
  505. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l4_cfg = {
  506. .master = &omap44xx_l3_main_1_hwmod,
  507. .slave = &omap44xx_l4_cfg_hwmod,
  508. .clk = "l3_div_ck",
  509. .user = OCP_USER_MPU | OCP_USER_SDMA,
  510. };
  511. /* l4_cfg slave ports */
  512. static struct omap_hwmod_ocp_if *omap44xx_l4_cfg_slaves[] = {
  513. &omap44xx_l3_main_1__l4_cfg,
  514. };
  515. static struct omap_hwmod omap44xx_l4_cfg_hwmod = {
  516. .name = "l4_cfg",
  517. .class = &omap44xx_l4_hwmod_class,
  518. .clkdm_name = "l4_cfg_clkdm",
  519. .prcm = {
  520. .omap4 = {
  521. .clkctrl_offs = OMAP4_CM_L4CFG_L4_CFG_CLKCTRL_OFFSET,
  522. .context_offs = OMAP4_RM_L4CFG_L4_CFG_CONTEXT_OFFSET,
  523. },
  524. },
  525. .slaves = omap44xx_l4_cfg_slaves,
  526. .slaves_cnt = ARRAY_SIZE(omap44xx_l4_cfg_slaves),
  527. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  528. };
  529. /* l4_per */
  530. /* l3_main_2 -> l4_per */
  531. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l4_per = {
  532. .master = &omap44xx_l3_main_2_hwmod,
  533. .slave = &omap44xx_l4_per_hwmod,
  534. .clk = "l3_div_ck",
  535. .user = OCP_USER_MPU | OCP_USER_SDMA,
  536. };
  537. /* l4_per slave ports */
  538. static struct omap_hwmod_ocp_if *omap44xx_l4_per_slaves[] = {
  539. &omap44xx_l3_main_2__l4_per,
  540. };
  541. static struct omap_hwmod omap44xx_l4_per_hwmod = {
  542. .name = "l4_per",
  543. .class = &omap44xx_l4_hwmod_class,
  544. .clkdm_name = "l4_per_clkdm",
  545. .prcm = {
  546. .omap4 = {
  547. .clkctrl_offs = OMAP4_CM_L4PER_L4PER_CLKCTRL_OFFSET,
  548. .context_offs = OMAP4_RM_L4PER_L4_PER_CONTEXT_OFFSET,
  549. },
  550. },
  551. .slaves = omap44xx_l4_per_slaves,
  552. .slaves_cnt = ARRAY_SIZE(omap44xx_l4_per_slaves),
  553. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  554. };
  555. /* l4_wkup */
  556. /* l4_cfg -> l4_wkup */
  557. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l4_wkup = {
  558. .master = &omap44xx_l4_cfg_hwmod,
  559. .slave = &omap44xx_l4_wkup_hwmod,
  560. .clk = "l4_div_ck",
  561. .user = OCP_USER_MPU | OCP_USER_SDMA,
  562. };
  563. /* l4_wkup slave ports */
  564. static struct omap_hwmod_ocp_if *omap44xx_l4_wkup_slaves[] = {
  565. &omap44xx_l4_cfg__l4_wkup,
  566. };
  567. static struct omap_hwmod omap44xx_l4_wkup_hwmod = {
  568. .name = "l4_wkup",
  569. .class = &omap44xx_l4_hwmod_class,
  570. .clkdm_name = "l4_wkup_clkdm",
  571. .prcm = {
  572. .omap4 = {
  573. .clkctrl_offs = OMAP4_CM_WKUP_L4WKUP_CLKCTRL_OFFSET,
  574. .context_offs = OMAP4_RM_WKUP_L4WKUP_CONTEXT_OFFSET,
  575. },
  576. },
  577. .slaves = omap44xx_l4_wkup_slaves,
  578. .slaves_cnt = ARRAY_SIZE(omap44xx_l4_wkup_slaves),
  579. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  580. };
  581. /*
  582. * 'mpu_bus' class
  583. * instance(s): mpu_private
  584. */
  585. static struct omap_hwmod_class omap44xx_mpu_bus_hwmod_class = {
  586. .name = "mpu_bus",
  587. };
  588. /* mpu_private */
  589. /* mpu -> mpu_private */
  590. static struct omap_hwmod_ocp_if omap44xx_mpu__mpu_private = {
  591. .master = &omap44xx_mpu_hwmod,
  592. .slave = &omap44xx_mpu_private_hwmod,
  593. .clk = "l3_div_ck",
  594. .user = OCP_USER_MPU | OCP_USER_SDMA,
  595. };
  596. /* mpu_private slave ports */
  597. static struct omap_hwmod_ocp_if *omap44xx_mpu_private_slaves[] = {
  598. &omap44xx_mpu__mpu_private,
  599. };
  600. static struct omap_hwmod omap44xx_mpu_private_hwmod = {
  601. .name = "mpu_private",
  602. .class = &omap44xx_mpu_bus_hwmod_class,
  603. .clkdm_name = "mpuss_clkdm",
  604. .slaves = omap44xx_mpu_private_slaves,
  605. .slaves_cnt = ARRAY_SIZE(omap44xx_mpu_private_slaves),
  606. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  607. };
  608. /*
  609. * Modules omap_hwmod structures
  610. *
  611. * The following IPs are excluded for the moment because:
  612. * - They do not need an explicit SW control using omap_hwmod API.
  613. * - They still need to be validated with the driver
  614. * properly adapted to omap_hwmod / omap_device
  615. *
  616. * c2c
  617. * c2c_target_fw
  618. * cm_core
  619. * cm_core_aon
  620. * ctrl_module_core
  621. * ctrl_module_pad_core
  622. * ctrl_module_pad_wkup
  623. * ctrl_module_wkup
  624. * debugss
  625. * efuse_ctrl_cust
  626. * efuse_ctrl_std
  627. * elm
  628. * emif1
  629. * emif2
  630. * fdif
  631. * gpmc
  632. * gpu
  633. * hdq1w
  634. * mcasp
  635. * mpu_c0
  636. * mpu_c1
  637. * ocmc_ram
  638. * ocp2scp_usb_phy
  639. * ocp_wp_noc
  640. * prcm_mpu
  641. * prm
  642. * scrm
  643. * sl2if
  644. * slimbus1
  645. * slimbus2
  646. * usb_host_fs
  647. * usb_host_hs
  648. * usb_phy_cm
  649. * usb_tll_hs
  650. * usim
  651. */
  652. /*
  653. * 'aess' class
  654. * audio engine sub system
  655. */
  656. static struct omap_hwmod_class_sysconfig omap44xx_aess_sysc = {
  657. .rev_offs = 0x0000,
  658. .sysc_offs = 0x0010,
  659. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE),
  660. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  661. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART |
  662. MSTANDBY_SMART_WKUP),
  663. .sysc_fields = &omap_hwmod_sysc_type2,
  664. };
  665. static struct omap_hwmod_class omap44xx_aess_hwmod_class = {
  666. .name = "aess",
  667. .sysc = &omap44xx_aess_sysc,
  668. };
  669. /* aess */
  670. static struct omap_hwmod_irq_info omap44xx_aess_irqs[] = {
  671. { .irq = 99 + OMAP44XX_IRQ_GIC_START },
  672. { .irq = -1 }
  673. };
  674. static struct omap_hwmod_dma_info omap44xx_aess_sdma_reqs[] = {
  675. { .name = "fifo0", .dma_req = 100 + OMAP44XX_DMA_REQ_START },
  676. { .name = "fifo1", .dma_req = 101 + OMAP44XX_DMA_REQ_START },
  677. { .name = "fifo2", .dma_req = 102 + OMAP44XX_DMA_REQ_START },
  678. { .name = "fifo3", .dma_req = 103 + OMAP44XX_DMA_REQ_START },
  679. { .name = "fifo4", .dma_req = 104 + OMAP44XX_DMA_REQ_START },
  680. { .name = "fifo5", .dma_req = 105 + OMAP44XX_DMA_REQ_START },
  681. { .name = "fifo6", .dma_req = 106 + OMAP44XX_DMA_REQ_START },
  682. { .name = "fifo7", .dma_req = 107 + OMAP44XX_DMA_REQ_START },
  683. { .dma_req = -1 }
  684. };
  685. /* aess master ports */
  686. static struct omap_hwmod_ocp_if *omap44xx_aess_masters[] = {
  687. &omap44xx_aess__l4_abe,
  688. };
  689. static struct omap_hwmod_addr_space omap44xx_aess_addrs[] = {
  690. {
  691. .pa_start = 0x401f1000,
  692. .pa_end = 0x401f13ff,
  693. .flags = ADDR_TYPE_RT
  694. },
  695. { }
  696. };
  697. /* l4_abe -> aess */
  698. static struct omap_hwmod_ocp_if omap44xx_l4_abe__aess = {
  699. .master = &omap44xx_l4_abe_hwmod,
  700. .slave = &omap44xx_aess_hwmod,
  701. .clk = "ocp_abe_iclk",
  702. .addr = omap44xx_aess_addrs,
  703. .user = OCP_USER_MPU,
  704. };
  705. static struct omap_hwmod_addr_space omap44xx_aess_dma_addrs[] = {
  706. {
  707. .pa_start = 0x490f1000,
  708. .pa_end = 0x490f13ff,
  709. .flags = ADDR_TYPE_RT
  710. },
  711. { }
  712. };
  713. /* l4_abe -> aess (dma) */
  714. static struct omap_hwmod_ocp_if omap44xx_l4_abe__aess_dma = {
  715. .master = &omap44xx_l4_abe_hwmod,
  716. .slave = &omap44xx_aess_hwmod,
  717. .clk = "ocp_abe_iclk",
  718. .addr = omap44xx_aess_dma_addrs,
  719. .user = OCP_USER_SDMA,
  720. };
  721. /* aess slave ports */
  722. static struct omap_hwmod_ocp_if *omap44xx_aess_slaves[] = {
  723. &omap44xx_l4_abe__aess,
  724. &omap44xx_l4_abe__aess_dma,
  725. };
  726. static struct omap_hwmod omap44xx_aess_hwmod = {
  727. .name = "aess",
  728. .class = &omap44xx_aess_hwmod_class,
  729. .clkdm_name = "abe_clkdm",
  730. .mpu_irqs = omap44xx_aess_irqs,
  731. .sdma_reqs = omap44xx_aess_sdma_reqs,
  732. .main_clk = "aess_fck",
  733. .prcm = {
  734. .omap4 = {
  735. .clkctrl_offs = OMAP4_CM1_ABE_AESS_CLKCTRL_OFFSET,
  736. .context_offs = OMAP4_RM_ABE_AESS_CONTEXT_OFFSET,
  737. .modulemode = MODULEMODE_SWCTRL,
  738. },
  739. },
  740. .slaves = omap44xx_aess_slaves,
  741. .slaves_cnt = ARRAY_SIZE(omap44xx_aess_slaves),
  742. .masters = omap44xx_aess_masters,
  743. .masters_cnt = ARRAY_SIZE(omap44xx_aess_masters),
  744. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  745. };
  746. /*
  747. * 'bandgap' class
  748. * bangap reference for ldo regulators
  749. */
  750. static struct omap_hwmod_class omap44xx_bandgap_hwmod_class = {
  751. .name = "bandgap",
  752. };
  753. /* bandgap */
  754. static struct omap_hwmod_opt_clk bandgap_opt_clks[] = {
  755. { .role = "fclk", .clk = "bandgap_fclk" },
  756. };
  757. static struct omap_hwmod omap44xx_bandgap_hwmod = {
  758. .name = "bandgap",
  759. .class = &omap44xx_bandgap_hwmod_class,
  760. .clkdm_name = "l4_wkup_clkdm",
  761. .prcm = {
  762. .omap4 = {
  763. .clkctrl_offs = OMAP4_CM_WKUP_BANDGAP_CLKCTRL_OFFSET,
  764. },
  765. },
  766. .opt_clks = bandgap_opt_clks,
  767. .opt_clks_cnt = ARRAY_SIZE(bandgap_opt_clks),
  768. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  769. };
  770. /*
  771. * 'counter' class
  772. * 32-bit ordinary counter, clocked by the falling edge of the 32 khz clock
  773. */
  774. static struct omap_hwmod_class_sysconfig omap44xx_counter_sysc = {
  775. .rev_offs = 0x0000,
  776. .sysc_offs = 0x0004,
  777. .sysc_flags = SYSC_HAS_SIDLEMODE,
  778. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  779. SIDLE_SMART_WKUP),
  780. .sysc_fields = &omap_hwmod_sysc_type1,
  781. };
  782. static struct omap_hwmod_class omap44xx_counter_hwmod_class = {
  783. .name = "counter",
  784. .sysc = &omap44xx_counter_sysc,
  785. };
  786. /* counter_32k */
  787. static struct omap_hwmod omap44xx_counter_32k_hwmod;
  788. static struct omap_hwmod_addr_space omap44xx_counter_32k_addrs[] = {
  789. {
  790. .pa_start = 0x4a304000,
  791. .pa_end = 0x4a30401f,
  792. .flags = ADDR_TYPE_RT
  793. },
  794. { }
  795. };
  796. /* l4_wkup -> counter_32k */
  797. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__counter_32k = {
  798. .master = &omap44xx_l4_wkup_hwmod,
  799. .slave = &omap44xx_counter_32k_hwmod,
  800. .clk = "l4_wkup_clk_mux_ck",
  801. .addr = omap44xx_counter_32k_addrs,
  802. .user = OCP_USER_MPU | OCP_USER_SDMA,
  803. };
  804. /* counter_32k slave ports */
  805. static struct omap_hwmod_ocp_if *omap44xx_counter_32k_slaves[] = {
  806. &omap44xx_l4_wkup__counter_32k,
  807. };
  808. static struct omap_hwmod omap44xx_counter_32k_hwmod = {
  809. .name = "counter_32k",
  810. .class = &omap44xx_counter_hwmod_class,
  811. .clkdm_name = "l4_wkup_clkdm",
  812. .flags = HWMOD_SWSUP_SIDLE,
  813. .main_clk = "sys_32k_ck",
  814. .prcm = {
  815. .omap4 = {
  816. .clkctrl_offs = OMAP4_CM_WKUP_SYNCTIMER_CLKCTRL_OFFSET,
  817. .context_offs = OMAP4_RM_WKUP_SYNCTIMER_CONTEXT_OFFSET,
  818. },
  819. },
  820. .slaves = omap44xx_counter_32k_slaves,
  821. .slaves_cnt = ARRAY_SIZE(omap44xx_counter_32k_slaves),
  822. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  823. };
  824. /*
  825. * 'dma' class
  826. * dma controller for data exchange between memory to memory (i.e. internal or
  827. * external memory) and gp peripherals to memory or memory to gp peripherals
  828. */
  829. static struct omap_hwmod_class_sysconfig omap44xx_dma_sysc = {
  830. .rev_offs = 0x0000,
  831. .sysc_offs = 0x002c,
  832. .syss_offs = 0x0028,
  833. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  834. SYSC_HAS_EMUFREE | SYSC_HAS_MIDLEMODE |
  835. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  836. SYSS_HAS_RESET_STATUS),
  837. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  838. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  839. .sysc_fields = &omap_hwmod_sysc_type1,
  840. };
  841. static struct omap_hwmod_class omap44xx_dma_hwmod_class = {
  842. .name = "dma",
  843. .sysc = &omap44xx_dma_sysc,
  844. };
  845. /* dma dev_attr */
  846. static struct omap_dma_dev_attr dma_dev_attr = {
  847. .dev_caps = RESERVE_CHANNEL | DMA_LINKED_LCH | GLOBAL_PRIORITY |
  848. IS_CSSA_32 | IS_CDSA_32 | IS_RW_PRIORITY,
  849. .lch_count = 32,
  850. };
  851. /* dma_system */
  852. static struct omap_hwmod_irq_info omap44xx_dma_system_irqs[] = {
  853. { .name = "0", .irq = 12 + OMAP44XX_IRQ_GIC_START },
  854. { .name = "1", .irq = 13 + OMAP44XX_IRQ_GIC_START },
  855. { .name = "2", .irq = 14 + OMAP44XX_IRQ_GIC_START },
  856. { .name = "3", .irq = 15 + OMAP44XX_IRQ_GIC_START },
  857. { .irq = -1 }
  858. };
  859. /* dma_system master ports */
  860. static struct omap_hwmod_ocp_if *omap44xx_dma_system_masters[] = {
  861. &omap44xx_dma_system__l3_main_2,
  862. };
  863. static struct omap_hwmod_addr_space omap44xx_dma_system_addrs[] = {
  864. {
  865. .pa_start = 0x4a056000,
  866. .pa_end = 0x4a056fff,
  867. .flags = ADDR_TYPE_RT
  868. },
  869. { }
  870. };
  871. /* l4_cfg -> dma_system */
  872. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__dma_system = {
  873. .master = &omap44xx_l4_cfg_hwmod,
  874. .slave = &omap44xx_dma_system_hwmod,
  875. .clk = "l4_div_ck",
  876. .addr = omap44xx_dma_system_addrs,
  877. .user = OCP_USER_MPU | OCP_USER_SDMA,
  878. };
  879. /* dma_system slave ports */
  880. static struct omap_hwmod_ocp_if *omap44xx_dma_system_slaves[] = {
  881. &omap44xx_l4_cfg__dma_system,
  882. };
  883. static struct omap_hwmod omap44xx_dma_system_hwmod = {
  884. .name = "dma_system",
  885. .class = &omap44xx_dma_hwmod_class,
  886. .clkdm_name = "l3_dma_clkdm",
  887. .mpu_irqs = omap44xx_dma_system_irqs,
  888. .main_clk = "l3_div_ck",
  889. .prcm = {
  890. .omap4 = {
  891. .clkctrl_offs = OMAP4_CM_SDMA_SDMA_CLKCTRL_OFFSET,
  892. .context_offs = OMAP4_RM_SDMA_SDMA_CONTEXT_OFFSET,
  893. },
  894. },
  895. .dev_attr = &dma_dev_attr,
  896. .slaves = omap44xx_dma_system_slaves,
  897. .slaves_cnt = ARRAY_SIZE(omap44xx_dma_system_slaves),
  898. .masters = omap44xx_dma_system_masters,
  899. .masters_cnt = ARRAY_SIZE(omap44xx_dma_system_masters),
  900. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  901. };
  902. /*
  903. * 'dmic' class
  904. * digital microphone controller
  905. */
  906. static struct omap_hwmod_class_sysconfig omap44xx_dmic_sysc = {
  907. .rev_offs = 0x0000,
  908. .sysc_offs = 0x0010,
  909. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  910. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  911. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  912. SIDLE_SMART_WKUP),
  913. .sysc_fields = &omap_hwmod_sysc_type2,
  914. };
  915. static struct omap_hwmod_class omap44xx_dmic_hwmod_class = {
  916. .name = "dmic",
  917. .sysc = &omap44xx_dmic_sysc,
  918. };
  919. /* dmic */
  920. static struct omap_hwmod omap44xx_dmic_hwmod;
  921. static struct omap_hwmod_irq_info omap44xx_dmic_irqs[] = {
  922. { .irq = 114 + OMAP44XX_IRQ_GIC_START },
  923. { .irq = -1 }
  924. };
  925. static struct omap_hwmod_dma_info omap44xx_dmic_sdma_reqs[] = {
  926. { .dma_req = 66 + OMAP44XX_DMA_REQ_START },
  927. { .dma_req = -1 }
  928. };
  929. static struct omap_hwmod_addr_space omap44xx_dmic_addrs[] = {
  930. {
  931. .pa_start = 0x4012e000,
  932. .pa_end = 0x4012e07f,
  933. .flags = ADDR_TYPE_RT
  934. },
  935. { }
  936. };
  937. /* l4_abe -> dmic */
  938. static struct omap_hwmod_ocp_if omap44xx_l4_abe__dmic = {
  939. .master = &omap44xx_l4_abe_hwmod,
  940. .slave = &omap44xx_dmic_hwmod,
  941. .clk = "ocp_abe_iclk",
  942. .addr = omap44xx_dmic_addrs,
  943. .user = OCP_USER_MPU,
  944. };
  945. static struct omap_hwmod_addr_space omap44xx_dmic_dma_addrs[] = {
  946. {
  947. .pa_start = 0x4902e000,
  948. .pa_end = 0x4902e07f,
  949. .flags = ADDR_TYPE_RT
  950. },
  951. { }
  952. };
  953. /* l4_abe -> dmic (dma) */
  954. static struct omap_hwmod_ocp_if omap44xx_l4_abe__dmic_dma = {
  955. .master = &omap44xx_l4_abe_hwmod,
  956. .slave = &omap44xx_dmic_hwmod,
  957. .clk = "ocp_abe_iclk",
  958. .addr = omap44xx_dmic_dma_addrs,
  959. .user = OCP_USER_SDMA,
  960. };
  961. /* dmic slave ports */
  962. static struct omap_hwmod_ocp_if *omap44xx_dmic_slaves[] = {
  963. &omap44xx_l4_abe__dmic,
  964. &omap44xx_l4_abe__dmic_dma,
  965. };
  966. static struct omap_hwmod omap44xx_dmic_hwmod = {
  967. .name = "dmic",
  968. .class = &omap44xx_dmic_hwmod_class,
  969. .clkdm_name = "abe_clkdm",
  970. .mpu_irqs = omap44xx_dmic_irqs,
  971. .sdma_reqs = omap44xx_dmic_sdma_reqs,
  972. .main_clk = "dmic_fck",
  973. .prcm = {
  974. .omap4 = {
  975. .clkctrl_offs = OMAP4_CM1_ABE_DMIC_CLKCTRL_OFFSET,
  976. .context_offs = OMAP4_RM_ABE_DMIC_CONTEXT_OFFSET,
  977. .modulemode = MODULEMODE_SWCTRL,
  978. },
  979. },
  980. .slaves = omap44xx_dmic_slaves,
  981. .slaves_cnt = ARRAY_SIZE(omap44xx_dmic_slaves),
  982. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  983. };
  984. /*
  985. * 'dsp' class
  986. * dsp sub-system
  987. */
  988. static struct omap_hwmod_class omap44xx_dsp_hwmod_class = {
  989. .name = "dsp",
  990. };
  991. /* dsp */
  992. static struct omap_hwmod_irq_info omap44xx_dsp_irqs[] = {
  993. { .irq = 28 + OMAP44XX_IRQ_GIC_START },
  994. { .irq = -1 }
  995. };
  996. static struct omap_hwmod_rst_info omap44xx_dsp_resets[] = {
  997. { .name = "mmu_cache", .rst_shift = 1 },
  998. };
  999. static struct omap_hwmod_rst_info omap44xx_dsp_c0_resets[] = {
  1000. { .name = "dsp", .rst_shift = 0 },
  1001. };
  1002. /* dsp -> iva */
  1003. static struct omap_hwmod_ocp_if omap44xx_dsp__iva = {
  1004. .master = &omap44xx_dsp_hwmod,
  1005. .slave = &omap44xx_iva_hwmod,
  1006. .clk = "dpll_iva_m5x2_ck",
  1007. };
  1008. /* dsp master ports */
  1009. static struct omap_hwmod_ocp_if *omap44xx_dsp_masters[] = {
  1010. &omap44xx_dsp__l3_main_1,
  1011. &omap44xx_dsp__l4_abe,
  1012. &omap44xx_dsp__iva,
  1013. };
  1014. /* l4_cfg -> dsp */
  1015. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__dsp = {
  1016. .master = &omap44xx_l4_cfg_hwmod,
  1017. .slave = &omap44xx_dsp_hwmod,
  1018. .clk = "l4_div_ck",
  1019. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1020. };
  1021. /* dsp slave ports */
  1022. static struct omap_hwmod_ocp_if *omap44xx_dsp_slaves[] = {
  1023. &omap44xx_l4_cfg__dsp,
  1024. };
  1025. /* Pseudo hwmod for reset control purpose only */
  1026. static struct omap_hwmod omap44xx_dsp_c0_hwmod = {
  1027. .name = "dsp_c0",
  1028. .class = &omap44xx_dsp_hwmod_class,
  1029. .clkdm_name = "tesla_clkdm",
  1030. .flags = HWMOD_INIT_NO_RESET,
  1031. .rst_lines = omap44xx_dsp_c0_resets,
  1032. .rst_lines_cnt = ARRAY_SIZE(omap44xx_dsp_c0_resets),
  1033. .prcm = {
  1034. .omap4 = {
  1035. .rstctrl_offs = OMAP4_RM_TESLA_RSTCTRL_OFFSET,
  1036. },
  1037. },
  1038. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  1039. };
  1040. static struct omap_hwmod omap44xx_dsp_hwmod = {
  1041. .name = "dsp",
  1042. .class = &omap44xx_dsp_hwmod_class,
  1043. .clkdm_name = "tesla_clkdm",
  1044. .mpu_irqs = omap44xx_dsp_irqs,
  1045. .rst_lines = omap44xx_dsp_resets,
  1046. .rst_lines_cnt = ARRAY_SIZE(omap44xx_dsp_resets),
  1047. .main_clk = "dsp_fck",
  1048. .prcm = {
  1049. .omap4 = {
  1050. .clkctrl_offs = OMAP4_CM_TESLA_TESLA_CLKCTRL_OFFSET,
  1051. .rstctrl_offs = OMAP4_RM_TESLA_RSTCTRL_OFFSET,
  1052. .context_offs = OMAP4_RM_TESLA_TESLA_CONTEXT_OFFSET,
  1053. .modulemode = MODULEMODE_HWCTRL,
  1054. },
  1055. },
  1056. .slaves = omap44xx_dsp_slaves,
  1057. .slaves_cnt = ARRAY_SIZE(omap44xx_dsp_slaves),
  1058. .masters = omap44xx_dsp_masters,
  1059. .masters_cnt = ARRAY_SIZE(omap44xx_dsp_masters),
  1060. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  1061. };
  1062. /*
  1063. * 'dss' class
  1064. * display sub-system
  1065. */
  1066. static struct omap_hwmod_class_sysconfig omap44xx_dss_sysc = {
  1067. .rev_offs = 0x0000,
  1068. .syss_offs = 0x0014,
  1069. .sysc_flags = SYSS_HAS_RESET_STATUS,
  1070. };
  1071. static struct omap_hwmod_class omap44xx_dss_hwmod_class = {
  1072. .name = "dss",
  1073. .sysc = &omap44xx_dss_sysc,
  1074. };
  1075. /* dss */
  1076. /* dss master ports */
  1077. static struct omap_hwmod_ocp_if *omap44xx_dss_masters[] = {
  1078. &omap44xx_dss__l3_main_1,
  1079. };
  1080. static struct omap_hwmod_addr_space omap44xx_dss_dma_addrs[] = {
  1081. {
  1082. .pa_start = 0x58000000,
  1083. .pa_end = 0x5800007f,
  1084. .flags = ADDR_TYPE_RT
  1085. },
  1086. { }
  1087. };
  1088. /* l3_main_2 -> dss */
  1089. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss = {
  1090. .master = &omap44xx_l3_main_2_hwmod,
  1091. .slave = &omap44xx_dss_hwmod,
  1092. .clk = "dss_fck",
  1093. .addr = omap44xx_dss_dma_addrs,
  1094. .user = OCP_USER_SDMA,
  1095. };
  1096. static struct omap_hwmod_addr_space omap44xx_dss_addrs[] = {
  1097. {
  1098. .pa_start = 0x48040000,
  1099. .pa_end = 0x4804007f,
  1100. .flags = ADDR_TYPE_RT
  1101. },
  1102. { }
  1103. };
  1104. /* l4_per -> dss */
  1105. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss = {
  1106. .master = &omap44xx_l4_per_hwmod,
  1107. .slave = &omap44xx_dss_hwmod,
  1108. .clk = "l4_div_ck",
  1109. .addr = omap44xx_dss_addrs,
  1110. .user = OCP_USER_MPU,
  1111. };
  1112. /* dss slave ports */
  1113. static struct omap_hwmod_ocp_if *omap44xx_dss_slaves[] = {
  1114. &omap44xx_l3_main_2__dss,
  1115. &omap44xx_l4_per__dss,
  1116. };
  1117. static struct omap_hwmod_opt_clk dss_opt_clks[] = {
  1118. { .role = "sys_clk", .clk = "dss_sys_clk" },
  1119. { .role = "tv_clk", .clk = "dss_tv_clk" },
  1120. { .role = "dss_clk", .clk = "dss_dss_clk" },
  1121. { .role = "video_clk", .clk = "dss_48mhz_clk" },
  1122. };
  1123. static struct omap_hwmod omap44xx_dss_hwmod = {
  1124. .name = "dss_core",
  1125. .class = &omap44xx_dss_hwmod_class,
  1126. .clkdm_name = "l3_dss_clkdm",
  1127. .main_clk = "dss_dss_clk",
  1128. .prcm = {
  1129. .omap4 = {
  1130. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  1131. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  1132. },
  1133. },
  1134. .opt_clks = dss_opt_clks,
  1135. .opt_clks_cnt = ARRAY_SIZE(dss_opt_clks),
  1136. .slaves = omap44xx_dss_slaves,
  1137. .slaves_cnt = ARRAY_SIZE(omap44xx_dss_slaves),
  1138. .masters = omap44xx_dss_masters,
  1139. .masters_cnt = ARRAY_SIZE(omap44xx_dss_masters),
  1140. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  1141. };
  1142. /*
  1143. * 'dispc' class
  1144. * display controller
  1145. */
  1146. static struct omap_hwmod_class_sysconfig omap44xx_dispc_sysc = {
  1147. .rev_offs = 0x0000,
  1148. .sysc_offs = 0x0010,
  1149. .syss_offs = 0x0014,
  1150. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  1151. SYSC_HAS_ENAWAKEUP | SYSC_HAS_MIDLEMODE |
  1152. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  1153. SYSS_HAS_RESET_STATUS),
  1154. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1155. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  1156. .sysc_fields = &omap_hwmod_sysc_type1,
  1157. };
  1158. static struct omap_hwmod_class omap44xx_dispc_hwmod_class = {
  1159. .name = "dispc",
  1160. .sysc = &omap44xx_dispc_sysc,
  1161. };
  1162. /* dss_dispc */
  1163. static struct omap_hwmod omap44xx_dss_dispc_hwmod;
  1164. static struct omap_hwmod_irq_info omap44xx_dss_dispc_irqs[] = {
  1165. { .irq = 25 + OMAP44XX_IRQ_GIC_START },
  1166. { .irq = -1 }
  1167. };
  1168. static struct omap_hwmod_dma_info omap44xx_dss_dispc_sdma_reqs[] = {
  1169. { .dma_req = 5 + OMAP44XX_DMA_REQ_START },
  1170. { .dma_req = -1 }
  1171. };
  1172. static struct omap_hwmod_addr_space omap44xx_dss_dispc_dma_addrs[] = {
  1173. {
  1174. .pa_start = 0x58001000,
  1175. .pa_end = 0x58001fff,
  1176. .flags = ADDR_TYPE_RT
  1177. },
  1178. { }
  1179. };
  1180. /* l3_main_2 -> dss_dispc */
  1181. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dispc = {
  1182. .master = &omap44xx_l3_main_2_hwmod,
  1183. .slave = &omap44xx_dss_dispc_hwmod,
  1184. .clk = "dss_fck",
  1185. .addr = omap44xx_dss_dispc_dma_addrs,
  1186. .user = OCP_USER_SDMA,
  1187. };
  1188. static struct omap_hwmod_addr_space omap44xx_dss_dispc_addrs[] = {
  1189. {
  1190. .pa_start = 0x48041000,
  1191. .pa_end = 0x48041fff,
  1192. .flags = ADDR_TYPE_RT
  1193. },
  1194. { }
  1195. };
  1196. /* l4_per -> dss_dispc */
  1197. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dispc = {
  1198. .master = &omap44xx_l4_per_hwmod,
  1199. .slave = &omap44xx_dss_dispc_hwmod,
  1200. .clk = "l4_div_ck",
  1201. .addr = omap44xx_dss_dispc_addrs,
  1202. .user = OCP_USER_MPU,
  1203. };
  1204. /* dss_dispc slave ports */
  1205. static struct omap_hwmod_ocp_if *omap44xx_dss_dispc_slaves[] = {
  1206. &omap44xx_l3_main_2__dss_dispc,
  1207. &omap44xx_l4_per__dss_dispc,
  1208. };
  1209. static struct omap_hwmod_opt_clk dss_dispc_opt_clks[] = {
  1210. { .role = "sys_clk", .clk = "dss_sys_clk" },
  1211. { .role = "tv_clk", .clk = "dss_tv_clk" },
  1212. { .role = "hdmi_clk", .clk = "dss_48mhz_clk" },
  1213. };
  1214. static struct omap_hwmod omap44xx_dss_dispc_hwmod = {
  1215. .name = "dss_dispc",
  1216. .class = &omap44xx_dispc_hwmod_class,
  1217. .clkdm_name = "l3_dss_clkdm",
  1218. .mpu_irqs = omap44xx_dss_dispc_irqs,
  1219. .sdma_reqs = omap44xx_dss_dispc_sdma_reqs,
  1220. .main_clk = "dss_dss_clk",
  1221. .prcm = {
  1222. .omap4 = {
  1223. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  1224. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  1225. },
  1226. },
  1227. .opt_clks = dss_dispc_opt_clks,
  1228. .opt_clks_cnt = ARRAY_SIZE(dss_dispc_opt_clks),
  1229. .slaves = omap44xx_dss_dispc_slaves,
  1230. .slaves_cnt = ARRAY_SIZE(omap44xx_dss_dispc_slaves),
  1231. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  1232. };
  1233. /*
  1234. * 'dsi' class
  1235. * display serial interface controller
  1236. */
  1237. static struct omap_hwmod_class_sysconfig omap44xx_dsi_sysc = {
  1238. .rev_offs = 0x0000,
  1239. .sysc_offs = 0x0010,
  1240. .syss_offs = 0x0014,
  1241. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  1242. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  1243. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1244. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1245. .sysc_fields = &omap_hwmod_sysc_type1,
  1246. };
  1247. static struct omap_hwmod_class omap44xx_dsi_hwmod_class = {
  1248. .name = "dsi",
  1249. .sysc = &omap44xx_dsi_sysc,
  1250. };
  1251. /* dss_dsi1 */
  1252. static struct omap_hwmod omap44xx_dss_dsi1_hwmod;
  1253. static struct omap_hwmod_irq_info omap44xx_dss_dsi1_irqs[] = {
  1254. { .irq = 53 + OMAP44XX_IRQ_GIC_START },
  1255. { .irq = -1 }
  1256. };
  1257. static struct omap_hwmod_dma_info omap44xx_dss_dsi1_sdma_reqs[] = {
  1258. { .dma_req = 74 + OMAP44XX_DMA_REQ_START },
  1259. { .dma_req = -1 }
  1260. };
  1261. static struct omap_hwmod_addr_space omap44xx_dss_dsi1_dma_addrs[] = {
  1262. {
  1263. .pa_start = 0x58004000,
  1264. .pa_end = 0x580041ff,
  1265. .flags = ADDR_TYPE_RT
  1266. },
  1267. { }
  1268. };
  1269. /* l3_main_2 -> dss_dsi1 */
  1270. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dsi1 = {
  1271. .master = &omap44xx_l3_main_2_hwmod,
  1272. .slave = &omap44xx_dss_dsi1_hwmod,
  1273. .clk = "dss_fck",
  1274. .addr = omap44xx_dss_dsi1_dma_addrs,
  1275. .user = OCP_USER_SDMA,
  1276. };
  1277. static struct omap_hwmod_addr_space omap44xx_dss_dsi1_addrs[] = {
  1278. {
  1279. .pa_start = 0x48044000,
  1280. .pa_end = 0x480441ff,
  1281. .flags = ADDR_TYPE_RT
  1282. },
  1283. { }
  1284. };
  1285. /* l4_per -> dss_dsi1 */
  1286. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dsi1 = {
  1287. .master = &omap44xx_l4_per_hwmod,
  1288. .slave = &omap44xx_dss_dsi1_hwmod,
  1289. .clk = "l4_div_ck",
  1290. .addr = omap44xx_dss_dsi1_addrs,
  1291. .user = OCP_USER_MPU,
  1292. };
  1293. /* dss_dsi1 slave ports */
  1294. static struct omap_hwmod_ocp_if *omap44xx_dss_dsi1_slaves[] = {
  1295. &omap44xx_l3_main_2__dss_dsi1,
  1296. &omap44xx_l4_per__dss_dsi1,
  1297. };
  1298. static struct omap_hwmod_opt_clk dss_dsi1_opt_clks[] = {
  1299. { .role = "sys_clk", .clk = "dss_sys_clk" },
  1300. };
  1301. static struct omap_hwmod omap44xx_dss_dsi1_hwmod = {
  1302. .name = "dss_dsi1",
  1303. .class = &omap44xx_dsi_hwmod_class,
  1304. .clkdm_name = "l3_dss_clkdm",
  1305. .mpu_irqs = omap44xx_dss_dsi1_irqs,
  1306. .sdma_reqs = omap44xx_dss_dsi1_sdma_reqs,
  1307. .main_clk = "dss_dss_clk",
  1308. .prcm = {
  1309. .omap4 = {
  1310. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  1311. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  1312. },
  1313. },
  1314. .opt_clks = dss_dsi1_opt_clks,
  1315. .opt_clks_cnt = ARRAY_SIZE(dss_dsi1_opt_clks),
  1316. .slaves = omap44xx_dss_dsi1_slaves,
  1317. .slaves_cnt = ARRAY_SIZE(omap44xx_dss_dsi1_slaves),
  1318. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  1319. };
  1320. /* dss_dsi2 */
  1321. static struct omap_hwmod omap44xx_dss_dsi2_hwmod;
  1322. static struct omap_hwmod_irq_info omap44xx_dss_dsi2_irqs[] = {
  1323. { .irq = 84 + OMAP44XX_IRQ_GIC_START },
  1324. { .irq = -1 }
  1325. };
  1326. static struct omap_hwmod_dma_info omap44xx_dss_dsi2_sdma_reqs[] = {
  1327. { .dma_req = 83 + OMAP44XX_DMA_REQ_START },
  1328. { .dma_req = -1 }
  1329. };
  1330. static struct omap_hwmod_addr_space omap44xx_dss_dsi2_dma_addrs[] = {
  1331. {
  1332. .pa_start = 0x58005000,
  1333. .pa_end = 0x580051ff,
  1334. .flags = ADDR_TYPE_RT
  1335. },
  1336. { }
  1337. };
  1338. /* l3_main_2 -> dss_dsi2 */
  1339. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dsi2 = {
  1340. .master = &omap44xx_l3_main_2_hwmod,
  1341. .slave = &omap44xx_dss_dsi2_hwmod,
  1342. .clk = "dss_fck",
  1343. .addr = omap44xx_dss_dsi2_dma_addrs,
  1344. .user = OCP_USER_SDMA,
  1345. };
  1346. static struct omap_hwmod_addr_space omap44xx_dss_dsi2_addrs[] = {
  1347. {
  1348. .pa_start = 0x48045000,
  1349. .pa_end = 0x480451ff,
  1350. .flags = ADDR_TYPE_RT
  1351. },
  1352. { }
  1353. };
  1354. /* l4_per -> dss_dsi2 */
  1355. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dsi2 = {
  1356. .master = &omap44xx_l4_per_hwmod,
  1357. .slave = &omap44xx_dss_dsi2_hwmod,
  1358. .clk = "l4_div_ck",
  1359. .addr = omap44xx_dss_dsi2_addrs,
  1360. .user = OCP_USER_MPU,
  1361. };
  1362. /* dss_dsi2 slave ports */
  1363. static struct omap_hwmod_ocp_if *omap44xx_dss_dsi2_slaves[] = {
  1364. &omap44xx_l3_main_2__dss_dsi2,
  1365. &omap44xx_l4_per__dss_dsi2,
  1366. };
  1367. static struct omap_hwmod_opt_clk dss_dsi2_opt_clks[] = {
  1368. { .role = "sys_clk", .clk = "dss_sys_clk" },
  1369. };
  1370. static struct omap_hwmod omap44xx_dss_dsi2_hwmod = {
  1371. .name = "dss_dsi2",
  1372. .class = &omap44xx_dsi_hwmod_class,
  1373. .clkdm_name = "l3_dss_clkdm",
  1374. .mpu_irqs = omap44xx_dss_dsi2_irqs,
  1375. .sdma_reqs = omap44xx_dss_dsi2_sdma_reqs,
  1376. .main_clk = "dss_dss_clk",
  1377. .prcm = {
  1378. .omap4 = {
  1379. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  1380. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  1381. },
  1382. },
  1383. .opt_clks = dss_dsi2_opt_clks,
  1384. .opt_clks_cnt = ARRAY_SIZE(dss_dsi2_opt_clks),
  1385. .slaves = omap44xx_dss_dsi2_slaves,
  1386. .slaves_cnt = ARRAY_SIZE(omap44xx_dss_dsi2_slaves),
  1387. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  1388. };
  1389. /*
  1390. * 'hdmi' class
  1391. * hdmi controller
  1392. */
  1393. static struct omap_hwmod_class_sysconfig omap44xx_hdmi_sysc = {
  1394. .rev_offs = 0x0000,
  1395. .sysc_offs = 0x0010,
  1396. .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  1397. SYSC_HAS_SOFTRESET),
  1398. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1399. SIDLE_SMART_WKUP),
  1400. .sysc_fields = &omap_hwmod_sysc_type2,
  1401. };
  1402. static struct omap_hwmod_class omap44xx_hdmi_hwmod_class = {
  1403. .name = "hdmi",
  1404. .sysc = &omap44xx_hdmi_sysc,
  1405. };
  1406. /* dss_hdmi */
  1407. static struct omap_hwmod omap44xx_dss_hdmi_hwmod;
  1408. static struct omap_hwmod_irq_info omap44xx_dss_hdmi_irqs[] = {
  1409. { .irq = 101 + OMAP44XX_IRQ_GIC_START },
  1410. { .irq = -1 }
  1411. };
  1412. static struct omap_hwmod_dma_info omap44xx_dss_hdmi_sdma_reqs[] = {
  1413. { .dma_req = 75 + OMAP44XX_DMA_REQ_START },
  1414. { .dma_req = -1 }
  1415. };
  1416. static struct omap_hwmod_addr_space omap44xx_dss_hdmi_dma_addrs[] = {
  1417. {
  1418. .pa_start = 0x58006000,
  1419. .pa_end = 0x58006fff,
  1420. .flags = ADDR_TYPE_RT
  1421. },
  1422. { }
  1423. };
  1424. /* l3_main_2 -> dss_hdmi */
  1425. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_hdmi = {
  1426. .master = &omap44xx_l3_main_2_hwmod,
  1427. .slave = &omap44xx_dss_hdmi_hwmod,
  1428. .clk = "dss_fck",
  1429. .addr = omap44xx_dss_hdmi_dma_addrs,
  1430. .user = OCP_USER_SDMA,
  1431. };
  1432. static struct omap_hwmod_addr_space omap44xx_dss_hdmi_addrs[] = {
  1433. {
  1434. .pa_start = 0x48046000,
  1435. .pa_end = 0x48046fff,
  1436. .flags = ADDR_TYPE_RT
  1437. },
  1438. { }
  1439. };
  1440. /* l4_per -> dss_hdmi */
  1441. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_hdmi = {
  1442. .master = &omap44xx_l4_per_hwmod,
  1443. .slave = &omap44xx_dss_hdmi_hwmod,
  1444. .clk = "l4_div_ck",
  1445. .addr = omap44xx_dss_hdmi_addrs,
  1446. .user = OCP_USER_MPU,
  1447. };
  1448. /* dss_hdmi slave ports */
  1449. static struct omap_hwmod_ocp_if *omap44xx_dss_hdmi_slaves[] = {
  1450. &omap44xx_l3_main_2__dss_hdmi,
  1451. &omap44xx_l4_per__dss_hdmi,
  1452. };
  1453. static struct omap_hwmod_opt_clk dss_hdmi_opt_clks[] = {
  1454. { .role = "sys_clk", .clk = "dss_sys_clk" },
  1455. };
  1456. static struct omap_hwmod omap44xx_dss_hdmi_hwmod = {
  1457. .name = "dss_hdmi",
  1458. .class = &omap44xx_hdmi_hwmod_class,
  1459. .clkdm_name = "l3_dss_clkdm",
  1460. .mpu_irqs = omap44xx_dss_hdmi_irqs,
  1461. .sdma_reqs = omap44xx_dss_hdmi_sdma_reqs,
  1462. .main_clk = "dss_dss_clk",
  1463. .prcm = {
  1464. .omap4 = {
  1465. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  1466. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  1467. },
  1468. },
  1469. .opt_clks = dss_hdmi_opt_clks,
  1470. .opt_clks_cnt = ARRAY_SIZE(dss_hdmi_opt_clks),
  1471. .slaves = omap44xx_dss_hdmi_slaves,
  1472. .slaves_cnt = ARRAY_SIZE(omap44xx_dss_hdmi_slaves),
  1473. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  1474. };
  1475. /*
  1476. * 'rfbi' class
  1477. * remote frame buffer interface
  1478. */
  1479. static struct omap_hwmod_class_sysconfig omap44xx_rfbi_sysc = {
  1480. .rev_offs = 0x0000,
  1481. .sysc_offs = 0x0010,
  1482. .syss_offs = 0x0014,
  1483. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SIDLEMODE |
  1484. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1485. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1486. .sysc_fields = &omap_hwmod_sysc_type1,
  1487. };
  1488. static struct omap_hwmod_class omap44xx_rfbi_hwmod_class = {
  1489. .name = "rfbi",
  1490. .sysc = &omap44xx_rfbi_sysc,
  1491. };
  1492. /* dss_rfbi */
  1493. static struct omap_hwmod omap44xx_dss_rfbi_hwmod;
  1494. static struct omap_hwmod_dma_info omap44xx_dss_rfbi_sdma_reqs[] = {
  1495. { .dma_req = 13 + OMAP44XX_DMA_REQ_START },
  1496. { .dma_req = -1 }
  1497. };
  1498. static struct omap_hwmod_addr_space omap44xx_dss_rfbi_dma_addrs[] = {
  1499. {
  1500. .pa_start = 0x58002000,
  1501. .pa_end = 0x580020ff,
  1502. .flags = ADDR_TYPE_RT
  1503. },
  1504. { }
  1505. };
  1506. /* l3_main_2 -> dss_rfbi */
  1507. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_rfbi = {
  1508. .master = &omap44xx_l3_main_2_hwmod,
  1509. .slave = &omap44xx_dss_rfbi_hwmod,
  1510. .clk = "dss_fck",
  1511. .addr = omap44xx_dss_rfbi_dma_addrs,
  1512. .user = OCP_USER_SDMA,
  1513. };
  1514. static struct omap_hwmod_addr_space omap44xx_dss_rfbi_addrs[] = {
  1515. {
  1516. .pa_start = 0x48042000,
  1517. .pa_end = 0x480420ff,
  1518. .flags = ADDR_TYPE_RT
  1519. },
  1520. { }
  1521. };
  1522. /* l4_per -> dss_rfbi */
  1523. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_rfbi = {
  1524. .master = &omap44xx_l4_per_hwmod,
  1525. .slave = &omap44xx_dss_rfbi_hwmod,
  1526. .clk = "l4_div_ck",
  1527. .addr = omap44xx_dss_rfbi_addrs,
  1528. .user = OCP_USER_MPU,
  1529. };
  1530. /* dss_rfbi slave ports */
  1531. static struct omap_hwmod_ocp_if *omap44xx_dss_rfbi_slaves[] = {
  1532. &omap44xx_l3_main_2__dss_rfbi,
  1533. &omap44xx_l4_per__dss_rfbi,
  1534. };
  1535. static struct omap_hwmod_opt_clk dss_rfbi_opt_clks[] = {
  1536. { .role = "ick", .clk = "dss_fck" },
  1537. };
  1538. static struct omap_hwmod omap44xx_dss_rfbi_hwmod = {
  1539. .name = "dss_rfbi",
  1540. .class = &omap44xx_rfbi_hwmod_class,
  1541. .clkdm_name = "l3_dss_clkdm",
  1542. .sdma_reqs = omap44xx_dss_rfbi_sdma_reqs,
  1543. .main_clk = "dss_dss_clk",
  1544. .prcm = {
  1545. .omap4 = {
  1546. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  1547. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  1548. },
  1549. },
  1550. .opt_clks = dss_rfbi_opt_clks,
  1551. .opt_clks_cnt = ARRAY_SIZE(dss_rfbi_opt_clks),
  1552. .slaves = omap44xx_dss_rfbi_slaves,
  1553. .slaves_cnt = ARRAY_SIZE(omap44xx_dss_rfbi_slaves),
  1554. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  1555. };
  1556. /*
  1557. * 'venc' class
  1558. * video encoder
  1559. */
  1560. static struct omap_hwmod_class omap44xx_venc_hwmod_class = {
  1561. .name = "venc",
  1562. };
  1563. /* dss_venc */
  1564. static struct omap_hwmod omap44xx_dss_venc_hwmod;
  1565. static struct omap_hwmod_addr_space omap44xx_dss_venc_dma_addrs[] = {
  1566. {
  1567. .pa_start = 0x58003000,
  1568. .pa_end = 0x580030ff,
  1569. .flags = ADDR_TYPE_RT
  1570. },
  1571. { }
  1572. };
  1573. /* l3_main_2 -> dss_venc */
  1574. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_venc = {
  1575. .master = &omap44xx_l3_main_2_hwmod,
  1576. .slave = &omap44xx_dss_venc_hwmod,
  1577. .clk = "dss_fck",
  1578. .addr = omap44xx_dss_venc_dma_addrs,
  1579. .user = OCP_USER_SDMA,
  1580. };
  1581. static struct omap_hwmod_addr_space omap44xx_dss_venc_addrs[] = {
  1582. {
  1583. .pa_start = 0x48043000,
  1584. .pa_end = 0x480430ff,
  1585. .flags = ADDR_TYPE_RT
  1586. },
  1587. { }
  1588. };
  1589. /* l4_per -> dss_venc */
  1590. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_venc = {
  1591. .master = &omap44xx_l4_per_hwmod,
  1592. .slave = &omap44xx_dss_venc_hwmod,
  1593. .clk = "l4_div_ck",
  1594. .addr = omap44xx_dss_venc_addrs,
  1595. .user = OCP_USER_MPU,
  1596. };
  1597. /* dss_venc slave ports */
  1598. static struct omap_hwmod_ocp_if *omap44xx_dss_venc_slaves[] = {
  1599. &omap44xx_l3_main_2__dss_venc,
  1600. &omap44xx_l4_per__dss_venc,
  1601. };
  1602. static struct omap_hwmod omap44xx_dss_venc_hwmod = {
  1603. .name = "dss_venc",
  1604. .class = &omap44xx_venc_hwmod_class,
  1605. .clkdm_name = "l3_dss_clkdm",
  1606. .main_clk = "dss_dss_clk",
  1607. .prcm = {
  1608. .omap4 = {
  1609. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  1610. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  1611. },
  1612. },
  1613. .slaves = omap44xx_dss_venc_slaves,
  1614. .slaves_cnt = ARRAY_SIZE(omap44xx_dss_venc_slaves),
  1615. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  1616. };
  1617. /*
  1618. * 'gpio' class
  1619. * general purpose io module
  1620. */
  1621. static struct omap_hwmod_class_sysconfig omap44xx_gpio_sysc = {
  1622. .rev_offs = 0x0000,
  1623. .sysc_offs = 0x0010,
  1624. .syss_offs = 0x0114,
  1625. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
  1626. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  1627. SYSS_HAS_RESET_STATUS),
  1628. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1629. SIDLE_SMART_WKUP),
  1630. .sysc_fields = &omap_hwmod_sysc_type1,
  1631. };
  1632. static struct omap_hwmod_class omap44xx_gpio_hwmod_class = {
  1633. .name = "gpio",
  1634. .sysc = &omap44xx_gpio_sysc,
  1635. .rev = 2,
  1636. };
  1637. /* gpio dev_attr */
  1638. static struct omap_gpio_dev_attr gpio_dev_attr = {
  1639. .bank_width = 32,
  1640. .dbck_flag = true,
  1641. };
  1642. /* gpio1 */
  1643. static struct omap_hwmod omap44xx_gpio1_hwmod;
  1644. static struct omap_hwmod_irq_info omap44xx_gpio1_irqs[] = {
  1645. { .irq = 29 + OMAP44XX_IRQ_GIC_START },
  1646. { .irq = -1 }
  1647. };
  1648. static struct omap_hwmod_addr_space omap44xx_gpio1_addrs[] = {
  1649. {
  1650. .pa_start = 0x4a310000,
  1651. .pa_end = 0x4a3101ff,
  1652. .flags = ADDR_TYPE_RT
  1653. },
  1654. { }
  1655. };
  1656. /* l4_wkup -> gpio1 */
  1657. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__gpio1 = {
  1658. .master = &omap44xx_l4_wkup_hwmod,
  1659. .slave = &omap44xx_gpio1_hwmod,
  1660. .clk = "l4_wkup_clk_mux_ck",
  1661. .addr = omap44xx_gpio1_addrs,
  1662. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1663. };
  1664. /* gpio1 slave ports */
  1665. static struct omap_hwmod_ocp_if *omap44xx_gpio1_slaves[] = {
  1666. &omap44xx_l4_wkup__gpio1,
  1667. };
  1668. static struct omap_hwmod_opt_clk gpio1_opt_clks[] = {
  1669. { .role = "dbclk", .clk = "gpio1_dbclk" },
  1670. };
  1671. static struct omap_hwmod omap44xx_gpio1_hwmod = {
  1672. .name = "gpio1",
  1673. .class = &omap44xx_gpio_hwmod_class,
  1674. .clkdm_name = "l4_wkup_clkdm",
  1675. .mpu_irqs = omap44xx_gpio1_irqs,
  1676. .main_clk = "gpio1_ick",
  1677. .prcm = {
  1678. .omap4 = {
  1679. .clkctrl_offs = OMAP4_CM_WKUP_GPIO1_CLKCTRL_OFFSET,
  1680. .context_offs = OMAP4_RM_WKUP_GPIO1_CONTEXT_OFFSET,
  1681. .modulemode = MODULEMODE_HWCTRL,
  1682. },
  1683. },
  1684. .opt_clks = gpio1_opt_clks,
  1685. .opt_clks_cnt = ARRAY_SIZE(gpio1_opt_clks),
  1686. .dev_attr = &gpio_dev_attr,
  1687. .slaves = omap44xx_gpio1_slaves,
  1688. .slaves_cnt = ARRAY_SIZE(omap44xx_gpio1_slaves),
  1689. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  1690. };
  1691. /* gpio2 */
  1692. static struct omap_hwmod omap44xx_gpio2_hwmod;
  1693. static struct omap_hwmod_irq_info omap44xx_gpio2_irqs[] = {
  1694. { .irq = 30 + OMAP44XX_IRQ_GIC_START },
  1695. { .irq = -1 }
  1696. };
  1697. static struct omap_hwmod_addr_space omap44xx_gpio2_addrs[] = {
  1698. {
  1699. .pa_start = 0x48055000,
  1700. .pa_end = 0x480551ff,
  1701. .flags = ADDR_TYPE_RT
  1702. },
  1703. { }
  1704. };
  1705. /* l4_per -> gpio2 */
  1706. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio2 = {
  1707. .master = &omap44xx_l4_per_hwmod,
  1708. .slave = &omap44xx_gpio2_hwmod,
  1709. .clk = "l4_div_ck",
  1710. .addr = omap44xx_gpio2_addrs,
  1711. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1712. };
  1713. /* gpio2 slave ports */
  1714. static struct omap_hwmod_ocp_if *omap44xx_gpio2_slaves[] = {
  1715. &omap44xx_l4_per__gpio2,
  1716. };
  1717. static struct omap_hwmod_opt_clk gpio2_opt_clks[] = {
  1718. { .role = "dbclk", .clk = "gpio2_dbclk" },
  1719. };
  1720. static struct omap_hwmod omap44xx_gpio2_hwmod = {
  1721. .name = "gpio2",
  1722. .class = &omap44xx_gpio_hwmod_class,
  1723. .clkdm_name = "l4_per_clkdm",
  1724. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1725. .mpu_irqs = omap44xx_gpio2_irqs,
  1726. .main_clk = "gpio2_ick",
  1727. .prcm = {
  1728. .omap4 = {
  1729. .clkctrl_offs = OMAP4_CM_L4PER_GPIO2_CLKCTRL_OFFSET,
  1730. .context_offs = OMAP4_RM_L4PER_GPIO2_CONTEXT_OFFSET,
  1731. .modulemode = MODULEMODE_HWCTRL,
  1732. },
  1733. },
  1734. .opt_clks = gpio2_opt_clks,
  1735. .opt_clks_cnt = ARRAY_SIZE(gpio2_opt_clks),
  1736. .dev_attr = &gpio_dev_attr,
  1737. .slaves = omap44xx_gpio2_slaves,
  1738. .slaves_cnt = ARRAY_SIZE(omap44xx_gpio2_slaves),
  1739. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  1740. };
  1741. /* gpio3 */
  1742. static struct omap_hwmod omap44xx_gpio3_hwmod;
  1743. static struct omap_hwmod_irq_info omap44xx_gpio3_irqs[] = {
  1744. { .irq = 31 + OMAP44XX_IRQ_GIC_START },
  1745. { .irq = -1 }
  1746. };
  1747. static struct omap_hwmod_addr_space omap44xx_gpio3_addrs[] = {
  1748. {
  1749. .pa_start = 0x48057000,
  1750. .pa_end = 0x480571ff,
  1751. .flags = ADDR_TYPE_RT
  1752. },
  1753. { }
  1754. };
  1755. /* l4_per -> gpio3 */
  1756. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio3 = {
  1757. .master = &omap44xx_l4_per_hwmod,
  1758. .slave = &omap44xx_gpio3_hwmod,
  1759. .clk = "l4_div_ck",
  1760. .addr = omap44xx_gpio3_addrs,
  1761. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1762. };
  1763. /* gpio3 slave ports */
  1764. static struct omap_hwmod_ocp_if *omap44xx_gpio3_slaves[] = {
  1765. &omap44xx_l4_per__gpio3,
  1766. };
  1767. static struct omap_hwmod_opt_clk gpio3_opt_clks[] = {
  1768. { .role = "dbclk", .clk = "gpio3_dbclk" },
  1769. };
  1770. static struct omap_hwmod omap44xx_gpio3_hwmod = {
  1771. .name = "gpio3",
  1772. .class = &omap44xx_gpio_hwmod_class,
  1773. .clkdm_name = "l4_per_clkdm",
  1774. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1775. .mpu_irqs = omap44xx_gpio3_irqs,
  1776. .main_clk = "gpio3_ick",
  1777. .prcm = {
  1778. .omap4 = {
  1779. .clkctrl_offs = OMAP4_CM_L4PER_GPIO3_CLKCTRL_OFFSET,
  1780. .context_offs = OMAP4_RM_L4PER_GPIO3_CONTEXT_OFFSET,
  1781. .modulemode = MODULEMODE_HWCTRL,
  1782. },
  1783. },
  1784. .opt_clks = gpio3_opt_clks,
  1785. .opt_clks_cnt = ARRAY_SIZE(gpio3_opt_clks),
  1786. .dev_attr = &gpio_dev_attr,
  1787. .slaves = omap44xx_gpio3_slaves,
  1788. .slaves_cnt = ARRAY_SIZE(omap44xx_gpio3_slaves),
  1789. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  1790. };
  1791. /* gpio4 */
  1792. static struct omap_hwmod omap44xx_gpio4_hwmod;
  1793. static struct omap_hwmod_irq_info omap44xx_gpio4_irqs[] = {
  1794. { .irq = 32 + OMAP44XX_IRQ_GIC_START },
  1795. { .irq = -1 }
  1796. };
  1797. static struct omap_hwmod_addr_space omap44xx_gpio4_addrs[] = {
  1798. {
  1799. .pa_start = 0x48059000,
  1800. .pa_end = 0x480591ff,
  1801. .flags = ADDR_TYPE_RT
  1802. },
  1803. { }
  1804. };
  1805. /* l4_per -> gpio4 */
  1806. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio4 = {
  1807. .master = &omap44xx_l4_per_hwmod,
  1808. .slave = &omap44xx_gpio4_hwmod,
  1809. .clk = "l4_div_ck",
  1810. .addr = omap44xx_gpio4_addrs,
  1811. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1812. };
  1813. /* gpio4 slave ports */
  1814. static struct omap_hwmod_ocp_if *omap44xx_gpio4_slaves[] = {
  1815. &omap44xx_l4_per__gpio4,
  1816. };
  1817. static struct omap_hwmod_opt_clk gpio4_opt_clks[] = {
  1818. { .role = "dbclk", .clk = "gpio4_dbclk" },
  1819. };
  1820. static struct omap_hwmod omap44xx_gpio4_hwmod = {
  1821. .name = "gpio4",
  1822. .class = &omap44xx_gpio_hwmod_class,
  1823. .clkdm_name = "l4_per_clkdm",
  1824. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1825. .mpu_irqs = omap44xx_gpio4_irqs,
  1826. .main_clk = "gpio4_ick",
  1827. .prcm = {
  1828. .omap4 = {
  1829. .clkctrl_offs = OMAP4_CM_L4PER_GPIO4_CLKCTRL_OFFSET,
  1830. .context_offs = OMAP4_RM_L4PER_GPIO4_CONTEXT_OFFSET,
  1831. .modulemode = MODULEMODE_HWCTRL,
  1832. },
  1833. },
  1834. .opt_clks = gpio4_opt_clks,
  1835. .opt_clks_cnt = ARRAY_SIZE(gpio4_opt_clks),
  1836. .dev_attr = &gpio_dev_attr,
  1837. .slaves = omap44xx_gpio4_slaves,
  1838. .slaves_cnt = ARRAY_SIZE(omap44xx_gpio4_slaves),
  1839. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  1840. };
  1841. /* gpio5 */
  1842. static struct omap_hwmod omap44xx_gpio5_hwmod;
  1843. static struct omap_hwmod_irq_info omap44xx_gpio5_irqs[] = {
  1844. { .irq = 33 + OMAP44XX_IRQ_GIC_START },
  1845. { .irq = -1 }
  1846. };
  1847. static struct omap_hwmod_addr_space omap44xx_gpio5_addrs[] = {
  1848. {
  1849. .pa_start = 0x4805b000,
  1850. .pa_end = 0x4805b1ff,
  1851. .flags = ADDR_TYPE_RT
  1852. },
  1853. { }
  1854. };
  1855. /* l4_per -> gpio5 */
  1856. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio5 = {
  1857. .master = &omap44xx_l4_per_hwmod,
  1858. .slave = &omap44xx_gpio5_hwmod,
  1859. .clk = "l4_div_ck",
  1860. .addr = omap44xx_gpio5_addrs,
  1861. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1862. };
  1863. /* gpio5 slave ports */
  1864. static struct omap_hwmod_ocp_if *omap44xx_gpio5_slaves[] = {
  1865. &omap44xx_l4_per__gpio5,
  1866. };
  1867. static struct omap_hwmod_opt_clk gpio5_opt_clks[] = {
  1868. { .role = "dbclk", .clk = "gpio5_dbclk" },
  1869. };
  1870. static struct omap_hwmod omap44xx_gpio5_hwmod = {
  1871. .name = "gpio5",
  1872. .class = &omap44xx_gpio_hwmod_class,
  1873. .clkdm_name = "l4_per_clkdm",
  1874. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1875. .mpu_irqs = omap44xx_gpio5_irqs,
  1876. .main_clk = "gpio5_ick",
  1877. .prcm = {
  1878. .omap4 = {
  1879. .clkctrl_offs = OMAP4_CM_L4PER_GPIO5_CLKCTRL_OFFSET,
  1880. .context_offs = OMAP4_RM_L4PER_GPIO5_CONTEXT_OFFSET,
  1881. .modulemode = MODULEMODE_HWCTRL,
  1882. },
  1883. },
  1884. .opt_clks = gpio5_opt_clks,
  1885. .opt_clks_cnt = ARRAY_SIZE(gpio5_opt_clks),
  1886. .dev_attr = &gpio_dev_attr,
  1887. .slaves = omap44xx_gpio5_slaves,
  1888. .slaves_cnt = ARRAY_SIZE(omap44xx_gpio5_slaves),
  1889. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  1890. };
  1891. /* gpio6 */
  1892. static struct omap_hwmod omap44xx_gpio6_hwmod;
  1893. static struct omap_hwmod_irq_info omap44xx_gpio6_irqs[] = {
  1894. { .irq = 34 + OMAP44XX_IRQ_GIC_START },
  1895. { .irq = -1 }
  1896. };
  1897. static struct omap_hwmod_addr_space omap44xx_gpio6_addrs[] = {
  1898. {
  1899. .pa_start = 0x4805d000,
  1900. .pa_end = 0x4805d1ff,
  1901. .flags = ADDR_TYPE_RT
  1902. },
  1903. { }
  1904. };
  1905. /* l4_per -> gpio6 */
  1906. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio6 = {
  1907. .master = &omap44xx_l4_per_hwmod,
  1908. .slave = &omap44xx_gpio6_hwmod,
  1909. .clk = "l4_div_ck",
  1910. .addr = omap44xx_gpio6_addrs,
  1911. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1912. };
  1913. /* gpio6 slave ports */
  1914. static struct omap_hwmod_ocp_if *omap44xx_gpio6_slaves[] = {
  1915. &omap44xx_l4_per__gpio6,
  1916. };
  1917. static struct omap_hwmod_opt_clk gpio6_opt_clks[] = {
  1918. { .role = "dbclk", .clk = "gpio6_dbclk" },
  1919. };
  1920. static struct omap_hwmod omap44xx_gpio6_hwmod = {
  1921. .name = "gpio6",
  1922. .class = &omap44xx_gpio_hwmod_class,
  1923. .clkdm_name = "l4_per_clkdm",
  1924. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1925. .mpu_irqs = omap44xx_gpio6_irqs,
  1926. .main_clk = "gpio6_ick",
  1927. .prcm = {
  1928. .omap4 = {
  1929. .clkctrl_offs = OMAP4_CM_L4PER_GPIO6_CLKCTRL_OFFSET,
  1930. .context_offs = OMAP4_RM_L4PER_GPIO6_CONTEXT_OFFSET,
  1931. .modulemode = MODULEMODE_HWCTRL,
  1932. },
  1933. },
  1934. .opt_clks = gpio6_opt_clks,
  1935. .opt_clks_cnt = ARRAY_SIZE(gpio6_opt_clks),
  1936. .dev_attr = &gpio_dev_attr,
  1937. .slaves = omap44xx_gpio6_slaves,
  1938. .slaves_cnt = ARRAY_SIZE(omap44xx_gpio6_slaves),
  1939. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  1940. };
  1941. /*
  1942. * 'hsi' class
  1943. * mipi high-speed synchronous serial interface (multichannel and full-duplex
  1944. * serial if)
  1945. */
  1946. static struct omap_hwmod_class_sysconfig omap44xx_hsi_sysc = {
  1947. .rev_offs = 0x0000,
  1948. .sysc_offs = 0x0010,
  1949. .syss_offs = 0x0014,
  1950. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_EMUFREE |
  1951. SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
  1952. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1953. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1954. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  1955. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  1956. .sysc_fields = &omap_hwmod_sysc_type1,
  1957. };
  1958. static struct omap_hwmod_class omap44xx_hsi_hwmod_class = {
  1959. .name = "hsi",
  1960. .sysc = &omap44xx_hsi_sysc,
  1961. };
  1962. /* hsi */
  1963. static struct omap_hwmod_irq_info omap44xx_hsi_irqs[] = {
  1964. { .name = "mpu_p1", .irq = 67 + OMAP44XX_IRQ_GIC_START },
  1965. { .name = "mpu_p2", .irq = 68 + OMAP44XX_IRQ_GIC_START },
  1966. { .name = "mpu_dma", .irq = 71 + OMAP44XX_IRQ_GIC_START },
  1967. { .irq = -1 }
  1968. };
  1969. /* hsi master ports */
  1970. static struct omap_hwmod_ocp_if *omap44xx_hsi_masters[] = {
  1971. &omap44xx_hsi__l3_main_2,
  1972. };
  1973. static struct omap_hwmod_addr_space omap44xx_hsi_addrs[] = {
  1974. {
  1975. .pa_start = 0x4a058000,
  1976. .pa_end = 0x4a05bfff,
  1977. .flags = ADDR_TYPE_RT
  1978. },
  1979. { }
  1980. };
  1981. /* l4_cfg -> hsi */
  1982. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__hsi = {
  1983. .master = &omap44xx_l4_cfg_hwmod,
  1984. .slave = &omap44xx_hsi_hwmod,
  1985. .clk = "l4_div_ck",
  1986. .addr = omap44xx_hsi_addrs,
  1987. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1988. };
  1989. /* hsi slave ports */
  1990. static struct omap_hwmod_ocp_if *omap44xx_hsi_slaves[] = {
  1991. &omap44xx_l4_cfg__hsi,
  1992. };
  1993. static struct omap_hwmod omap44xx_hsi_hwmod = {
  1994. .name = "hsi",
  1995. .class = &omap44xx_hsi_hwmod_class,
  1996. .clkdm_name = "l3_init_clkdm",
  1997. .mpu_irqs = omap44xx_hsi_irqs,
  1998. .main_clk = "hsi_fck",
  1999. .prcm = {
  2000. .omap4 = {
  2001. .clkctrl_offs = OMAP4_CM_L3INIT_HSI_CLKCTRL_OFFSET,
  2002. .context_offs = OMAP4_RM_L3INIT_HSI_CONTEXT_OFFSET,
  2003. .modulemode = MODULEMODE_HWCTRL,
  2004. },
  2005. },
  2006. .slaves = omap44xx_hsi_slaves,
  2007. .slaves_cnt = ARRAY_SIZE(omap44xx_hsi_slaves),
  2008. .masters = omap44xx_hsi_masters,
  2009. .masters_cnt = ARRAY_SIZE(omap44xx_hsi_masters),
  2010. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  2011. };
  2012. /*
  2013. * 'i2c' class
  2014. * multimaster high-speed i2c controller
  2015. */
  2016. static struct omap_hwmod_class_sysconfig omap44xx_i2c_sysc = {
  2017. .sysc_offs = 0x0010,
  2018. .syss_offs = 0x0090,
  2019. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  2020. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  2021. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  2022. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2023. SIDLE_SMART_WKUP),
  2024. .sysc_fields = &omap_hwmod_sysc_type1,
  2025. };
  2026. static struct omap_hwmod_class omap44xx_i2c_hwmod_class = {
  2027. .name = "i2c",
  2028. .sysc = &omap44xx_i2c_sysc,
  2029. .rev = OMAP_I2C_IP_VERSION_2,
  2030. .reset = &omap_i2c_reset,
  2031. };
  2032. static struct omap_i2c_dev_attr i2c_dev_attr = {
  2033. .flags = OMAP_I2C_FLAG_BUS_SHIFT_NONE,
  2034. };
  2035. /* i2c1 */
  2036. static struct omap_hwmod omap44xx_i2c1_hwmod;
  2037. static struct omap_hwmod_irq_info omap44xx_i2c1_irqs[] = {
  2038. { .irq = 56 + OMAP44XX_IRQ_GIC_START },
  2039. { .irq = -1 }
  2040. };
  2041. static struct omap_hwmod_dma_info omap44xx_i2c1_sdma_reqs[] = {
  2042. { .name = "tx", .dma_req = 26 + OMAP44XX_DMA_REQ_START },
  2043. { .name = "rx", .dma_req = 27 + OMAP44XX_DMA_REQ_START },
  2044. { .dma_req = -1 }
  2045. };
  2046. static struct omap_hwmod_addr_space omap44xx_i2c1_addrs[] = {
  2047. {
  2048. .pa_start = 0x48070000,
  2049. .pa_end = 0x480700ff,
  2050. .flags = ADDR_TYPE_RT
  2051. },
  2052. { }
  2053. };
  2054. /* l4_per -> i2c1 */
  2055. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c1 = {
  2056. .master = &omap44xx_l4_per_hwmod,
  2057. .slave = &omap44xx_i2c1_hwmod,
  2058. .clk = "l4_div_ck",
  2059. .addr = omap44xx_i2c1_addrs,
  2060. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2061. };
  2062. /* i2c1 slave ports */
  2063. static struct omap_hwmod_ocp_if *omap44xx_i2c1_slaves[] = {
  2064. &omap44xx_l4_per__i2c1,
  2065. };
  2066. static struct omap_hwmod omap44xx_i2c1_hwmod = {
  2067. .name = "i2c1",
  2068. .class = &omap44xx_i2c_hwmod_class,
  2069. .clkdm_name = "l4_per_clkdm",
  2070. .flags = HWMOD_16BIT_REG,
  2071. .mpu_irqs = omap44xx_i2c1_irqs,
  2072. .sdma_reqs = omap44xx_i2c1_sdma_reqs,
  2073. .main_clk = "i2c1_fck",
  2074. .prcm = {
  2075. .omap4 = {
  2076. .clkctrl_offs = OMAP4_CM_L4PER_I2C1_CLKCTRL_OFFSET,
  2077. .context_offs = OMAP4_RM_L4PER_I2C1_CONTEXT_OFFSET,
  2078. .modulemode = MODULEMODE_SWCTRL,
  2079. },
  2080. },
  2081. .slaves = omap44xx_i2c1_slaves,
  2082. .slaves_cnt = ARRAY_SIZE(omap44xx_i2c1_slaves),
  2083. .dev_attr = &i2c_dev_attr,
  2084. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  2085. };
  2086. /* i2c2 */
  2087. static struct omap_hwmod omap44xx_i2c2_hwmod;
  2088. static struct omap_hwmod_irq_info omap44xx_i2c2_irqs[] = {
  2089. { .irq = 57 + OMAP44XX_IRQ_GIC_START },
  2090. { .irq = -1 }
  2091. };
  2092. static struct omap_hwmod_dma_info omap44xx_i2c2_sdma_reqs[] = {
  2093. { .name = "tx", .dma_req = 28 + OMAP44XX_DMA_REQ_START },
  2094. { .name = "rx", .dma_req = 29 + OMAP44XX_DMA_REQ_START },
  2095. { .dma_req = -1 }
  2096. };
  2097. static struct omap_hwmod_addr_space omap44xx_i2c2_addrs[] = {
  2098. {
  2099. .pa_start = 0x48072000,
  2100. .pa_end = 0x480720ff,
  2101. .flags = ADDR_TYPE_RT
  2102. },
  2103. { }
  2104. };
  2105. /* l4_per -> i2c2 */
  2106. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c2 = {
  2107. .master = &omap44xx_l4_per_hwmod,
  2108. .slave = &omap44xx_i2c2_hwmod,
  2109. .clk = "l4_div_ck",
  2110. .addr = omap44xx_i2c2_addrs,
  2111. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2112. };
  2113. /* i2c2 slave ports */
  2114. static struct omap_hwmod_ocp_if *omap44xx_i2c2_slaves[] = {
  2115. &omap44xx_l4_per__i2c2,
  2116. };
  2117. static struct omap_hwmod omap44xx_i2c2_hwmod = {
  2118. .name = "i2c2",
  2119. .class = &omap44xx_i2c_hwmod_class,
  2120. .clkdm_name = "l4_per_clkdm",
  2121. .flags = HWMOD_16BIT_REG,
  2122. .mpu_irqs = omap44xx_i2c2_irqs,
  2123. .sdma_reqs = omap44xx_i2c2_sdma_reqs,
  2124. .main_clk = "i2c2_fck",
  2125. .prcm = {
  2126. .omap4 = {
  2127. .clkctrl_offs = OMAP4_CM_L4PER_I2C2_CLKCTRL_OFFSET,
  2128. .context_offs = OMAP4_RM_L4PER_I2C2_CONTEXT_OFFSET,
  2129. .modulemode = MODULEMODE_SWCTRL,
  2130. },
  2131. },
  2132. .slaves = omap44xx_i2c2_slaves,
  2133. .slaves_cnt = ARRAY_SIZE(omap44xx_i2c2_slaves),
  2134. .dev_attr = &i2c_dev_attr,
  2135. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  2136. };
  2137. /* i2c3 */
  2138. static struct omap_hwmod omap44xx_i2c3_hwmod;
  2139. static struct omap_hwmod_irq_info omap44xx_i2c3_irqs[] = {
  2140. { .irq = 61 + OMAP44XX_IRQ_GIC_START },
  2141. { .irq = -1 }
  2142. };
  2143. static struct omap_hwmod_dma_info omap44xx_i2c3_sdma_reqs[] = {
  2144. { .name = "tx", .dma_req = 24 + OMAP44XX_DMA_REQ_START },
  2145. { .name = "rx", .dma_req = 25 + OMAP44XX_DMA_REQ_START },
  2146. { .dma_req = -1 }
  2147. };
  2148. static struct omap_hwmod_addr_space omap44xx_i2c3_addrs[] = {
  2149. {
  2150. .pa_start = 0x48060000,
  2151. .pa_end = 0x480600ff,
  2152. .flags = ADDR_TYPE_RT
  2153. },
  2154. { }
  2155. };
  2156. /* l4_per -> i2c3 */
  2157. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c3 = {
  2158. .master = &omap44xx_l4_per_hwmod,
  2159. .slave = &omap44xx_i2c3_hwmod,
  2160. .clk = "l4_div_ck",
  2161. .addr = omap44xx_i2c3_addrs,
  2162. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2163. };
  2164. /* i2c3 slave ports */
  2165. static struct omap_hwmod_ocp_if *omap44xx_i2c3_slaves[] = {
  2166. &omap44xx_l4_per__i2c3,
  2167. };
  2168. static struct omap_hwmod omap44xx_i2c3_hwmod = {
  2169. .name = "i2c3",
  2170. .class = &omap44xx_i2c_hwmod_class,
  2171. .clkdm_name = "l4_per_clkdm",
  2172. .flags = HWMOD_16BIT_REG,
  2173. .mpu_irqs = omap44xx_i2c3_irqs,
  2174. .sdma_reqs = omap44xx_i2c3_sdma_reqs,
  2175. .main_clk = "i2c3_fck",
  2176. .prcm = {
  2177. .omap4 = {
  2178. .clkctrl_offs = OMAP4_CM_L4PER_I2C3_CLKCTRL_OFFSET,
  2179. .context_offs = OMAP4_RM_L4PER_I2C3_CONTEXT_OFFSET,
  2180. .modulemode = MODULEMODE_SWCTRL,
  2181. },
  2182. },
  2183. .slaves = omap44xx_i2c3_slaves,
  2184. .slaves_cnt = ARRAY_SIZE(omap44xx_i2c3_slaves),
  2185. .dev_attr = &i2c_dev_attr,
  2186. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  2187. };
  2188. /* i2c4 */
  2189. static struct omap_hwmod omap44xx_i2c4_hwmod;
  2190. static struct omap_hwmod_irq_info omap44xx_i2c4_irqs[] = {
  2191. { .irq = 62 + OMAP44XX_IRQ_GIC_START },
  2192. { .irq = -1 }
  2193. };
  2194. static struct omap_hwmod_dma_info omap44xx_i2c4_sdma_reqs[] = {
  2195. { .name = "tx", .dma_req = 123 + OMAP44XX_DMA_REQ_START },
  2196. { .name = "rx", .dma_req = 124 + OMAP44XX_DMA_REQ_START },
  2197. { .dma_req = -1 }
  2198. };
  2199. static struct omap_hwmod_addr_space omap44xx_i2c4_addrs[] = {
  2200. {
  2201. .pa_start = 0x48350000,
  2202. .pa_end = 0x483500ff,
  2203. .flags = ADDR_TYPE_RT
  2204. },
  2205. { }
  2206. };
  2207. /* l4_per -> i2c4 */
  2208. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c4 = {
  2209. .master = &omap44xx_l4_per_hwmod,
  2210. .slave = &omap44xx_i2c4_hwmod,
  2211. .clk = "l4_div_ck",
  2212. .addr = omap44xx_i2c4_addrs,
  2213. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2214. };
  2215. /* i2c4 slave ports */
  2216. static struct omap_hwmod_ocp_if *omap44xx_i2c4_slaves[] = {
  2217. &omap44xx_l4_per__i2c4,
  2218. };
  2219. static struct omap_hwmod omap44xx_i2c4_hwmod = {
  2220. .name = "i2c4",
  2221. .class = &omap44xx_i2c_hwmod_class,
  2222. .clkdm_name = "l4_per_clkdm",
  2223. .flags = HWMOD_16BIT_REG,
  2224. .mpu_irqs = omap44xx_i2c4_irqs,
  2225. .sdma_reqs = omap44xx_i2c4_sdma_reqs,
  2226. .main_clk = "i2c4_fck",
  2227. .prcm = {
  2228. .omap4 = {
  2229. .clkctrl_offs = OMAP4_CM_L4PER_I2C4_CLKCTRL_OFFSET,
  2230. .context_offs = OMAP4_RM_L4PER_I2C4_CONTEXT_OFFSET,
  2231. .modulemode = MODULEMODE_SWCTRL,
  2232. },
  2233. },
  2234. .slaves = omap44xx_i2c4_slaves,
  2235. .slaves_cnt = ARRAY_SIZE(omap44xx_i2c4_slaves),
  2236. .dev_attr = &i2c_dev_attr,
  2237. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  2238. };
  2239. /*
  2240. * 'ipu' class
  2241. * imaging processor unit
  2242. */
  2243. static struct omap_hwmod_class omap44xx_ipu_hwmod_class = {
  2244. .name = "ipu",
  2245. };
  2246. /* ipu */
  2247. static struct omap_hwmod_irq_info omap44xx_ipu_irqs[] = {
  2248. { .irq = 100 + OMAP44XX_IRQ_GIC_START },
  2249. { .irq = -1 }
  2250. };
  2251. static struct omap_hwmod_rst_info omap44xx_ipu_c0_resets[] = {
  2252. { .name = "cpu0", .rst_shift = 0 },
  2253. };
  2254. static struct omap_hwmod_rst_info omap44xx_ipu_c1_resets[] = {
  2255. { .name = "cpu1", .rst_shift = 1 },
  2256. };
  2257. static struct omap_hwmod_rst_info omap44xx_ipu_resets[] = {
  2258. { .name = "mmu_cache", .rst_shift = 2 },
  2259. };
  2260. /* ipu master ports */
  2261. static struct omap_hwmod_ocp_if *omap44xx_ipu_masters[] = {
  2262. &omap44xx_ipu__l3_main_2,
  2263. };
  2264. /* l3_main_2 -> ipu */
  2265. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__ipu = {
  2266. .master = &omap44xx_l3_main_2_hwmod,
  2267. .slave = &omap44xx_ipu_hwmod,
  2268. .clk = "l3_div_ck",
  2269. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2270. };
  2271. /* ipu slave ports */
  2272. static struct omap_hwmod_ocp_if *omap44xx_ipu_slaves[] = {
  2273. &omap44xx_l3_main_2__ipu,
  2274. };
  2275. /* Pseudo hwmod for reset control purpose only */
  2276. static struct omap_hwmod omap44xx_ipu_c0_hwmod = {
  2277. .name = "ipu_c0",
  2278. .class = &omap44xx_ipu_hwmod_class,
  2279. .clkdm_name = "ducati_clkdm",
  2280. .flags = HWMOD_INIT_NO_RESET,
  2281. .rst_lines = omap44xx_ipu_c0_resets,
  2282. .rst_lines_cnt = ARRAY_SIZE(omap44xx_ipu_c0_resets),
  2283. .prcm = {
  2284. .omap4 = {
  2285. .rstctrl_offs = OMAP4_RM_DUCATI_RSTCTRL_OFFSET,
  2286. },
  2287. },
  2288. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  2289. };
  2290. /* Pseudo hwmod for reset control purpose only */
  2291. static struct omap_hwmod omap44xx_ipu_c1_hwmod = {
  2292. .name = "ipu_c1",
  2293. .class = &omap44xx_ipu_hwmod_class,
  2294. .clkdm_name = "ducati_clkdm",
  2295. .flags = HWMOD_INIT_NO_RESET,
  2296. .rst_lines = omap44xx_ipu_c1_resets,
  2297. .rst_lines_cnt = ARRAY_SIZE(omap44xx_ipu_c1_resets),
  2298. .prcm = {
  2299. .omap4 = {
  2300. .rstctrl_offs = OMAP4_RM_DUCATI_RSTCTRL_OFFSET,
  2301. },
  2302. },
  2303. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  2304. };
  2305. static struct omap_hwmod omap44xx_ipu_hwmod = {
  2306. .name = "ipu",
  2307. .class = &omap44xx_ipu_hwmod_class,
  2308. .clkdm_name = "ducati_clkdm",
  2309. .mpu_irqs = omap44xx_ipu_irqs,
  2310. .rst_lines = omap44xx_ipu_resets,
  2311. .rst_lines_cnt = ARRAY_SIZE(omap44xx_ipu_resets),
  2312. .main_clk = "ipu_fck",
  2313. .prcm = {
  2314. .omap4 = {
  2315. .clkctrl_offs = OMAP4_CM_DUCATI_DUCATI_CLKCTRL_OFFSET,
  2316. .rstctrl_offs = OMAP4_RM_DUCATI_RSTCTRL_OFFSET,
  2317. .context_offs = OMAP4_RM_DUCATI_DUCATI_CONTEXT_OFFSET,
  2318. .modulemode = MODULEMODE_HWCTRL,
  2319. },
  2320. },
  2321. .slaves = omap44xx_ipu_slaves,
  2322. .slaves_cnt = ARRAY_SIZE(omap44xx_ipu_slaves),
  2323. .masters = omap44xx_ipu_masters,
  2324. .masters_cnt = ARRAY_SIZE(omap44xx_ipu_masters),
  2325. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  2326. };
  2327. /*
  2328. * 'iss' class
  2329. * external images sensor pixel data processor
  2330. */
  2331. static struct omap_hwmod_class_sysconfig omap44xx_iss_sysc = {
  2332. .rev_offs = 0x0000,
  2333. .sysc_offs = 0x0010,
  2334. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_RESET_STATUS |
  2335. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  2336. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2337. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  2338. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  2339. .sysc_fields = &omap_hwmod_sysc_type2,
  2340. };
  2341. static struct omap_hwmod_class omap44xx_iss_hwmod_class = {
  2342. .name = "iss",
  2343. .sysc = &omap44xx_iss_sysc,
  2344. };
  2345. /* iss */
  2346. static struct omap_hwmod_irq_info omap44xx_iss_irqs[] = {
  2347. { .irq = 24 + OMAP44XX_IRQ_GIC_START },
  2348. { .irq = -1 }
  2349. };
  2350. static struct omap_hwmod_dma_info omap44xx_iss_sdma_reqs[] = {
  2351. { .name = "1", .dma_req = 8 + OMAP44XX_DMA_REQ_START },
  2352. { .name = "2", .dma_req = 9 + OMAP44XX_DMA_REQ_START },
  2353. { .name = "3", .dma_req = 11 + OMAP44XX_DMA_REQ_START },
  2354. { .name = "4", .dma_req = 12 + OMAP44XX_DMA_REQ_START },
  2355. { .dma_req = -1 }
  2356. };
  2357. /* iss master ports */
  2358. static struct omap_hwmod_ocp_if *omap44xx_iss_masters[] = {
  2359. &omap44xx_iss__l3_main_2,
  2360. };
  2361. static struct omap_hwmod_addr_space omap44xx_iss_addrs[] = {
  2362. {
  2363. .pa_start = 0x52000000,
  2364. .pa_end = 0x520000ff,
  2365. .flags = ADDR_TYPE_RT
  2366. },
  2367. { }
  2368. };
  2369. /* l3_main_2 -> iss */
  2370. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__iss = {
  2371. .master = &omap44xx_l3_main_2_hwmod,
  2372. .slave = &omap44xx_iss_hwmod,
  2373. .clk = "l3_div_ck",
  2374. .addr = omap44xx_iss_addrs,
  2375. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2376. };
  2377. /* iss slave ports */
  2378. static struct omap_hwmod_ocp_if *omap44xx_iss_slaves[] = {
  2379. &omap44xx_l3_main_2__iss,
  2380. };
  2381. static struct omap_hwmod_opt_clk iss_opt_clks[] = {
  2382. { .role = "ctrlclk", .clk = "iss_ctrlclk" },
  2383. };
  2384. static struct omap_hwmod omap44xx_iss_hwmod = {
  2385. .name = "iss",
  2386. .class = &omap44xx_iss_hwmod_class,
  2387. .clkdm_name = "iss_clkdm",
  2388. .mpu_irqs = omap44xx_iss_irqs,
  2389. .sdma_reqs = omap44xx_iss_sdma_reqs,
  2390. .main_clk = "iss_fck",
  2391. .prcm = {
  2392. .omap4 = {
  2393. .clkctrl_offs = OMAP4_CM_CAM_ISS_CLKCTRL_OFFSET,
  2394. .context_offs = OMAP4_RM_CAM_ISS_CONTEXT_OFFSET,
  2395. .modulemode = MODULEMODE_SWCTRL,
  2396. },
  2397. },
  2398. .opt_clks = iss_opt_clks,
  2399. .opt_clks_cnt = ARRAY_SIZE(iss_opt_clks),
  2400. .slaves = omap44xx_iss_slaves,
  2401. .slaves_cnt = ARRAY_SIZE(omap44xx_iss_slaves),
  2402. .masters = omap44xx_iss_masters,
  2403. .masters_cnt = ARRAY_SIZE(omap44xx_iss_masters),
  2404. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  2405. };
  2406. /*
  2407. * 'iva' class
  2408. * multi-standard video encoder/decoder hardware accelerator
  2409. */
  2410. static struct omap_hwmod_class omap44xx_iva_hwmod_class = {
  2411. .name = "iva",
  2412. };
  2413. /* iva */
  2414. static struct omap_hwmod_irq_info omap44xx_iva_irqs[] = {
  2415. { .name = "sync_1", .irq = 103 + OMAP44XX_IRQ_GIC_START },
  2416. { .name = "sync_0", .irq = 104 + OMAP44XX_IRQ_GIC_START },
  2417. { .name = "mailbox_0", .irq = 107 + OMAP44XX_IRQ_GIC_START },
  2418. { .irq = -1 }
  2419. };
  2420. static struct omap_hwmod_rst_info omap44xx_iva_resets[] = {
  2421. { .name = "logic", .rst_shift = 2 },
  2422. };
  2423. static struct omap_hwmod_rst_info omap44xx_iva_seq0_resets[] = {
  2424. { .name = "seq0", .rst_shift = 0 },
  2425. };
  2426. static struct omap_hwmod_rst_info omap44xx_iva_seq1_resets[] = {
  2427. { .name = "seq1", .rst_shift = 1 },
  2428. };
  2429. /* iva master ports */
  2430. static struct omap_hwmod_ocp_if *omap44xx_iva_masters[] = {
  2431. &omap44xx_iva__l3_main_2,
  2432. &omap44xx_iva__l3_instr,
  2433. };
  2434. static struct omap_hwmod_addr_space omap44xx_iva_addrs[] = {
  2435. {
  2436. .pa_start = 0x5a000000,
  2437. .pa_end = 0x5a07ffff,
  2438. .flags = ADDR_TYPE_RT
  2439. },
  2440. { }
  2441. };
  2442. /* l3_main_2 -> iva */
  2443. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__iva = {
  2444. .master = &omap44xx_l3_main_2_hwmod,
  2445. .slave = &omap44xx_iva_hwmod,
  2446. .clk = "l3_div_ck",
  2447. .addr = omap44xx_iva_addrs,
  2448. .user = OCP_USER_MPU,
  2449. };
  2450. /* iva slave ports */
  2451. static struct omap_hwmod_ocp_if *omap44xx_iva_slaves[] = {
  2452. &omap44xx_dsp__iva,
  2453. &omap44xx_l3_main_2__iva,
  2454. };
  2455. /* Pseudo hwmod for reset control purpose only */
  2456. static struct omap_hwmod omap44xx_iva_seq0_hwmod = {
  2457. .name = "iva_seq0",
  2458. .class = &omap44xx_iva_hwmod_class,
  2459. .clkdm_name = "ivahd_clkdm",
  2460. .flags = HWMOD_INIT_NO_RESET,
  2461. .rst_lines = omap44xx_iva_seq0_resets,
  2462. .rst_lines_cnt = ARRAY_SIZE(omap44xx_iva_seq0_resets),
  2463. .prcm = {
  2464. .omap4 = {
  2465. .rstctrl_offs = OMAP4_RM_IVAHD_RSTCTRL_OFFSET,
  2466. },
  2467. },
  2468. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  2469. };
  2470. /* Pseudo hwmod for reset control purpose only */
  2471. static struct omap_hwmod omap44xx_iva_seq1_hwmod = {
  2472. .name = "iva_seq1",
  2473. .class = &omap44xx_iva_hwmod_class,
  2474. .clkdm_name = "ivahd_clkdm",
  2475. .flags = HWMOD_INIT_NO_RESET,
  2476. .rst_lines = omap44xx_iva_seq1_resets,
  2477. .rst_lines_cnt = ARRAY_SIZE(omap44xx_iva_seq1_resets),
  2478. .prcm = {
  2479. .omap4 = {
  2480. .rstctrl_offs = OMAP4_RM_IVAHD_RSTCTRL_OFFSET,
  2481. },
  2482. },
  2483. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  2484. };
  2485. static struct omap_hwmod omap44xx_iva_hwmod = {
  2486. .name = "iva",
  2487. .class = &omap44xx_iva_hwmod_class,
  2488. .clkdm_name = "ivahd_clkdm",
  2489. .mpu_irqs = omap44xx_iva_irqs,
  2490. .rst_lines = omap44xx_iva_resets,
  2491. .rst_lines_cnt = ARRAY_SIZE(omap44xx_iva_resets),
  2492. .main_clk = "iva_fck",
  2493. .prcm = {
  2494. .omap4 = {
  2495. .clkctrl_offs = OMAP4_CM_IVAHD_IVAHD_CLKCTRL_OFFSET,
  2496. .rstctrl_offs = OMAP4_RM_IVAHD_RSTCTRL_OFFSET,
  2497. .context_offs = OMAP4_RM_IVAHD_IVAHD_CONTEXT_OFFSET,
  2498. .modulemode = MODULEMODE_HWCTRL,
  2499. },
  2500. },
  2501. .slaves = omap44xx_iva_slaves,
  2502. .slaves_cnt = ARRAY_SIZE(omap44xx_iva_slaves),
  2503. .masters = omap44xx_iva_masters,
  2504. .masters_cnt = ARRAY_SIZE(omap44xx_iva_masters),
  2505. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  2506. };
  2507. /*
  2508. * 'kbd' class
  2509. * keyboard controller
  2510. */
  2511. static struct omap_hwmod_class_sysconfig omap44xx_kbd_sysc = {
  2512. .rev_offs = 0x0000,
  2513. .sysc_offs = 0x0010,
  2514. .syss_offs = 0x0014,
  2515. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  2516. SYSC_HAS_EMUFREE | SYSC_HAS_ENAWAKEUP |
  2517. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  2518. SYSS_HAS_RESET_STATUS),
  2519. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  2520. .sysc_fields = &omap_hwmod_sysc_type1,
  2521. };
  2522. static struct omap_hwmod_class omap44xx_kbd_hwmod_class = {
  2523. .name = "kbd",
  2524. .sysc = &omap44xx_kbd_sysc,
  2525. };
  2526. /* kbd */
  2527. static struct omap_hwmod omap44xx_kbd_hwmod;
  2528. static struct omap_hwmod_irq_info omap44xx_kbd_irqs[] = {
  2529. { .irq = 120 + OMAP44XX_IRQ_GIC_START },
  2530. { .irq = -1 }
  2531. };
  2532. static struct omap_hwmod_addr_space omap44xx_kbd_addrs[] = {
  2533. {
  2534. .pa_start = 0x4a31c000,
  2535. .pa_end = 0x4a31c07f,
  2536. .flags = ADDR_TYPE_RT
  2537. },
  2538. { }
  2539. };
  2540. /* l4_wkup -> kbd */
  2541. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__kbd = {
  2542. .master = &omap44xx_l4_wkup_hwmod,
  2543. .slave = &omap44xx_kbd_hwmod,
  2544. .clk = "l4_wkup_clk_mux_ck",
  2545. .addr = omap44xx_kbd_addrs,
  2546. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2547. };
  2548. /* kbd slave ports */
  2549. static struct omap_hwmod_ocp_if *omap44xx_kbd_slaves[] = {
  2550. &omap44xx_l4_wkup__kbd,
  2551. };
  2552. static struct omap_hwmod omap44xx_kbd_hwmod = {
  2553. .name = "kbd",
  2554. .class = &omap44xx_kbd_hwmod_class,
  2555. .clkdm_name = "l4_wkup_clkdm",
  2556. .mpu_irqs = omap44xx_kbd_irqs,
  2557. .main_clk = "kbd_fck",
  2558. .prcm = {
  2559. .omap4 = {
  2560. .clkctrl_offs = OMAP4_CM_WKUP_KEYBOARD_CLKCTRL_OFFSET,
  2561. .context_offs = OMAP4_RM_WKUP_KEYBOARD_CONTEXT_OFFSET,
  2562. .modulemode = MODULEMODE_SWCTRL,
  2563. },
  2564. },
  2565. .slaves = omap44xx_kbd_slaves,
  2566. .slaves_cnt = ARRAY_SIZE(omap44xx_kbd_slaves),
  2567. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  2568. };
  2569. /*
  2570. * 'mailbox' class
  2571. * mailbox module allowing communication between the on-chip processors using a
  2572. * queued mailbox-interrupt mechanism.
  2573. */
  2574. static struct omap_hwmod_class_sysconfig omap44xx_mailbox_sysc = {
  2575. .rev_offs = 0x0000,
  2576. .sysc_offs = 0x0010,
  2577. .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  2578. SYSC_HAS_SOFTRESET),
  2579. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  2580. .sysc_fields = &omap_hwmod_sysc_type2,
  2581. };
  2582. static struct omap_hwmod_class omap44xx_mailbox_hwmod_class = {
  2583. .name = "mailbox",
  2584. .sysc = &omap44xx_mailbox_sysc,
  2585. };
  2586. /* mailbox */
  2587. static struct omap_hwmod omap44xx_mailbox_hwmod;
  2588. static struct omap_hwmod_irq_info omap44xx_mailbox_irqs[] = {
  2589. { .irq = 26 + OMAP44XX_IRQ_GIC_START },
  2590. { .irq = -1 }
  2591. };
  2592. static struct omap_hwmod_addr_space omap44xx_mailbox_addrs[] = {
  2593. {
  2594. .pa_start = 0x4a0f4000,
  2595. .pa_end = 0x4a0f41ff,
  2596. .flags = ADDR_TYPE_RT
  2597. },
  2598. { }
  2599. };
  2600. /* l4_cfg -> mailbox */
  2601. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__mailbox = {
  2602. .master = &omap44xx_l4_cfg_hwmod,
  2603. .slave = &omap44xx_mailbox_hwmod,
  2604. .clk = "l4_div_ck",
  2605. .addr = omap44xx_mailbox_addrs,
  2606. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2607. };
  2608. /* mailbox slave ports */
  2609. static struct omap_hwmod_ocp_if *omap44xx_mailbox_slaves[] = {
  2610. &omap44xx_l4_cfg__mailbox,
  2611. };
  2612. static struct omap_hwmod omap44xx_mailbox_hwmod = {
  2613. .name = "mailbox",
  2614. .class = &omap44xx_mailbox_hwmod_class,
  2615. .clkdm_name = "l4_cfg_clkdm",
  2616. .mpu_irqs = omap44xx_mailbox_irqs,
  2617. .prcm = {
  2618. .omap4 = {
  2619. .clkctrl_offs = OMAP4_CM_L4CFG_MAILBOX_CLKCTRL_OFFSET,
  2620. .context_offs = OMAP4_RM_L4CFG_MAILBOX_CONTEXT_OFFSET,
  2621. },
  2622. },
  2623. .slaves = omap44xx_mailbox_slaves,
  2624. .slaves_cnt = ARRAY_SIZE(omap44xx_mailbox_slaves),
  2625. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  2626. };
  2627. /*
  2628. * 'mcbsp' class
  2629. * multi channel buffered serial port controller
  2630. */
  2631. static struct omap_hwmod_class_sysconfig omap44xx_mcbsp_sysc = {
  2632. .sysc_offs = 0x008c,
  2633. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_ENAWAKEUP |
  2634. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  2635. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  2636. .sysc_fields = &omap_hwmod_sysc_type1,
  2637. };
  2638. static struct omap_hwmod_class omap44xx_mcbsp_hwmod_class = {
  2639. .name = "mcbsp",
  2640. .sysc = &omap44xx_mcbsp_sysc,
  2641. .rev = MCBSP_CONFIG_TYPE4,
  2642. };
  2643. /* mcbsp1 */
  2644. static struct omap_hwmod omap44xx_mcbsp1_hwmod;
  2645. static struct omap_hwmod_irq_info omap44xx_mcbsp1_irqs[] = {
  2646. { .irq = 17 + OMAP44XX_IRQ_GIC_START },
  2647. { .irq = -1 }
  2648. };
  2649. static struct omap_hwmod_dma_info omap44xx_mcbsp1_sdma_reqs[] = {
  2650. { .name = "tx", .dma_req = 32 + OMAP44XX_DMA_REQ_START },
  2651. { .name = "rx", .dma_req = 33 + OMAP44XX_DMA_REQ_START },
  2652. { .dma_req = -1 }
  2653. };
  2654. static struct omap_hwmod_addr_space omap44xx_mcbsp1_addrs[] = {
  2655. {
  2656. .name = "mpu",
  2657. .pa_start = 0x40122000,
  2658. .pa_end = 0x401220ff,
  2659. .flags = ADDR_TYPE_RT
  2660. },
  2661. { }
  2662. };
  2663. /* l4_abe -> mcbsp1 */
  2664. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp1 = {
  2665. .master = &omap44xx_l4_abe_hwmod,
  2666. .slave = &omap44xx_mcbsp1_hwmod,
  2667. .clk = "ocp_abe_iclk",
  2668. .addr = omap44xx_mcbsp1_addrs,
  2669. .user = OCP_USER_MPU,
  2670. };
  2671. static struct omap_hwmod_addr_space omap44xx_mcbsp1_dma_addrs[] = {
  2672. {
  2673. .name = "dma",
  2674. .pa_start = 0x49022000,
  2675. .pa_end = 0x490220ff,
  2676. .flags = ADDR_TYPE_RT
  2677. },
  2678. { }
  2679. };
  2680. /* l4_abe -> mcbsp1 (dma) */
  2681. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp1_dma = {
  2682. .master = &omap44xx_l4_abe_hwmod,
  2683. .slave = &omap44xx_mcbsp1_hwmod,
  2684. .clk = "ocp_abe_iclk",
  2685. .addr = omap44xx_mcbsp1_dma_addrs,
  2686. .user = OCP_USER_SDMA,
  2687. };
  2688. /* mcbsp1 slave ports */
  2689. static struct omap_hwmod_ocp_if *omap44xx_mcbsp1_slaves[] = {
  2690. &omap44xx_l4_abe__mcbsp1,
  2691. &omap44xx_l4_abe__mcbsp1_dma,
  2692. };
  2693. static struct omap_hwmod omap44xx_mcbsp1_hwmod = {
  2694. .name = "mcbsp1",
  2695. .class = &omap44xx_mcbsp_hwmod_class,
  2696. .clkdm_name = "abe_clkdm",
  2697. .mpu_irqs = omap44xx_mcbsp1_irqs,
  2698. .sdma_reqs = omap44xx_mcbsp1_sdma_reqs,
  2699. .main_clk = "mcbsp1_fck",
  2700. .prcm = {
  2701. .omap4 = {
  2702. .clkctrl_offs = OMAP4_CM1_ABE_MCBSP1_CLKCTRL_OFFSET,
  2703. .context_offs = OMAP4_RM_ABE_MCBSP1_CONTEXT_OFFSET,
  2704. .modulemode = MODULEMODE_SWCTRL,
  2705. },
  2706. },
  2707. .slaves = omap44xx_mcbsp1_slaves,
  2708. .slaves_cnt = ARRAY_SIZE(omap44xx_mcbsp1_slaves),
  2709. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  2710. };
  2711. /* mcbsp2 */
  2712. static struct omap_hwmod omap44xx_mcbsp2_hwmod;
  2713. static struct omap_hwmod_irq_info omap44xx_mcbsp2_irqs[] = {
  2714. { .irq = 22 + OMAP44XX_IRQ_GIC_START },
  2715. { .irq = -1 }
  2716. };
  2717. static struct omap_hwmod_dma_info omap44xx_mcbsp2_sdma_reqs[] = {
  2718. { .name = "tx", .dma_req = 16 + OMAP44XX_DMA_REQ_START },
  2719. { .name = "rx", .dma_req = 17 + OMAP44XX_DMA_REQ_START },
  2720. { .dma_req = -1 }
  2721. };
  2722. static struct omap_hwmod_addr_space omap44xx_mcbsp2_addrs[] = {
  2723. {
  2724. .name = "mpu",
  2725. .pa_start = 0x40124000,
  2726. .pa_end = 0x401240ff,
  2727. .flags = ADDR_TYPE_RT
  2728. },
  2729. { }
  2730. };
  2731. /* l4_abe -> mcbsp2 */
  2732. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp2 = {
  2733. .master = &omap44xx_l4_abe_hwmod,
  2734. .slave = &omap44xx_mcbsp2_hwmod,
  2735. .clk = "ocp_abe_iclk",
  2736. .addr = omap44xx_mcbsp2_addrs,
  2737. .user = OCP_USER_MPU,
  2738. };
  2739. static struct omap_hwmod_addr_space omap44xx_mcbsp2_dma_addrs[] = {
  2740. {
  2741. .name = "dma",
  2742. .pa_start = 0x49024000,
  2743. .pa_end = 0x490240ff,
  2744. .flags = ADDR_TYPE_RT
  2745. },
  2746. { }
  2747. };
  2748. /* l4_abe -> mcbsp2 (dma) */
  2749. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp2_dma = {
  2750. .master = &omap44xx_l4_abe_hwmod,
  2751. .slave = &omap44xx_mcbsp2_hwmod,
  2752. .clk = "ocp_abe_iclk",
  2753. .addr = omap44xx_mcbsp2_dma_addrs,
  2754. .user = OCP_USER_SDMA,
  2755. };
  2756. /* mcbsp2 slave ports */
  2757. static struct omap_hwmod_ocp_if *omap44xx_mcbsp2_slaves[] = {
  2758. &omap44xx_l4_abe__mcbsp2,
  2759. &omap44xx_l4_abe__mcbsp2_dma,
  2760. };
  2761. static struct omap_hwmod omap44xx_mcbsp2_hwmod = {
  2762. .name = "mcbsp2",
  2763. .class = &omap44xx_mcbsp_hwmod_class,
  2764. .clkdm_name = "abe_clkdm",
  2765. .mpu_irqs = omap44xx_mcbsp2_irqs,
  2766. .sdma_reqs = omap44xx_mcbsp2_sdma_reqs,
  2767. .main_clk = "mcbsp2_fck",
  2768. .prcm = {
  2769. .omap4 = {
  2770. .clkctrl_offs = OMAP4_CM1_ABE_MCBSP2_CLKCTRL_OFFSET,
  2771. .context_offs = OMAP4_RM_ABE_MCBSP2_CONTEXT_OFFSET,
  2772. .modulemode = MODULEMODE_SWCTRL,
  2773. },
  2774. },
  2775. .slaves = omap44xx_mcbsp2_slaves,
  2776. .slaves_cnt = ARRAY_SIZE(omap44xx_mcbsp2_slaves),
  2777. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  2778. };
  2779. /* mcbsp3 */
  2780. static struct omap_hwmod omap44xx_mcbsp3_hwmod;
  2781. static struct omap_hwmod_irq_info omap44xx_mcbsp3_irqs[] = {
  2782. { .irq = 23 + OMAP44XX_IRQ_GIC_START },
  2783. { .irq = -1 }
  2784. };
  2785. static struct omap_hwmod_dma_info omap44xx_mcbsp3_sdma_reqs[] = {
  2786. { .name = "tx", .dma_req = 18 + OMAP44XX_DMA_REQ_START },
  2787. { .name = "rx", .dma_req = 19 + OMAP44XX_DMA_REQ_START },
  2788. { .dma_req = -1 }
  2789. };
  2790. static struct omap_hwmod_addr_space omap44xx_mcbsp3_addrs[] = {
  2791. {
  2792. .name = "mpu",
  2793. .pa_start = 0x40126000,
  2794. .pa_end = 0x401260ff,
  2795. .flags = ADDR_TYPE_RT
  2796. },
  2797. { }
  2798. };
  2799. /* l4_abe -> mcbsp3 */
  2800. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp3 = {
  2801. .master = &omap44xx_l4_abe_hwmod,
  2802. .slave = &omap44xx_mcbsp3_hwmod,
  2803. .clk = "ocp_abe_iclk",
  2804. .addr = omap44xx_mcbsp3_addrs,
  2805. .user = OCP_USER_MPU,
  2806. };
  2807. static struct omap_hwmod_addr_space omap44xx_mcbsp3_dma_addrs[] = {
  2808. {
  2809. .name = "dma",
  2810. .pa_start = 0x49026000,
  2811. .pa_end = 0x490260ff,
  2812. .flags = ADDR_TYPE_RT
  2813. },
  2814. { }
  2815. };
  2816. /* l4_abe -> mcbsp3 (dma) */
  2817. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp3_dma = {
  2818. .master = &omap44xx_l4_abe_hwmod,
  2819. .slave = &omap44xx_mcbsp3_hwmod,
  2820. .clk = "ocp_abe_iclk",
  2821. .addr = omap44xx_mcbsp3_dma_addrs,
  2822. .user = OCP_USER_SDMA,
  2823. };
  2824. /* mcbsp3 slave ports */
  2825. static struct omap_hwmod_ocp_if *omap44xx_mcbsp3_slaves[] = {
  2826. &omap44xx_l4_abe__mcbsp3,
  2827. &omap44xx_l4_abe__mcbsp3_dma,
  2828. };
  2829. static struct omap_hwmod omap44xx_mcbsp3_hwmod = {
  2830. .name = "mcbsp3",
  2831. .class = &omap44xx_mcbsp_hwmod_class,
  2832. .clkdm_name = "abe_clkdm",
  2833. .mpu_irqs = omap44xx_mcbsp3_irqs,
  2834. .sdma_reqs = omap44xx_mcbsp3_sdma_reqs,
  2835. .main_clk = "mcbsp3_fck",
  2836. .prcm = {
  2837. .omap4 = {
  2838. .clkctrl_offs = OMAP4_CM1_ABE_MCBSP3_CLKCTRL_OFFSET,
  2839. .context_offs = OMAP4_RM_ABE_MCBSP3_CONTEXT_OFFSET,
  2840. .modulemode = MODULEMODE_SWCTRL,
  2841. },
  2842. },
  2843. .slaves = omap44xx_mcbsp3_slaves,
  2844. .slaves_cnt = ARRAY_SIZE(omap44xx_mcbsp3_slaves),
  2845. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  2846. };
  2847. /* mcbsp4 */
  2848. static struct omap_hwmod omap44xx_mcbsp4_hwmod;
  2849. static struct omap_hwmod_irq_info omap44xx_mcbsp4_irqs[] = {
  2850. { .irq = 16 + OMAP44XX_IRQ_GIC_START },
  2851. { .irq = -1 }
  2852. };
  2853. static struct omap_hwmod_dma_info omap44xx_mcbsp4_sdma_reqs[] = {
  2854. { .name = "tx", .dma_req = 30 + OMAP44XX_DMA_REQ_START },
  2855. { .name = "rx", .dma_req = 31 + OMAP44XX_DMA_REQ_START },
  2856. { .dma_req = -1 }
  2857. };
  2858. static struct omap_hwmod_addr_space omap44xx_mcbsp4_addrs[] = {
  2859. {
  2860. .pa_start = 0x48096000,
  2861. .pa_end = 0x480960ff,
  2862. .flags = ADDR_TYPE_RT
  2863. },
  2864. { }
  2865. };
  2866. /* l4_per -> mcbsp4 */
  2867. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcbsp4 = {
  2868. .master = &omap44xx_l4_per_hwmod,
  2869. .slave = &omap44xx_mcbsp4_hwmod,
  2870. .clk = "l4_div_ck",
  2871. .addr = omap44xx_mcbsp4_addrs,
  2872. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2873. };
  2874. /* mcbsp4 slave ports */
  2875. static struct omap_hwmod_ocp_if *omap44xx_mcbsp4_slaves[] = {
  2876. &omap44xx_l4_per__mcbsp4,
  2877. };
  2878. static struct omap_hwmod omap44xx_mcbsp4_hwmod = {
  2879. .name = "mcbsp4",
  2880. .class = &omap44xx_mcbsp_hwmod_class,
  2881. .clkdm_name = "l4_per_clkdm",
  2882. .mpu_irqs = omap44xx_mcbsp4_irqs,
  2883. .sdma_reqs = omap44xx_mcbsp4_sdma_reqs,
  2884. .main_clk = "mcbsp4_fck",
  2885. .prcm = {
  2886. .omap4 = {
  2887. .clkctrl_offs = OMAP4_CM_L4PER_MCBSP4_CLKCTRL_OFFSET,
  2888. .context_offs = OMAP4_RM_L4PER_MCBSP4_CONTEXT_OFFSET,
  2889. .modulemode = MODULEMODE_SWCTRL,
  2890. },
  2891. },
  2892. .slaves = omap44xx_mcbsp4_slaves,
  2893. .slaves_cnt = ARRAY_SIZE(omap44xx_mcbsp4_slaves),
  2894. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  2895. };
  2896. /*
  2897. * 'mcpdm' class
  2898. * multi channel pdm controller (proprietary interface with phoenix power
  2899. * ic)
  2900. */
  2901. static struct omap_hwmod_class_sysconfig omap44xx_mcpdm_sysc = {
  2902. .rev_offs = 0x0000,
  2903. .sysc_offs = 0x0010,
  2904. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  2905. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  2906. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2907. SIDLE_SMART_WKUP),
  2908. .sysc_fields = &omap_hwmod_sysc_type2,
  2909. };
  2910. static struct omap_hwmod_class omap44xx_mcpdm_hwmod_class = {
  2911. .name = "mcpdm",
  2912. .sysc = &omap44xx_mcpdm_sysc,
  2913. };
  2914. /* mcpdm */
  2915. static struct omap_hwmod omap44xx_mcpdm_hwmod;
  2916. static struct omap_hwmod_irq_info omap44xx_mcpdm_irqs[] = {
  2917. { .irq = 112 + OMAP44XX_IRQ_GIC_START },
  2918. { .irq = -1 }
  2919. };
  2920. static struct omap_hwmod_dma_info omap44xx_mcpdm_sdma_reqs[] = {
  2921. { .name = "up_link", .dma_req = 64 + OMAP44XX_DMA_REQ_START },
  2922. { .name = "dn_link", .dma_req = 65 + OMAP44XX_DMA_REQ_START },
  2923. { .dma_req = -1 }
  2924. };
  2925. static struct omap_hwmod_addr_space omap44xx_mcpdm_addrs[] = {
  2926. {
  2927. .pa_start = 0x40132000,
  2928. .pa_end = 0x4013207f,
  2929. .flags = ADDR_TYPE_RT
  2930. },
  2931. { }
  2932. };
  2933. /* l4_abe -> mcpdm */
  2934. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcpdm = {
  2935. .master = &omap44xx_l4_abe_hwmod,
  2936. .slave = &omap44xx_mcpdm_hwmod,
  2937. .clk = "ocp_abe_iclk",
  2938. .addr = omap44xx_mcpdm_addrs,
  2939. .user = OCP_USER_MPU,
  2940. };
  2941. static struct omap_hwmod_addr_space omap44xx_mcpdm_dma_addrs[] = {
  2942. {
  2943. .pa_start = 0x49032000,
  2944. .pa_end = 0x4903207f,
  2945. .flags = ADDR_TYPE_RT
  2946. },
  2947. { }
  2948. };
  2949. /* l4_abe -> mcpdm (dma) */
  2950. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcpdm_dma = {
  2951. .master = &omap44xx_l4_abe_hwmod,
  2952. .slave = &omap44xx_mcpdm_hwmod,
  2953. .clk = "ocp_abe_iclk",
  2954. .addr = omap44xx_mcpdm_dma_addrs,
  2955. .user = OCP_USER_SDMA,
  2956. };
  2957. /* mcpdm slave ports */
  2958. static struct omap_hwmod_ocp_if *omap44xx_mcpdm_slaves[] = {
  2959. &omap44xx_l4_abe__mcpdm,
  2960. &omap44xx_l4_abe__mcpdm_dma,
  2961. };
  2962. static struct omap_hwmod omap44xx_mcpdm_hwmod = {
  2963. .name = "mcpdm",
  2964. .class = &omap44xx_mcpdm_hwmod_class,
  2965. .clkdm_name = "abe_clkdm",
  2966. .mpu_irqs = omap44xx_mcpdm_irqs,
  2967. .sdma_reqs = omap44xx_mcpdm_sdma_reqs,
  2968. .main_clk = "mcpdm_fck",
  2969. .prcm = {
  2970. .omap4 = {
  2971. .clkctrl_offs = OMAP4_CM1_ABE_PDM_CLKCTRL_OFFSET,
  2972. .context_offs = OMAP4_RM_ABE_PDM_CONTEXT_OFFSET,
  2973. .modulemode = MODULEMODE_SWCTRL,
  2974. },
  2975. },
  2976. .slaves = omap44xx_mcpdm_slaves,
  2977. .slaves_cnt = ARRAY_SIZE(omap44xx_mcpdm_slaves),
  2978. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  2979. };
  2980. /*
  2981. * 'mcspi' class
  2982. * multichannel serial port interface (mcspi) / master/slave synchronous serial
  2983. * bus
  2984. */
  2985. static struct omap_hwmod_class_sysconfig omap44xx_mcspi_sysc = {
  2986. .rev_offs = 0x0000,
  2987. .sysc_offs = 0x0010,
  2988. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  2989. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  2990. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2991. SIDLE_SMART_WKUP),
  2992. .sysc_fields = &omap_hwmod_sysc_type2,
  2993. };
  2994. static struct omap_hwmod_class omap44xx_mcspi_hwmod_class = {
  2995. .name = "mcspi",
  2996. .sysc = &omap44xx_mcspi_sysc,
  2997. .rev = OMAP4_MCSPI_REV,
  2998. };
  2999. /* mcspi1 */
  3000. static struct omap_hwmod omap44xx_mcspi1_hwmod;
  3001. static struct omap_hwmod_irq_info omap44xx_mcspi1_irqs[] = {
  3002. { .irq = 65 + OMAP44XX_IRQ_GIC_START },
  3003. { .irq = -1 }
  3004. };
  3005. static struct omap_hwmod_dma_info omap44xx_mcspi1_sdma_reqs[] = {
  3006. { .name = "tx0", .dma_req = 34 + OMAP44XX_DMA_REQ_START },
  3007. { .name = "rx0", .dma_req = 35 + OMAP44XX_DMA_REQ_START },
  3008. { .name = "tx1", .dma_req = 36 + OMAP44XX_DMA_REQ_START },
  3009. { .name = "rx1", .dma_req = 37 + OMAP44XX_DMA_REQ_START },
  3010. { .name = "tx2", .dma_req = 38 + OMAP44XX_DMA_REQ_START },
  3011. { .name = "rx2", .dma_req = 39 + OMAP44XX_DMA_REQ_START },
  3012. { .name = "tx3", .dma_req = 40 + OMAP44XX_DMA_REQ_START },
  3013. { .name = "rx3", .dma_req = 41 + OMAP44XX_DMA_REQ_START },
  3014. { .dma_req = -1 }
  3015. };
  3016. static struct omap_hwmod_addr_space omap44xx_mcspi1_addrs[] = {
  3017. {
  3018. .pa_start = 0x48098000,
  3019. .pa_end = 0x480981ff,
  3020. .flags = ADDR_TYPE_RT
  3021. },
  3022. { }
  3023. };
  3024. /* l4_per -> mcspi1 */
  3025. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi1 = {
  3026. .master = &omap44xx_l4_per_hwmod,
  3027. .slave = &omap44xx_mcspi1_hwmod,
  3028. .clk = "l4_div_ck",
  3029. .addr = omap44xx_mcspi1_addrs,
  3030. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3031. };
  3032. /* mcspi1 slave ports */
  3033. static struct omap_hwmod_ocp_if *omap44xx_mcspi1_slaves[] = {
  3034. &omap44xx_l4_per__mcspi1,
  3035. };
  3036. /* mcspi1 dev_attr */
  3037. static struct omap2_mcspi_dev_attr mcspi1_dev_attr = {
  3038. .num_chipselect = 4,
  3039. };
  3040. static struct omap_hwmod omap44xx_mcspi1_hwmod = {
  3041. .name = "mcspi1",
  3042. .class = &omap44xx_mcspi_hwmod_class,
  3043. .clkdm_name = "l4_per_clkdm",
  3044. .mpu_irqs = omap44xx_mcspi1_irqs,
  3045. .sdma_reqs = omap44xx_mcspi1_sdma_reqs,
  3046. .main_clk = "mcspi1_fck",
  3047. .prcm = {
  3048. .omap4 = {
  3049. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI1_CLKCTRL_OFFSET,
  3050. .context_offs = OMAP4_RM_L4PER_MCSPI1_CONTEXT_OFFSET,
  3051. .modulemode = MODULEMODE_SWCTRL,
  3052. },
  3053. },
  3054. .dev_attr = &mcspi1_dev_attr,
  3055. .slaves = omap44xx_mcspi1_slaves,
  3056. .slaves_cnt = ARRAY_SIZE(omap44xx_mcspi1_slaves),
  3057. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  3058. };
  3059. /* mcspi2 */
  3060. static struct omap_hwmod omap44xx_mcspi2_hwmod;
  3061. static struct omap_hwmod_irq_info omap44xx_mcspi2_irqs[] = {
  3062. { .irq = 66 + OMAP44XX_IRQ_GIC_START },
  3063. { .irq = -1 }
  3064. };
  3065. static struct omap_hwmod_dma_info omap44xx_mcspi2_sdma_reqs[] = {
  3066. { .name = "tx0", .dma_req = 42 + OMAP44XX_DMA_REQ_START },
  3067. { .name = "rx0", .dma_req = 43 + OMAP44XX_DMA_REQ_START },
  3068. { .name = "tx1", .dma_req = 44 + OMAP44XX_DMA_REQ_START },
  3069. { .name = "rx1", .dma_req = 45 + OMAP44XX_DMA_REQ_START },
  3070. { .dma_req = -1 }
  3071. };
  3072. static struct omap_hwmod_addr_space omap44xx_mcspi2_addrs[] = {
  3073. {
  3074. .pa_start = 0x4809a000,
  3075. .pa_end = 0x4809a1ff,
  3076. .flags = ADDR_TYPE_RT
  3077. },
  3078. { }
  3079. };
  3080. /* l4_per -> mcspi2 */
  3081. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi2 = {
  3082. .master = &omap44xx_l4_per_hwmod,
  3083. .slave = &omap44xx_mcspi2_hwmod,
  3084. .clk = "l4_div_ck",
  3085. .addr = omap44xx_mcspi2_addrs,
  3086. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3087. };
  3088. /* mcspi2 slave ports */
  3089. static struct omap_hwmod_ocp_if *omap44xx_mcspi2_slaves[] = {
  3090. &omap44xx_l4_per__mcspi2,
  3091. };
  3092. /* mcspi2 dev_attr */
  3093. static struct omap2_mcspi_dev_attr mcspi2_dev_attr = {
  3094. .num_chipselect = 2,
  3095. };
  3096. static struct omap_hwmod omap44xx_mcspi2_hwmod = {
  3097. .name = "mcspi2",
  3098. .class = &omap44xx_mcspi_hwmod_class,
  3099. .clkdm_name = "l4_per_clkdm",
  3100. .mpu_irqs = omap44xx_mcspi2_irqs,
  3101. .sdma_reqs = omap44xx_mcspi2_sdma_reqs,
  3102. .main_clk = "mcspi2_fck",
  3103. .prcm = {
  3104. .omap4 = {
  3105. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI2_CLKCTRL_OFFSET,
  3106. .context_offs = OMAP4_RM_L4PER_MCSPI2_CONTEXT_OFFSET,
  3107. .modulemode = MODULEMODE_SWCTRL,
  3108. },
  3109. },
  3110. .dev_attr = &mcspi2_dev_attr,
  3111. .slaves = omap44xx_mcspi2_slaves,
  3112. .slaves_cnt = ARRAY_SIZE(omap44xx_mcspi2_slaves),
  3113. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  3114. };
  3115. /* mcspi3 */
  3116. static struct omap_hwmod omap44xx_mcspi3_hwmod;
  3117. static struct omap_hwmod_irq_info omap44xx_mcspi3_irqs[] = {
  3118. { .irq = 91 + OMAP44XX_IRQ_GIC_START },
  3119. { .irq = -1 }
  3120. };
  3121. static struct omap_hwmod_dma_info omap44xx_mcspi3_sdma_reqs[] = {
  3122. { .name = "tx0", .dma_req = 14 + OMAP44XX_DMA_REQ_START },
  3123. { .name = "rx0", .dma_req = 15 + OMAP44XX_DMA_REQ_START },
  3124. { .name = "tx1", .dma_req = 22 + OMAP44XX_DMA_REQ_START },
  3125. { .name = "rx1", .dma_req = 23 + OMAP44XX_DMA_REQ_START },
  3126. { .dma_req = -1 }
  3127. };
  3128. static struct omap_hwmod_addr_space omap44xx_mcspi3_addrs[] = {
  3129. {
  3130. .pa_start = 0x480b8000,
  3131. .pa_end = 0x480b81ff,
  3132. .flags = ADDR_TYPE_RT
  3133. },
  3134. { }
  3135. };
  3136. /* l4_per -> mcspi3 */
  3137. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi3 = {
  3138. .master = &omap44xx_l4_per_hwmod,
  3139. .slave = &omap44xx_mcspi3_hwmod,
  3140. .clk = "l4_div_ck",
  3141. .addr = omap44xx_mcspi3_addrs,
  3142. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3143. };
  3144. /* mcspi3 slave ports */
  3145. static struct omap_hwmod_ocp_if *omap44xx_mcspi3_slaves[] = {
  3146. &omap44xx_l4_per__mcspi3,
  3147. };
  3148. /* mcspi3 dev_attr */
  3149. static struct omap2_mcspi_dev_attr mcspi3_dev_attr = {
  3150. .num_chipselect = 2,
  3151. };
  3152. static struct omap_hwmod omap44xx_mcspi3_hwmod = {
  3153. .name = "mcspi3",
  3154. .class = &omap44xx_mcspi_hwmod_class,
  3155. .clkdm_name = "l4_per_clkdm",
  3156. .mpu_irqs = omap44xx_mcspi3_irqs,
  3157. .sdma_reqs = omap44xx_mcspi3_sdma_reqs,
  3158. .main_clk = "mcspi3_fck",
  3159. .prcm = {
  3160. .omap4 = {
  3161. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI3_CLKCTRL_OFFSET,
  3162. .context_offs = OMAP4_RM_L4PER_MCSPI3_CONTEXT_OFFSET,
  3163. .modulemode = MODULEMODE_SWCTRL,
  3164. },
  3165. },
  3166. .dev_attr = &mcspi3_dev_attr,
  3167. .slaves = omap44xx_mcspi3_slaves,
  3168. .slaves_cnt = ARRAY_SIZE(omap44xx_mcspi3_slaves),
  3169. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  3170. };
  3171. /* mcspi4 */
  3172. static struct omap_hwmod omap44xx_mcspi4_hwmod;
  3173. static struct omap_hwmod_irq_info omap44xx_mcspi4_irqs[] = {
  3174. { .irq = 48 + OMAP44XX_IRQ_GIC_START },
  3175. { .irq = -1 }
  3176. };
  3177. static struct omap_hwmod_dma_info omap44xx_mcspi4_sdma_reqs[] = {
  3178. { .name = "tx0", .dma_req = 69 + OMAP44XX_DMA_REQ_START },
  3179. { .name = "rx0", .dma_req = 70 + OMAP44XX_DMA_REQ_START },
  3180. { .dma_req = -1 }
  3181. };
  3182. static struct omap_hwmod_addr_space omap44xx_mcspi4_addrs[] = {
  3183. {
  3184. .pa_start = 0x480ba000,
  3185. .pa_end = 0x480ba1ff,
  3186. .flags = ADDR_TYPE_RT
  3187. },
  3188. { }
  3189. };
  3190. /* l4_per -> mcspi4 */
  3191. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi4 = {
  3192. .master = &omap44xx_l4_per_hwmod,
  3193. .slave = &omap44xx_mcspi4_hwmod,
  3194. .clk = "l4_div_ck",
  3195. .addr = omap44xx_mcspi4_addrs,
  3196. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3197. };
  3198. /* mcspi4 slave ports */
  3199. static struct omap_hwmod_ocp_if *omap44xx_mcspi4_slaves[] = {
  3200. &omap44xx_l4_per__mcspi4,
  3201. };
  3202. /* mcspi4 dev_attr */
  3203. static struct omap2_mcspi_dev_attr mcspi4_dev_attr = {
  3204. .num_chipselect = 1,
  3205. };
  3206. static struct omap_hwmod omap44xx_mcspi4_hwmod = {
  3207. .name = "mcspi4",
  3208. .class = &omap44xx_mcspi_hwmod_class,
  3209. .clkdm_name = "l4_per_clkdm",
  3210. .mpu_irqs = omap44xx_mcspi4_irqs,
  3211. .sdma_reqs = omap44xx_mcspi4_sdma_reqs,
  3212. .main_clk = "mcspi4_fck",
  3213. .prcm = {
  3214. .omap4 = {
  3215. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI4_CLKCTRL_OFFSET,
  3216. .context_offs = OMAP4_RM_L4PER_MCSPI4_CONTEXT_OFFSET,
  3217. .modulemode = MODULEMODE_SWCTRL,
  3218. },
  3219. },
  3220. .dev_attr = &mcspi4_dev_attr,
  3221. .slaves = omap44xx_mcspi4_slaves,
  3222. .slaves_cnt = ARRAY_SIZE(omap44xx_mcspi4_slaves),
  3223. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  3224. };
  3225. /*
  3226. * 'mmc' class
  3227. * multimedia card high-speed/sd/sdio (mmc/sd/sdio) host controller
  3228. */
  3229. static struct omap_hwmod_class_sysconfig omap44xx_mmc_sysc = {
  3230. .rev_offs = 0x0000,
  3231. .sysc_offs = 0x0010,
  3232. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_MIDLEMODE |
  3233. SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  3234. SYSC_HAS_SOFTRESET),
  3235. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  3236. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  3237. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  3238. .sysc_fields = &omap_hwmod_sysc_type2,
  3239. };
  3240. static struct omap_hwmod_class omap44xx_mmc_hwmod_class = {
  3241. .name = "mmc",
  3242. .sysc = &omap44xx_mmc_sysc,
  3243. };
  3244. /* mmc1 */
  3245. static struct omap_hwmod_irq_info omap44xx_mmc1_irqs[] = {
  3246. { .irq = 83 + OMAP44XX_IRQ_GIC_START },
  3247. { .irq = -1 }
  3248. };
  3249. static struct omap_hwmod_dma_info omap44xx_mmc1_sdma_reqs[] = {
  3250. { .name = "tx", .dma_req = 60 + OMAP44XX_DMA_REQ_START },
  3251. { .name = "rx", .dma_req = 61 + OMAP44XX_DMA_REQ_START },
  3252. { .dma_req = -1 }
  3253. };
  3254. /* mmc1 master ports */
  3255. static struct omap_hwmod_ocp_if *omap44xx_mmc1_masters[] = {
  3256. &omap44xx_mmc1__l3_main_1,
  3257. };
  3258. static struct omap_hwmod_addr_space omap44xx_mmc1_addrs[] = {
  3259. {
  3260. .pa_start = 0x4809c000,
  3261. .pa_end = 0x4809c3ff,
  3262. .flags = ADDR_TYPE_RT
  3263. },
  3264. { }
  3265. };
  3266. /* l4_per -> mmc1 */
  3267. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc1 = {
  3268. .master = &omap44xx_l4_per_hwmod,
  3269. .slave = &omap44xx_mmc1_hwmod,
  3270. .clk = "l4_div_ck",
  3271. .addr = omap44xx_mmc1_addrs,
  3272. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3273. };
  3274. /* mmc1 slave ports */
  3275. static struct omap_hwmod_ocp_if *omap44xx_mmc1_slaves[] = {
  3276. &omap44xx_l4_per__mmc1,
  3277. };
  3278. /* mmc1 dev_attr */
  3279. static struct omap_mmc_dev_attr mmc1_dev_attr = {
  3280. .flags = OMAP_HSMMC_SUPPORTS_DUAL_VOLT,
  3281. };
  3282. static struct omap_hwmod omap44xx_mmc1_hwmod = {
  3283. .name = "mmc1",
  3284. .class = &omap44xx_mmc_hwmod_class,
  3285. .clkdm_name = "l3_init_clkdm",
  3286. .mpu_irqs = omap44xx_mmc1_irqs,
  3287. .sdma_reqs = omap44xx_mmc1_sdma_reqs,
  3288. .main_clk = "mmc1_fck",
  3289. .prcm = {
  3290. .omap4 = {
  3291. .clkctrl_offs = OMAP4_CM_L3INIT_MMC1_CLKCTRL_OFFSET,
  3292. .context_offs = OMAP4_RM_L3INIT_MMC1_CONTEXT_OFFSET,
  3293. .modulemode = MODULEMODE_SWCTRL,
  3294. },
  3295. },
  3296. .dev_attr = &mmc1_dev_attr,
  3297. .slaves = omap44xx_mmc1_slaves,
  3298. .slaves_cnt = ARRAY_SIZE(omap44xx_mmc1_slaves),
  3299. .masters = omap44xx_mmc1_masters,
  3300. .masters_cnt = ARRAY_SIZE(omap44xx_mmc1_masters),
  3301. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  3302. };
  3303. /* mmc2 */
  3304. static struct omap_hwmod_irq_info omap44xx_mmc2_irqs[] = {
  3305. { .irq = 86 + OMAP44XX_IRQ_GIC_START },
  3306. { .irq = -1 }
  3307. };
  3308. static struct omap_hwmod_dma_info omap44xx_mmc2_sdma_reqs[] = {
  3309. { .name = "tx", .dma_req = 46 + OMAP44XX_DMA_REQ_START },
  3310. { .name = "rx", .dma_req = 47 + OMAP44XX_DMA_REQ_START },
  3311. { .dma_req = -1 }
  3312. };
  3313. /* mmc2 master ports */
  3314. static struct omap_hwmod_ocp_if *omap44xx_mmc2_masters[] = {
  3315. &omap44xx_mmc2__l3_main_1,
  3316. };
  3317. static struct omap_hwmod_addr_space omap44xx_mmc2_addrs[] = {
  3318. {
  3319. .pa_start = 0x480b4000,
  3320. .pa_end = 0x480b43ff,
  3321. .flags = ADDR_TYPE_RT
  3322. },
  3323. { }
  3324. };
  3325. /* l4_per -> mmc2 */
  3326. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc2 = {
  3327. .master = &omap44xx_l4_per_hwmod,
  3328. .slave = &omap44xx_mmc2_hwmod,
  3329. .clk = "l4_div_ck",
  3330. .addr = omap44xx_mmc2_addrs,
  3331. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3332. };
  3333. /* mmc2 slave ports */
  3334. static struct omap_hwmod_ocp_if *omap44xx_mmc2_slaves[] = {
  3335. &omap44xx_l4_per__mmc2,
  3336. };
  3337. static struct omap_hwmod omap44xx_mmc2_hwmod = {
  3338. .name = "mmc2",
  3339. .class = &omap44xx_mmc_hwmod_class,
  3340. .clkdm_name = "l3_init_clkdm",
  3341. .mpu_irqs = omap44xx_mmc2_irqs,
  3342. .sdma_reqs = omap44xx_mmc2_sdma_reqs,
  3343. .main_clk = "mmc2_fck",
  3344. .prcm = {
  3345. .omap4 = {
  3346. .clkctrl_offs = OMAP4_CM_L3INIT_MMC2_CLKCTRL_OFFSET,
  3347. .context_offs = OMAP4_RM_L3INIT_MMC2_CONTEXT_OFFSET,
  3348. .modulemode = MODULEMODE_SWCTRL,
  3349. },
  3350. },
  3351. .slaves = omap44xx_mmc2_slaves,
  3352. .slaves_cnt = ARRAY_SIZE(omap44xx_mmc2_slaves),
  3353. .masters = omap44xx_mmc2_masters,
  3354. .masters_cnt = ARRAY_SIZE(omap44xx_mmc2_masters),
  3355. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  3356. };
  3357. /* mmc3 */
  3358. static struct omap_hwmod omap44xx_mmc3_hwmod;
  3359. static struct omap_hwmod_irq_info omap44xx_mmc3_irqs[] = {
  3360. { .irq = 94 + OMAP44XX_IRQ_GIC_START },
  3361. { .irq = -1 }
  3362. };
  3363. static struct omap_hwmod_dma_info omap44xx_mmc3_sdma_reqs[] = {
  3364. { .name = "tx", .dma_req = 76 + OMAP44XX_DMA_REQ_START },
  3365. { .name = "rx", .dma_req = 77 + OMAP44XX_DMA_REQ_START },
  3366. { .dma_req = -1 }
  3367. };
  3368. static struct omap_hwmod_addr_space omap44xx_mmc3_addrs[] = {
  3369. {
  3370. .pa_start = 0x480ad000,
  3371. .pa_end = 0x480ad3ff,
  3372. .flags = ADDR_TYPE_RT
  3373. },
  3374. { }
  3375. };
  3376. /* l4_per -> mmc3 */
  3377. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc3 = {
  3378. .master = &omap44xx_l4_per_hwmod,
  3379. .slave = &omap44xx_mmc3_hwmod,
  3380. .clk = "l4_div_ck",
  3381. .addr = omap44xx_mmc3_addrs,
  3382. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3383. };
  3384. /* mmc3 slave ports */
  3385. static struct omap_hwmod_ocp_if *omap44xx_mmc3_slaves[] = {
  3386. &omap44xx_l4_per__mmc3,
  3387. };
  3388. static struct omap_hwmod omap44xx_mmc3_hwmod = {
  3389. .name = "mmc3",
  3390. .class = &omap44xx_mmc_hwmod_class,
  3391. .clkdm_name = "l4_per_clkdm",
  3392. .mpu_irqs = omap44xx_mmc3_irqs,
  3393. .sdma_reqs = omap44xx_mmc3_sdma_reqs,
  3394. .main_clk = "mmc3_fck",
  3395. .prcm = {
  3396. .omap4 = {
  3397. .clkctrl_offs = OMAP4_CM_L4PER_MMCSD3_CLKCTRL_OFFSET,
  3398. .context_offs = OMAP4_RM_L4PER_MMCSD3_CONTEXT_OFFSET,
  3399. .modulemode = MODULEMODE_SWCTRL,
  3400. },
  3401. },
  3402. .slaves = omap44xx_mmc3_slaves,
  3403. .slaves_cnt = ARRAY_SIZE(omap44xx_mmc3_slaves),
  3404. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  3405. };
  3406. /* mmc4 */
  3407. static struct omap_hwmod omap44xx_mmc4_hwmod;
  3408. static struct omap_hwmod_irq_info omap44xx_mmc4_irqs[] = {
  3409. { .irq = 96 + OMAP44XX_IRQ_GIC_START },
  3410. { .irq = -1 }
  3411. };
  3412. static struct omap_hwmod_dma_info omap44xx_mmc4_sdma_reqs[] = {
  3413. { .name = "tx", .dma_req = 56 + OMAP44XX_DMA_REQ_START },
  3414. { .name = "rx", .dma_req = 57 + OMAP44XX_DMA_REQ_START },
  3415. { .dma_req = -1 }
  3416. };
  3417. static struct omap_hwmod_addr_space omap44xx_mmc4_addrs[] = {
  3418. {
  3419. .pa_start = 0x480d1000,
  3420. .pa_end = 0x480d13ff,
  3421. .flags = ADDR_TYPE_RT
  3422. },
  3423. { }
  3424. };
  3425. /* l4_per -> mmc4 */
  3426. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc4 = {
  3427. .master = &omap44xx_l4_per_hwmod,
  3428. .slave = &omap44xx_mmc4_hwmod,
  3429. .clk = "l4_div_ck",
  3430. .addr = omap44xx_mmc4_addrs,
  3431. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3432. };
  3433. /* mmc4 slave ports */
  3434. static struct omap_hwmod_ocp_if *omap44xx_mmc4_slaves[] = {
  3435. &omap44xx_l4_per__mmc4,
  3436. };
  3437. static struct omap_hwmod omap44xx_mmc4_hwmod = {
  3438. .name = "mmc4",
  3439. .class = &omap44xx_mmc_hwmod_class,
  3440. .clkdm_name = "l4_per_clkdm",
  3441. .mpu_irqs = omap44xx_mmc4_irqs,
  3442. .sdma_reqs = omap44xx_mmc4_sdma_reqs,
  3443. .main_clk = "mmc4_fck",
  3444. .prcm = {
  3445. .omap4 = {
  3446. .clkctrl_offs = OMAP4_CM_L4PER_MMCSD4_CLKCTRL_OFFSET,
  3447. .context_offs = OMAP4_RM_L4PER_MMCSD4_CONTEXT_OFFSET,
  3448. .modulemode = MODULEMODE_SWCTRL,
  3449. },
  3450. },
  3451. .slaves = omap44xx_mmc4_slaves,
  3452. .slaves_cnt = ARRAY_SIZE(omap44xx_mmc4_slaves),
  3453. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  3454. };
  3455. /* mmc5 */
  3456. static struct omap_hwmod omap44xx_mmc5_hwmod;
  3457. static struct omap_hwmod_irq_info omap44xx_mmc5_irqs[] = {
  3458. { .irq = 59 + OMAP44XX_IRQ_GIC_START },
  3459. { .irq = -1 }
  3460. };
  3461. static struct omap_hwmod_dma_info omap44xx_mmc5_sdma_reqs[] = {
  3462. { .name = "tx", .dma_req = 58 + OMAP44XX_DMA_REQ_START },
  3463. { .name = "rx", .dma_req = 59 + OMAP44XX_DMA_REQ_START },
  3464. { .dma_req = -1 }
  3465. };
  3466. static struct omap_hwmod_addr_space omap44xx_mmc5_addrs[] = {
  3467. {
  3468. .pa_start = 0x480d5000,
  3469. .pa_end = 0x480d53ff,
  3470. .flags = ADDR_TYPE_RT
  3471. },
  3472. { }
  3473. };
  3474. /* l4_per -> mmc5 */
  3475. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc5 = {
  3476. .master = &omap44xx_l4_per_hwmod,
  3477. .slave = &omap44xx_mmc5_hwmod,
  3478. .clk = "l4_div_ck",
  3479. .addr = omap44xx_mmc5_addrs,
  3480. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3481. };
  3482. /* mmc5 slave ports */
  3483. static struct omap_hwmod_ocp_if *omap44xx_mmc5_slaves[] = {
  3484. &omap44xx_l4_per__mmc5,
  3485. };
  3486. static struct omap_hwmod omap44xx_mmc5_hwmod = {
  3487. .name = "mmc5",
  3488. .class = &omap44xx_mmc_hwmod_class,
  3489. .clkdm_name = "l4_per_clkdm",
  3490. .mpu_irqs = omap44xx_mmc5_irqs,
  3491. .sdma_reqs = omap44xx_mmc5_sdma_reqs,
  3492. .main_clk = "mmc5_fck",
  3493. .prcm = {
  3494. .omap4 = {
  3495. .clkctrl_offs = OMAP4_CM_L4PER_MMCSD5_CLKCTRL_OFFSET,
  3496. .context_offs = OMAP4_RM_L4PER_MMCSD5_CONTEXT_OFFSET,
  3497. .modulemode = MODULEMODE_SWCTRL,
  3498. },
  3499. },
  3500. .slaves = omap44xx_mmc5_slaves,
  3501. .slaves_cnt = ARRAY_SIZE(omap44xx_mmc5_slaves),
  3502. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  3503. };
  3504. /*
  3505. * 'mpu' class
  3506. * mpu sub-system
  3507. */
  3508. static struct omap_hwmod_class omap44xx_mpu_hwmod_class = {
  3509. .name = "mpu",
  3510. };
  3511. /* mpu */
  3512. static struct omap_hwmod_irq_info omap44xx_mpu_irqs[] = {
  3513. { .name = "pl310", .irq = 0 + OMAP44XX_IRQ_GIC_START },
  3514. { .name = "cti0", .irq = 1 + OMAP44XX_IRQ_GIC_START },
  3515. { .name = "cti1", .irq = 2 + OMAP44XX_IRQ_GIC_START },
  3516. { .irq = -1 }
  3517. };
  3518. /* mpu master ports */
  3519. static struct omap_hwmod_ocp_if *omap44xx_mpu_masters[] = {
  3520. &omap44xx_mpu__l3_main_1,
  3521. &omap44xx_mpu__l4_abe,
  3522. &omap44xx_mpu__dmm,
  3523. };
  3524. static struct omap_hwmod omap44xx_mpu_hwmod = {
  3525. .name = "mpu",
  3526. .class = &omap44xx_mpu_hwmod_class,
  3527. .clkdm_name = "mpuss_clkdm",
  3528. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  3529. .mpu_irqs = omap44xx_mpu_irqs,
  3530. .main_clk = "dpll_mpu_m2_ck",
  3531. .prcm = {
  3532. .omap4 = {
  3533. .clkctrl_offs = OMAP4_CM_MPU_MPU_CLKCTRL_OFFSET,
  3534. .context_offs = OMAP4_RM_MPU_MPU_CONTEXT_OFFSET,
  3535. },
  3536. },
  3537. .masters = omap44xx_mpu_masters,
  3538. .masters_cnt = ARRAY_SIZE(omap44xx_mpu_masters),
  3539. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  3540. };
  3541. /*
  3542. * 'smartreflex' class
  3543. * smartreflex module (monitor silicon performance and outputs a measure of
  3544. * performance error)
  3545. */
  3546. /* The IP is not compliant to type1 / type2 scheme */
  3547. static struct omap_hwmod_sysc_fields omap_hwmod_sysc_type_smartreflex = {
  3548. .sidle_shift = 24,
  3549. .enwkup_shift = 26,
  3550. };
  3551. static struct omap_hwmod_class_sysconfig omap44xx_smartreflex_sysc = {
  3552. .sysc_offs = 0x0038,
  3553. .sysc_flags = (SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE),
  3554. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  3555. SIDLE_SMART_WKUP),
  3556. .sysc_fields = &omap_hwmod_sysc_type_smartreflex,
  3557. };
  3558. static struct omap_hwmod_class omap44xx_smartreflex_hwmod_class = {
  3559. .name = "smartreflex",
  3560. .sysc = &omap44xx_smartreflex_sysc,
  3561. .rev = 2,
  3562. };
  3563. /* smartreflex_core */
  3564. static struct omap_hwmod omap44xx_smartreflex_core_hwmod;
  3565. static struct omap_hwmod_irq_info omap44xx_smartreflex_core_irqs[] = {
  3566. { .irq = 19 + OMAP44XX_IRQ_GIC_START },
  3567. { .irq = -1 }
  3568. };
  3569. static struct omap_hwmod_addr_space omap44xx_smartreflex_core_addrs[] = {
  3570. {
  3571. .pa_start = 0x4a0dd000,
  3572. .pa_end = 0x4a0dd03f,
  3573. .flags = ADDR_TYPE_RT
  3574. },
  3575. { }
  3576. };
  3577. /* l4_cfg -> smartreflex_core */
  3578. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_core = {
  3579. .master = &omap44xx_l4_cfg_hwmod,
  3580. .slave = &omap44xx_smartreflex_core_hwmod,
  3581. .clk = "l4_div_ck",
  3582. .addr = omap44xx_smartreflex_core_addrs,
  3583. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3584. };
  3585. /* smartreflex_core slave ports */
  3586. static struct omap_hwmod_ocp_if *omap44xx_smartreflex_core_slaves[] = {
  3587. &omap44xx_l4_cfg__smartreflex_core,
  3588. };
  3589. static struct omap_hwmod omap44xx_smartreflex_core_hwmod = {
  3590. .name = "smartreflex_core",
  3591. .class = &omap44xx_smartreflex_hwmod_class,
  3592. .clkdm_name = "l4_ao_clkdm",
  3593. .mpu_irqs = omap44xx_smartreflex_core_irqs,
  3594. .main_clk = "smartreflex_core_fck",
  3595. .vdd_name = "core",
  3596. .prcm = {
  3597. .omap4 = {
  3598. .clkctrl_offs = OMAP4_CM_ALWON_SR_CORE_CLKCTRL_OFFSET,
  3599. .context_offs = OMAP4_RM_ALWON_SR_CORE_CONTEXT_OFFSET,
  3600. .modulemode = MODULEMODE_SWCTRL,
  3601. },
  3602. },
  3603. .slaves = omap44xx_smartreflex_core_slaves,
  3604. .slaves_cnt = ARRAY_SIZE(omap44xx_smartreflex_core_slaves),
  3605. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  3606. };
  3607. /* smartreflex_iva */
  3608. static struct omap_hwmod omap44xx_smartreflex_iva_hwmod;
  3609. static struct omap_hwmod_irq_info omap44xx_smartreflex_iva_irqs[] = {
  3610. { .irq = 102 + OMAP44XX_IRQ_GIC_START },
  3611. { .irq = -1 }
  3612. };
  3613. static struct omap_hwmod_addr_space omap44xx_smartreflex_iva_addrs[] = {
  3614. {
  3615. .pa_start = 0x4a0db000,
  3616. .pa_end = 0x4a0db03f,
  3617. .flags = ADDR_TYPE_RT
  3618. },
  3619. { }
  3620. };
  3621. /* l4_cfg -> smartreflex_iva */
  3622. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_iva = {
  3623. .master = &omap44xx_l4_cfg_hwmod,
  3624. .slave = &omap44xx_smartreflex_iva_hwmod,
  3625. .clk = "l4_div_ck",
  3626. .addr = omap44xx_smartreflex_iva_addrs,
  3627. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3628. };
  3629. /* smartreflex_iva slave ports */
  3630. static struct omap_hwmod_ocp_if *omap44xx_smartreflex_iva_slaves[] = {
  3631. &omap44xx_l4_cfg__smartreflex_iva,
  3632. };
  3633. static struct omap_hwmod omap44xx_smartreflex_iva_hwmod = {
  3634. .name = "smartreflex_iva",
  3635. .class = &omap44xx_smartreflex_hwmod_class,
  3636. .clkdm_name = "l4_ao_clkdm",
  3637. .mpu_irqs = omap44xx_smartreflex_iva_irqs,
  3638. .main_clk = "smartreflex_iva_fck",
  3639. .vdd_name = "iva",
  3640. .prcm = {
  3641. .omap4 = {
  3642. .clkctrl_offs = OMAP4_CM_ALWON_SR_IVA_CLKCTRL_OFFSET,
  3643. .context_offs = OMAP4_RM_ALWON_SR_IVA_CONTEXT_OFFSET,
  3644. .modulemode = MODULEMODE_SWCTRL,
  3645. },
  3646. },
  3647. .slaves = omap44xx_smartreflex_iva_slaves,
  3648. .slaves_cnt = ARRAY_SIZE(omap44xx_smartreflex_iva_slaves),
  3649. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  3650. };
  3651. /* smartreflex_mpu */
  3652. static struct omap_hwmod omap44xx_smartreflex_mpu_hwmod;
  3653. static struct omap_hwmod_irq_info omap44xx_smartreflex_mpu_irqs[] = {
  3654. { .irq = 18 + OMAP44XX_IRQ_GIC_START },
  3655. { .irq = -1 }
  3656. };
  3657. static struct omap_hwmod_addr_space omap44xx_smartreflex_mpu_addrs[] = {
  3658. {
  3659. .pa_start = 0x4a0d9000,
  3660. .pa_end = 0x4a0d903f,
  3661. .flags = ADDR_TYPE_RT
  3662. },
  3663. { }
  3664. };
  3665. /* l4_cfg -> smartreflex_mpu */
  3666. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_mpu = {
  3667. .master = &omap44xx_l4_cfg_hwmod,
  3668. .slave = &omap44xx_smartreflex_mpu_hwmod,
  3669. .clk = "l4_div_ck",
  3670. .addr = omap44xx_smartreflex_mpu_addrs,
  3671. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3672. };
  3673. /* smartreflex_mpu slave ports */
  3674. static struct omap_hwmod_ocp_if *omap44xx_smartreflex_mpu_slaves[] = {
  3675. &omap44xx_l4_cfg__smartreflex_mpu,
  3676. };
  3677. static struct omap_hwmod omap44xx_smartreflex_mpu_hwmod = {
  3678. .name = "smartreflex_mpu",
  3679. .class = &omap44xx_smartreflex_hwmod_class,
  3680. .clkdm_name = "l4_ao_clkdm",
  3681. .mpu_irqs = omap44xx_smartreflex_mpu_irqs,
  3682. .main_clk = "smartreflex_mpu_fck",
  3683. .vdd_name = "mpu",
  3684. .prcm = {
  3685. .omap4 = {
  3686. .clkctrl_offs = OMAP4_CM_ALWON_SR_MPU_CLKCTRL_OFFSET,
  3687. .context_offs = OMAP4_RM_ALWON_SR_MPU_CONTEXT_OFFSET,
  3688. .modulemode = MODULEMODE_SWCTRL,
  3689. },
  3690. },
  3691. .slaves = omap44xx_smartreflex_mpu_slaves,
  3692. .slaves_cnt = ARRAY_SIZE(omap44xx_smartreflex_mpu_slaves),
  3693. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  3694. };
  3695. /*
  3696. * 'spinlock' class
  3697. * spinlock provides hardware assistance for synchronizing the processes
  3698. * running on multiple processors
  3699. */
  3700. static struct omap_hwmod_class_sysconfig omap44xx_spinlock_sysc = {
  3701. .rev_offs = 0x0000,
  3702. .sysc_offs = 0x0010,
  3703. .syss_offs = 0x0014,
  3704. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  3705. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  3706. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  3707. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  3708. SIDLE_SMART_WKUP),
  3709. .sysc_fields = &omap_hwmod_sysc_type1,
  3710. };
  3711. static struct omap_hwmod_class omap44xx_spinlock_hwmod_class = {
  3712. .name = "spinlock",
  3713. .sysc = &omap44xx_spinlock_sysc,
  3714. };
  3715. /* spinlock */
  3716. static struct omap_hwmod omap44xx_spinlock_hwmod;
  3717. static struct omap_hwmod_addr_space omap44xx_spinlock_addrs[] = {
  3718. {
  3719. .pa_start = 0x4a0f6000,
  3720. .pa_end = 0x4a0f6fff,
  3721. .flags = ADDR_TYPE_RT
  3722. },
  3723. { }
  3724. };
  3725. /* l4_cfg -> spinlock */
  3726. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__spinlock = {
  3727. .master = &omap44xx_l4_cfg_hwmod,
  3728. .slave = &omap44xx_spinlock_hwmod,
  3729. .clk = "l4_div_ck",
  3730. .addr = omap44xx_spinlock_addrs,
  3731. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3732. };
  3733. /* spinlock slave ports */
  3734. static struct omap_hwmod_ocp_if *omap44xx_spinlock_slaves[] = {
  3735. &omap44xx_l4_cfg__spinlock,
  3736. };
  3737. static struct omap_hwmod omap44xx_spinlock_hwmod = {
  3738. .name = "spinlock",
  3739. .class = &omap44xx_spinlock_hwmod_class,
  3740. .clkdm_name = "l4_cfg_clkdm",
  3741. .prcm = {
  3742. .omap4 = {
  3743. .clkctrl_offs = OMAP4_CM_L4CFG_HW_SEM_CLKCTRL_OFFSET,
  3744. .context_offs = OMAP4_RM_L4CFG_HW_SEM_CONTEXT_OFFSET,
  3745. },
  3746. },
  3747. .slaves = omap44xx_spinlock_slaves,
  3748. .slaves_cnt = ARRAY_SIZE(omap44xx_spinlock_slaves),
  3749. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  3750. };
  3751. /*
  3752. * 'timer' class
  3753. * general purpose timer module with accurate 1ms tick
  3754. * This class contains several variants: ['timer_1ms', 'timer']
  3755. */
  3756. static struct omap_hwmod_class_sysconfig omap44xx_timer_1ms_sysc = {
  3757. .rev_offs = 0x0000,
  3758. .sysc_offs = 0x0010,
  3759. .syss_offs = 0x0014,
  3760. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  3761. SYSC_HAS_EMUFREE | SYSC_HAS_ENAWAKEUP |
  3762. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  3763. SYSS_HAS_RESET_STATUS),
  3764. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  3765. .sysc_fields = &omap_hwmod_sysc_type1,
  3766. };
  3767. static struct omap_hwmod_class omap44xx_timer_1ms_hwmod_class = {
  3768. .name = "timer",
  3769. .sysc = &omap44xx_timer_1ms_sysc,
  3770. };
  3771. static struct omap_hwmod_class_sysconfig omap44xx_timer_sysc = {
  3772. .rev_offs = 0x0000,
  3773. .sysc_offs = 0x0010,
  3774. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  3775. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  3776. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  3777. SIDLE_SMART_WKUP),
  3778. .sysc_fields = &omap_hwmod_sysc_type2,
  3779. };
  3780. static struct omap_hwmod_class omap44xx_timer_hwmod_class = {
  3781. .name = "timer",
  3782. .sysc = &omap44xx_timer_sysc,
  3783. };
  3784. /* timer1 */
  3785. static struct omap_hwmod omap44xx_timer1_hwmod;
  3786. static struct omap_hwmod_irq_info omap44xx_timer1_irqs[] = {
  3787. { .irq = 37 + OMAP44XX_IRQ_GIC_START },
  3788. { .irq = -1 }
  3789. };
  3790. static struct omap_hwmod_addr_space omap44xx_timer1_addrs[] = {
  3791. {
  3792. .pa_start = 0x4a318000,
  3793. .pa_end = 0x4a31807f,
  3794. .flags = ADDR_TYPE_RT
  3795. },
  3796. { }
  3797. };
  3798. /* l4_wkup -> timer1 */
  3799. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__timer1 = {
  3800. .master = &omap44xx_l4_wkup_hwmod,
  3801. .slave = &omap44xx_timer1_hwmod,
  3802. .clk = "l4_wkup_clk_mux_ck",
  3803. .addr = omap44xx_timer1_addrs,
  3804. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3805. };
  3806. /* timer1 slave ports */
  3807. static struct omap_hwmod_ocp_if *omap44xx_timer1_slaves[] = {
  3808. &omap44xx_l4_wkup__timer1,
  3809. };
  3810. static struct omap_hwmod omap44xx_timer1_hwmod = {
  3811. .name = "timer1",
  3812. .class = &omap44xx_timer_1ms_hwmod_class,
  3813. .clkdm_name = "l4_wkup_clkdm",
  3814. .mpu_irqs = omap44xx_timer1_irqs,
  3815. .main_clk = "timer1_fck",
  3816. .prcm = {
  3817. .omap4 = {
  3818. .clkctrl_offs = OMAP4_CM_WKUP_TIMER1_CLKCTRL_OFFSET,
  3819. .context_offs = OMAP4_RM_WKUP_TIMER1_CONTEXT_OFFSET,
  3820. .modulemode = MODULEMODE_SWCTRL,
  3821. },
  3822. },
  3823. .slaves = omap44xx_timer1_slaves,
  3824. .slaves_cnt = ARRAY_SIZE(omap44xx_timer1_slaves),
  3825. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  3826. };
  3827. /* timer2 */
  3828. static struct omap_hwmod omap44xx_timer2_hwmod;
  3829. static struct omap_hwmod_irq_info omap44xx_timer2_irqs[] = {
  3830. { .irq = 38 + OMAP44XX_IRQ_GIC_START },
  3831. { .irq = -1 }
  3832. };
  3833. static struct omap_hwmod_addr_space omap44xx_timer2_addrs[] = {
  3834. {
  3835. .pa_start = 0x48032000,
  3836. .pa_end = 0x4803207f,
  3837. .flags = ADDR_TYPE_RT
  3838. },
  3839. { }
  3840. };
  3841. /* l4_per -> timer2 */
  3842. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer2 = {
  3843. .master = &omap44xx_l4_per_hwmod,
  3844. .slave = &omap44xx_timer2_hwmod,
  3845. .clk = "l4_div_ck",
  3846. .addr = omap44xx_timer2_addrs,
  3847. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3848. };
  3849. /* timer2 slave ports */
  3850. static struct omap_hwmod_ocp_if *omap44xx_timer2_slaves[] = {
  3851. &omap44xx_l4_per__timer2,
  3852. };
  3853. static struct omap_hwmod omap44xx_timer2_hwmod = {
  3854. .name = "timer2",
  3855. .class = &omap44xx_timer_1ms_hwmod_class,
  3856. .clkdm_name = "l4_per_clkdm",
  3857. .mpu_irqs = omap44xx_timer2_irqs,
  3858. .main_clk = "timer2_fck",
  3859. .prcm = {
  3860. .omap4 = {
  3861. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER2_CLKCTRL_OFFSET,
  3862. .context_offs = OMAP4_RM_L4PER_DMTIMER2_CONTEXT_OFFSET,
  3863. .modulemode = MODULEMODE_SWCTRL,
  3864. },
  3865. },
  3866. .slaves = omap44xx_timer2_slaves,
  3867. .slaves_cnt = ARRAY_SIZE(omap44xx_timer2_slaves),
  3868. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  3869. };
  3870. /* timer3 */
  3871. static struct omap_hwmod omap44xx_timer3_hwmod;
  3872. static struct omap_hwmod_irq_info omap44xx_timer3_irqs[] = {
  3873. { .irq = 39 + OMAP44XX_IRQ_GIC_START },
  3874. { .irq = -1 }
  3875. };
  3876. static struct omap_hwmod_addr_space omap44xx_timer3_addrs[] = {
  3877. {
  3878. .pa_start = 0x48034000,
  3879. .pa_end = 0x4803407f,
  3880. .flags = ADDR_TYPE_RT
  3881. },
  3882. { }
  3883. };
  3884. /* l4_per -> timer3 */
  3885. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer3 = {
  3886. .master = &omap44xx_l4_per_hwmod,
  3887. .slave = &omap44xx_timer3_hwmod,
  3888. .clk = "l4_div_ck",
  3889. .addr = omap44xx_timer3_addrs,
  3890. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3891. };
  3892. /* timer3 slave ports */
  3893. static struct omap_hwmod_ocp_if *omap44xx_timer3_slaves[] = {
  3894. &omap44xx_l4_per__timer3,
  3895. };
  3896. static struct omap_hwmod omap44xx_timer3_hwmod = {
  3897. .name = "timer3",
  3898. .class = &omap44xx_timer_hwmod_class,
  3899. .clkdm_name = "l4_per_clkdm",
  3900. .mpu_irqs = omap44xx_timer3_irqs,
  3901. .main_clk = "timer3_fck",
  3902. .prcm = {
  3903. .omap4 = {
  3904. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER3_CLKCTRL_OFFSET,
  3905. .context_offs = OMAP4_RM_L4PER_DMTIMER3_CONTEXT_OFFSET,
  3906. .modulemode = MODULEMODE_SWCTRL,
  3907. },
  3908. },
  3909. .slaves = omap44xx_timer3_slaves,
  3910. .slaves_cnt = ARRAY_SIZE(omap44xx_timer3_slaves),
  3911. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  3912. };
  3913. /* timer4 */
  3914. static struct omap_hwmod omap44xx_timer4_hwmod;
  3915. static struct omap_hwmod_irq_info omap44xx_timer4_irqs[] = {
  3916. { .irq = 40 + OMAP44XX_IRQ_GIC_START },
  3917. { .irq = -1 }
  3918. };
  3919. static struct omap_hwmod_addr_space omap44xx_timer4_addrs[] = {
  3920. {
  3921. .pa_start = 0x48036000,
  3922. .pa_end = 0x4803607f,
  3923. .flags = ADDR_TYPE_RT
  3924. },
  3925. { }
  3926. };
  3927. /* l4_per -> timer4 */
  3928. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer4 = {
  3929. .master = &omap44xx_l4_per_hwmod,
  3930. .slave = &omap44xx_timer4_hwmod,
  3931. .clk = "l4_div_ck",
  3932. .addr = omap44xx_timer4_addrs,
  3933. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3934. };
  3935. /* timer4 slave ports */
  3936. static struct omap_hwmod_ocp_if *omap44xx_timer4_slaves[] = {
  3937. &omap44xx_l4_per__timer4,
  3938. };
  3939. static struct omap_hwmod omap44xx_timer4_hwmod = {
  3940. .name = "timer4",
  3941. .class = &omap44xx_timer_hwmod_class,
  3942. .clkdm_name = "l4_per_clkdm",
  3943. .mpu_irqs = omap44xx_timer4_irqs,
  3944. .main_clk = "timer4_fck",
  3945. .prcm = {
  3946. .omap4 = {
  3947. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER4_CLKCTRL_OFFSET,
  3948. .context_offs = OMAP4_RM_L4PER_DMTIMER4_CONTEXT_OFFSET,
  3949. .modulemode = MODULEMODE_SWCTRL,
  3950. },
  3951. },
  3952. .slaves = omap44xx_timer4_slaves,
  3953. .slaves_cnt = ARRAY_SIZE(omap44xx_timer4_slaves),
  3954. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  3955. };
  3956. /* timer5 */
  3957. static struct omap_hwmod omap44xx_timer5_hwmod;
  3958. static struct omap_hwmod_irq_info omap44xx_timer5_irqs[] = {
  3959. { .irq = 41 + OMAP44XX_IRQ_GIC_START },
  3960. { .irq = -1 }
  3961. };
  3962. static struct omap_hwmod_addr_space omap44xx_timer5_addrs[] = {
  3963. {
  3964. .pa_start = 0x40138000,
  3965. .pa_end = 0x4013807f,
  3966. .flags = ADDR_TYPE_RT
  3967. },
  3968. { }
  3969. };
  3970. /* l4_abe -> timer5 */
  3971. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer5 = {
  3972. .master = &omap44xx_l4_abe_hwmod,
  3973. .slave = &omap44xx_timer5_hwmod,
  3974. .clk = "ocp_abe_iclk",
  3975. .addr = omap44xx_timer5_addrs,
  3976. .user = OCP_USER_MPU,
  3977. };
  3978. static struct omap_hwmod_addr_space omap44xx_timer5_dma_addrs[] = {
  3979. {
  3980. .pa_start = 0x49038000,
  3981. .pa_end = 0x4903807f,
  3982. .flags = ADDR_TYPE_RT
  3983. },
  3984. { }
  3985. };
  3986. /* l4_abe -> timer5 (dma) */
  3987. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer5_dma = {
  3988. .master = &omap44xx_l4_abe_hwmod,
  3989. .slave = &omap44xx_timer5_hwmod,
  3990. .clk = "ocp_abe_iclk",
  3991. .addr = omap44xx_timer5_dma_addrs,
  3992. .user = OCP_USER_SDMA,
  3993. };
  3994. /* timer5 slave ports */
  3995. static struct omap_hwmod_ocp_if *omap44xx_timer5_slaves[] = {
  3996. &omap44xx_l4_abe__timer5,
  3997. &omap44xx_l4_abe__timer5_dma,
  3998. };
  3999. static struct omap_hwmod omap44xx_timer5_hwmod = {
  4000. .name = "timer5",
  4001. .class = &omap44xx_timer_hwmod_class,
  4002. .clkdm_name = "abe_clkdm",
  4003. .mpu_irqs = omap44xx_timer5_irqs,
  4004. .main_clk = "timer5_fck",
  4005. .prcm = {
  4006. .omap4 = {
  4007. .clkctrl_offs = OMAP4_CM1_ABE_TIMER5_CLKCTRL_OFFSET,
  4008. .context_offs = OMAP4_RM_ABE_TIMER5_CONTEXT_OFFSET,
  4009. .modulemode = MODULEMODE_SWCTRL,
  4010. },
  4011. },
  4012. .slaves = omap44xx_timer5_slaves,
  4013. .slaves_cnt = ARRAY_SIZE(omap44xx_timer5_slaves),
  4014. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  4015. };
  4016. /* timer6 */
  4017. static struct omap_hwmod omap44xx_timer6_hwmod;
  4018. static struct omap_hwmod_irq_info omap44xx_timer6_irqs[] = {
  4019. { .irq = 42 + OMAP44XX_IRQ_GIC_START },
  4020. { .irq = -1 }
  4021. };
  4022. static struct omap_hwmod_addr_space omap44xx_timer6_addrs[] = {
  4023. {
  4024. .pa_start = 0x4013a000,
  4025. .pa_end = 0x4013a07f,
  4026. .flags = ADDR_TYPE_RT
  4027. },
  4028. { }
  4029. };
  4030. /* l4_abe -> timer6 */
  4031. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer6 = {
  4032. .master = &omap44xx_l4_abe_hwmod,
  4033. .slave = &omap44xx_timer6_hwmod,
  4034. .clk = "ocp_abe_iclk",
  4035. .addr = omap44xx_timer6_addrs,
  4036. .user = OCP_USER_MPU,
  4037. };
  4038. static struct omap_hwmod_addr_space omap44xx_timer6_dma_addrs[] = {
  4039. {
  4040. .pa_start = 0x4903a000,
  4041. .pa_end = 0x4903a07f,
  4042. .flags = ADDR_TYPE_RT
  4043. },
  4044. { }
  4045. };
  4046. /* l4_abe -> timer6 (dma) */
  4047. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer6_dma = {
  4048. .master = &omap44xx_l4_abe_hwmod,
  4049. .slave = &omap44xx_timer6_hwmod,
  4050. .clk = "ocp_abe_iclk",
  4051. .addr = omap44xx_timer6_dma_addrs,
  4052. .user = OCP_USER_SDMA,
  4053. };
  4054. /* timer6 slave ports */
  4055. static struct omap_hwmod_ocp_if *omap44xx_timer6_slaves[] = {
  4056. &omap44xx_l4_abe__timer6,
  4057. &omap44xx_l4_abe__timer6_dma,
  4058. };
  4059. static struct omap_hwmod omap44xx_timer6_hwmod = {
  4060. .name = "timer6",
  4061. .class = &omap44xx_timer_hwmod_class,
  4062. .clkdm_name = "abe_clkdm",
  4063. .mpu_irqs = omap44xx_timer6_irqs,
  4064. .main_clk = "timer6_fck",
  4065. .prcm = {
  4066. .omap4 = {
  4067. .clkctrl_offs = OMAP4_CM1_ABE_TIMER6_CLKCTRL_OFFSET,
  4068. .context_offs = OMAP4_RM_ABE_TIMER6_CONTEXT_OFFSET,
  4069. .modulemode = MODULEMODE_SWCTRL,
  4070. },
  4071. },
  4072. .slaves = omap44xx_timer6_slaves,
  4073. .slaves_cnt = ARRAY_SIZE(omap44xx_timer6_slaves),
  4074. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  4075. };
  4076. /* timer7 */
  4077. static struct omap_hwmod omap44xx_timer7_hwmod;
  4078. static struct omap_hwmod_irq_info omap44xx_timer7_irqs[] = {
  4079. { .irq = 43 + OMAP44XX_IRQ_GIC_START },
  4080. { .irq = -1 }
  4081. };
  4082. static struct omap_hwmod_addr_space omap44xx_timer7_addrs[] = {
  4083. {
  4084. .pa_start = 0x4013c000,
  4085. .pa_end = 0x4013c07f,
  4086. .flags = ADDR_TYPE_RT
  4087. },
  4088. { }
  4089. };
  4090. /* l4_abe -> timer7 */
  4091. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer7 = {
  4092. .master = &omap44xx_l4_abe_hwmod,
  4093. .slave = &omap44xx_timer7_hwmod,
  4094. .clk = "ocp_abe_iclk",
  4095. .addr = omap44xx_timer7_addrs,
  4096. .user = OCP_USER_MPU,
  4097. };
  4098. static struct omap_hwmod_addr_space omap44xx_timer7_dma_addrs[] = {
  4099. {
  4100. .pa_start = 0x4903c000,
  4101. .pa_end = 0x4903c07f,
  4102. .flags = ADDR_TYPE_RT
  4103. },
  4104. { }
  4105. };
  4106. /* l4_abe -> timer7 (dma) */
  4107. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer7_dma = {
  4108. .master = &omap44xx_l4_abe_hwmod,
  4109. .slave = &omap44xx_timer7_hwmod,
  4110. .clk = "ocp_abe_iclk",
  4111. .addr = omap44xx_timer7_dma_addrs,
  4112. .user = OCP_USER_SDMA,
  4113. };
  4114. /* timer7 slave ports */
  4115. static struct omap_hwmod_ocp_if *omap44xx_timer7_slaves[] = {
  4116. &omap44xx_l4_abe__timer7,
  4117. &omap44xx_l4_abe__timer7_dma,
  4118. };
  4119. static struct omap_hwmod omap44xx_timer7_hwmod = {
  4120. .name = "timer7",
  4121. .class = &omap44xx_timer_hwmod_class,
  4122. .clkdm_name = "abe_clkdm",
  4123. .mpu_irqs = omap44xx_timer7_irqs,
  4124. .main_clk = "timer7_fck",
  4125. .prcm = {
  4126. .omap4 = {
  4127. .clkctrl_offs = OMAP4_CM1_ABE_TIMER7_CLKCTRL_OFFSET,
  4128. .context_offs = OMAP4_RM_ABE_TIMER7_CONTEXT_OFFSET,
  4129. .modulemode = MODULEMODE_SWCTRL,
  4130. },
  4131. },
  4132. .slaves = omap44xx_timer7_slaves,
  4133. .slaves_cnt = ARRAY_SIZE(omap44xx_timer7_slaves),
  4134. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  4135. };
  4136. /* timer8 */
  4137. static struct omap_hwmod omap44xx_timer8_hwmod;
  4138. static struct omap_hwmod_irq_info omap44xx_timer8_irqs[] = {
  4139. { .irq = 44 + OMAP44XX_IRQ_GIC_START },
  4140. { .irq = -1 }
  4141. };
  4142. static struct omap_hwmod_addr_space omap44xx_timer8_addrs[] = {
  4143. {
  4144. .pa_start = 0x4013e000,
  4145. .pa_end = 0x4013e07f,
  4146. .flags = ADDR_TYPE_RT
  4147. },
  4148. { }
  4149. };
  4150. /* l4_abe -> timer8 */
  4151. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer8 = {
  4152. .master = &omap44xx_l4_abe_hwmod,
  4153. .slave = &omap44xx_timer8_hwmod,
  4154. .clk = "ocp_abe_iclk",
  4155. .addr = omap44xx_timer8_addrs,
  4156. .user = OCP_USER_MPU,
  4157. };
  4158. static struct omap_hwmod_addr_space omap44xx_timer8_dma_addrs[] = {
  4159. {
  4160. .pa_start = 0x4903e000,
  4161. .pa_end = 0x4903e07f,
  4162. .flags = ADDR_TYPE_RT
  4163. },
  4164. { }
  4165. };
  4166. /* l4_abe -> timer8 (dma) */
  4167. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer8_dma = {
  4168. .master = &omap44xx_l4_abe_hwmod,
  4169. .slave = &omap44xx_timer8_hwmod,
  4170. .clk = "ocp_abe_iclk",
  4171. .addr = omap44xx_timer8_dma_addrs,
  4172. .user = OCP_USER_SDMA,
  4173. };
  4174. /* timer8 slave ports */
  4175. static struct omap_hwmod_ocp_if *omap44xx_timer8_slaves[] = {
  4176. &omap44xx_l4_abe__timer8,
  4177. &omap44xx_l4_abe__timer8_dma,
  4178. };
  4179. static struct omap_hwmod omap44xx_timer8_hwmod = {
  4180. .name = "timer8",
  4181. .class = &omap44xx_timer_hwmod_class,
  4182. .clkdm_name = "abe_clkdm",
  4183. .mpu_irqs = omap44xx_timer8_irqs,
  4184. .main_clk = "timer8_fck",
  4185. .prcm = {
  4186. .omap4 = {
  4187. .clkctrl_offs = OMAP4_CM1_ABE_TIMER8_CLKCTRL_OFFSET,
  4188. .context_offs = OMAP4_RM_ABE_TIMER8_CONTEXT_OFFSET,
  4189. .modulemode = MODULEMODE_SWCTRL,
  4190. },
  4191. },
  4192. .slaves = omap44xx_timer8_slaves,
  4193. .slaves_cnt = ARRAY_SIZE(omap44xx_timer8_slaves),
  4194. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  4195. };
  4196. /* timer9 */
  4197. static struct omap_hwmod omap44xx_timer9_hwmod;
  4198. static struct omap_hwmod_irq_info omap44xx_timer9_irqs[] = {
  4199. { .irq = 45 + OMAP44XX_IRQ_GIC_START },
  4200. { .irq = -1 }
  4201. };
  4202. static struct omap_hwmod_addr_space omap44xx_timer9_addrs[] = {
  4203. {
  4204. .pa_start = 0x4803e000,
  4205. .pa_end = 0x4803e07f,
  4206. .flags = ADDR_TYPE_RT
  4207. },
  4208. { }
  4209. };
  4210. /* l4_per -> timer9 */
  4211. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer9 = {
  4212. .master = &omap44xx_l4_per_hwmod,
  4213. .slave = &omap44xx_timer9_hwmod,
  4214. .clk = "l4_div_ck",
  4215. .addr = omap44xx_timer9_addrs,
  4216. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4217. };
  4218. /* timer9 slave ports */
  4219. static struct omap_hwmod_ocp_if *omap44xx_timer9_slaves[] = {
  4220. &omap44xx_l4_per__timer9,
  4221. };
  4222. static struct omap_hwmod omap44xx_timer9_hwmod = {
  4223. .name = "timer9",
  4224. .class = &omap44xx_timer_hwmod_class,
  4225. .clkdm_name = "l4_per_clkdm",
  4226. .mpu_irqs = omap44xx_timer9_irqs,
  4227. .main_clk = "timer9_fck",
  4228. .prcm = {
  4229. .omap4 = {
  4230. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER9_CLKCTRL_OFFSET,
  4231. .context_offs = OMAP4_RM_L4PER_DMTIMER9_CONTEXT_OFFSET,
  4232. .modulemode = MODULEMODE_SWCTRL,
  4233. },
  4234. },
  4235. .slaves = omap44xx_timer9_slaves,
  4236. .slaves_cnt = ARRAY_SIZE(omap44xx_timer9_slaves),
  4237. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  4238. };
  4239. /* timer10 */
  4240. static struct omap_hwmod omap44xx_timer10_hwmod;
  4241. static struct omap_hwmod_irq_info omap44xx_timer10_irqs[] = {
  4242. { .irq = 46 + OMAP44XX_IRQ_GIC_START },
  4243. { .irq = -1 }
  4244. };
  4245. static struct omap_hwmod_addr_space omap44xx_timer10_addrs[] = {
  4246. {
  4247. .pa_start = 0x48086000,
  4248. .pa_end = 0x4808607f,
  4249. .flags = ADDR_TYPE_RT
  4250. },
  4251. { }
  4252. };
  4253. /* l4_per -> timer10 */
  4254. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer10 = {
  4255. .master = &omap44xx_l4_per_hwmod,
  4256. .slave = &omap44xx_timer10_hwmod,
  4257. .clk = "l4_div_ck",
  4258. .addr = omap44xx_timer10_addrs,
  4259. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4260. };
  4261. /* timer10 slave ports */
  4262. static struct omap_hwmod_ocp_if *omap44xx_timer10_slaves[] = {
  4263. &omap44xx_l4_per__timer10,
  4264. };
  4265. static struct omap_hwmod omap44xx_timer10_hwmod = {
  4266. .name = "timer10",
  4267. .class = &omap44xx_timer_1ms_hwmod_class,
  4268. .clkdm_name = "l4_per_clkdm",
  4269. .mpu_irqs = omap44xx_timer10_irqs,
  4270. .main_clk = "timer10_fck",
  4271. .prcm = {
  4272. .omap4 = {
  4273. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER10_CLKCTRL_OFFSET,
  4274. .context_offs = OMAP4_RM_L4PER_DMTIMER10_CONTEXT_OFFSET,
  4275. .modulemode = MODULEMODE_SWCTRL,
  4276. },
  4277. },
  4278. .slaves = omap44xx_timer10_slaves,
  4279. .slaves_cnt = ARRAY_SIZE(omap44xx_timer10_slaves),
  4280. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  4281. };
  4282. /* timer11 */
  4283. static struct omap_hwmod omap44xx_timer11_hwmod;
  4284. static struct omap_hwmod_irq_info omap44xx_timer11_irqs[] = {
  4285. { .irq = 47 + OMAP44XX_IRQ_GIC_START },
  4286. { .irq = -1 }
  4287. };
  4288. static struct omap_hwmod_addr_space omap44xx_timer11_addrs[] = {
  4289. {
  4290. .pa_start = 0x48088000,
  4291. .pa_end = 0x4808807f,
  4292. .flags = ADDR_TYPE_RT
  4293. },
  4294. { }
  4295. };
  4296. /* l4_per -> timer11 */
  4297. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer11 = {
  4298. .master = &omap44xx_l4_per_hwmod,
  4299. .slave = &omap44xx_timer11_hwmod,
  4300. .clk = "l4_div_ck",
  4301. .addr = omap44xx_timer11_addrs,
  4302. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4303. };
  4304. /* timer11 slave ports */
  4305. static struct omap_hwmod_ocp_if *omap44xx_timer11_slaves[] = {
  4306. &omap44xx_l4_per__timer11,
  4307. };
  4308. static struct omap_hwmod omap44xx_timer11_hwmod = {
  4309. .name = "timer11",
  4310. .class = &omap44xx_timer_hwmod_class,
  4311. .clkdm_name = "l4_per_clkdm",
  4312. .mpu_irqs = omap44xx_timer11_irqs,
  4313. .main_clk = "timer11_fck",
  4314. .prcm = {
  4315. .omap4 = {
  4316. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER11_CLKCTRL_OFFSET,
  4317. .context_offs = OMAP4_RM_L4PER_DMTIMER11_CONTEXT_OFFSET,
  4318. .modulemode = MODULEMODE_SWCTRL,
  4319. },
  4320. },
  4321. .slaves = omap44xx_timer11_slaves,
  4322. .slaves_cnt = ARRAY_SIZE(omap44xx_timer11_slaves),
  4323. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  4324. };
  4325. /*
  4326. * 'uart' class
  4327. * universal asynchronous receiver/transmitter (uart)
  4328. */
  4329. static struct omap_hwmod_class_sysconfig omap44xx_uart_sysc = {
  4330. .rev_offs = 0x0050,
  4331. .sysc_offs = 0x0054,
  4332. .syss_offs = 0x0058,
  4333. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
  4334. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  4335. SYSS_HAS_RESET_STATUS),
  4336. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  4337. SIDLE_SMART_WKUP),
  4338. .sysc_fields = &omap_hwmod_sysc_type1,
  4339. };
  4340. static struct omap_hwmod_class omap44xx_uart_hwmod_class = {
  4341. .name = "uart",
  4342. .sysc = &omap44xx_uart_sysc,
  4343. };
  4344. /* uart1 */
  4345. static struct omap_hwmod omap44xx_uart1_hwmod;
  4346. static struct omap_hwmod_irq_info omap44xx_uart1_irqs[] = {
  4347. { .irq = 72 + OMAP44XX_IRQ_GIC_START },
  4348. { .irq = -1 }
  4349. };
  4350. static struct omap_hwmod_dma_info omap44xx_uart1_sdma_reqs[] = {
  4351. { .name = "tx", .dma_req = 48 + OMAP44XX_DMA_REQ_START },
  4352. { .name = "rx", .dma_req = 49 + OMAP44XX_DMA_REQ_START },
  4353. { .dma_req = -1 }
  4354. };
  4355. static struct omap_hwmod_addr_space omap44xx_uart1_addrs[] = {
  4356. {
  4357. .pa_start = 0x4806a000,
  4358. .pa_end = 0x4806a0ff,
  4359. .flags = ADDR_TYPE_RT
  4360. },
  4361. { }
  4362. };
  4363. /* l4_per -> uart1 */
  4364. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart1 = {
  4365. .master = &omap44xx_l4_per_hwmod,
  4366. .slave = &omap44xx_uart1_hwmod,
  4367. .clk = "l4_div_ck",
  4368. .addr = omap44xx_uart1_addrs,
  4369. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4370. };
  4371. /* uart1 slave ports */
  4372. static struct omap_hwmod_ocp_if *omap44xx_uart1_slaves[] = {
  4373. &omap44xx_l4_per__uart1,
  4374. };
  4375. static struct omap_hwmod omap44xx_uart1_hwmod = {
  4376. .name = "uart1",
  4377. .class = &omap44xx_uart_hwmod_class,
  4378. .clkdm_name = "l4_per_clkdm",
  4379. .mpu_irqs = omap44xx_uart1_irqs,
  4380. .sdma_reqs = omap44xx_uart1_sdma_reqs,
  4381. .main_clk = "uart1_fck",
  4382. .prcm = {
  4383. .omap4 = {
  4384. .clkctrl_offs = OMAP4_CM_L4PER_UART1_CLKCTRL_OFFSET,
  4385. .context_offs = OMAP4_RM_L4PER_UART1_CONTEXT_OFFSET,
  4386. .modulemode = MODULEMODE_SWCTRL,
  4387. },
  4388. },
  4389. .slaves = omap44xx_uart1_slaves,
  4390. .slaves_cnt = ARRAY_SIZE(omap44xx_uart1_slaves),
  4391. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  4392. };
  4393. /* uart2 */
  4394. static struct omap_hwmod omap44xx_uart2_hwmod;
  4395. static struct omap_hwmod_irq_info omap44xx_uart2_irqs[] = {
  4396. { .irq = 73 + OMAP44XX_IRQ_GIC_START },
  4397. { .irq = -1 }
  4398. };
  4399. static struct omap_hwmod_dma_info omap44xx_uart2_sdma_reqs[] = {
  4400. { .name = "tx", .dma_req = 50 + OMAP44XX_DMA_REQ_START },
  4401. { .name = "rx", .dma_req = 51 + OMAP44XX_DMA_REQ_START },
  4402. { .dma_req = -1 }
  4403. };
  4404. static struct omap_hwmod_addr_space omap44xx_uart2_addrs[] = {
  4405. {
  4406. .pa_start = 0x4806c000,
  4407. .pa_end = 0x4806c0ff,
  4408. .flags = ADDR_TYPE_RT
  4409. },
  4410. { }
  4411. };
  4412. /* l4_per -> uart2 */
  4413. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart2 = {
  4414. .master = &omap44xx_l4_per_hwmod,
  4415. .slave = &omap44xx_uart2_hwmod,
  4416. .clk = "l4_div_ck",
  4417. .addr = omap44xx_uart2_addrs,
  4418. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4419. };
  4420. /* uart2 slave ports */
  4421. static struct omap_hwmod_ocp_if *omap44xx_uart2_slaves[] = {
  4422. &omap44xx_l4_per__uart2,
  4423. };
  4424. static struct omap_hwmod omap44xx_uart2_hwmod = {
  4425. .name = "uart2",
  4426. .class = &omap44xx_uart_hwmod_class,
  4427. .clkdm_name = "l4_per_clkdm",
  4428. .mpu_irqs = omap44xx_uart2_irqs,
  4429. .sdma_reqs = omap44xx_uart2_sdma_reqs,
  4430. .main_clk = "uart2_fck",
  4431. .prcm = {
  4432. .omap4 = {
  4433. .clkctrl_offs = OMAP4_CM_L4PER_UART2_CLKCTRL_OFFSET,
  4434. .context_offs = OMAP4_RM_L4PER_UART2_CONTEXT_OFFSET,
  4435. .modulemode = MODULEMODE_SWCTRL,
  4436. },
  4437. },
  4438. .slaves = omap44xx_uart2_slaves,
  4439. .slaves_cnt = ARRAY_SIZE(omap44xx_uart2_slaves),
  4440. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  4441. };
  4442. /* uart3 */
  4443. static struct omap_hwmod omap44xx_uart3_hwmod;
  4444. static struct omap_hwmod_irq_info omap44xx_uart3_irqs[] = {
  4445. { .irq = 74 + OMAP44XX_IRQ_GIC_START },
  4446. { .irq = -1 }
  4447. };
  4448. static struct omap_hwmod_dma_info omap44xx_uart3_sdma_reqs[] = {
  4449. { .name = "tx", .dma_req = 52 + OMAP44XX_DMA_REQ_START },
  4450. { .name = "rx", .dma_req = 53 + OMAP44XX_DMA_REQ_START },
  4451. { .dma_req = -1 }
  4452. };
  4453. static struct omap_hwmod_addr_space omap44xx_uart3_addrs[] = {
  4454. {
  4455. .pa_start = 0x48020000,
  4456. .pa_end = 0x480200ff,
  4457. .flags = ADDR_TYPE_RT
  4458. },
  4459. { }
  4460. };
  4461. /* l4_per -> uart3 */
  4462. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart3 = {
  4463. .master = &omap44xx_l4_per_hwmod,
  4464. .slave = &omap44xx_uart3_hwmod,
  4465. .clk = "l4_div_ck",
  4466. .addr = omap44xx_uart3_addrs,
  4467. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4468. };
  4469. /* uart3 slave ports */
  4470. static struct omap_hwmod_ocp_if *omap44xx_uart3_slaves[] = {
  4471. &omap44xx_l4_per__uart3,
  4472. };
  4473. static struct omap_hwmod omap44xx_uart3_hwmod = {
  4474. .name = "uart3",
  4475. .class = &omap44xx_uart_hwmod_class,
  4476. .clkdm_name = "l4_per_clkdm",
  4477. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  4478. .mpu_irqs = omap44xx_uart3_irqs,
  4479. .sdma_reqs = omap44xx_uart3_sdma_reqs,
  4480. .main_clk = "uart3_fck",
  4481. .prcm = {
  4482. .omap4 = {
  4483. .clkctrl_offs = OMAP4_CM_L4PER_UART3_CLKCTRL_OFFSET,
  4484. .context_offs = OMAP4_RM_L4PER_UART3_CONTEXT_OFFSET,
  4485. .modulemode = MODULEMODE_SWCTRL,
  4486. },
  4487. },
  4488. .slaves = omap44xx_uart3_slaves,
  4489. .slaves_cnt = ARRAY_SIZE(omap44xx_uart3_slaves),
  4490. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  4491. };
  4492. /* uart4 */
  4493. static struct omap_hwmod omap44xx_uart4_hwmod;
  4494. static struct omap_hwmod_irq_info omap44xx_uart4_irqs[] = {
  4495. { .irq = 70 + OMAP44XX_IRQ_GIC_START },
  4496. { .irq = -1 }
  4497. };
  4498. static struct omap_hwmod_dma_info omap44xx_uart4_sdma_reqs[] = {
  4499. { .name = "tx", .dma_req = 54 + OMAP44XX_DMA_REQ_START },
  4500. { .name = "rx", .dma_req = 55 + OMAP44XX_DMA_REQ_START },
  4501. { .dma_req = -1 }
  4502. };
  4503. static struct omap_hwmod_addr_space omap44xx_uart4_addrs[] = {
  4504. {
  4505. .pa_start = 0x4806e000,
  4506. .pa_end = 0x4806e0ff,
  4507. .flags = ADDR_TYPE_RT
  4508. },
  4509. { }
  4510. };
  4511. /* l4_per -> uart4 */
  4512. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart4 = {
  4513. .master = &omap44xx_l4_per_hwmod,
  4514. .slave = &omap44xx_uart4_hwmod,
  4515. .clk = "l4_div_ck",
  4516. .addr = omap44xx_uart4_addrs,
  4517. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4518. };
  4519. /* uart4 slave ports */
  4520. static struct omap_hwmod_ocp_if *omap44xx_uart4_slaves[] = {
  4521. &omap44xx_l4_per__uart4,
  4522. };
  4523. static struct omap_hwmod omap44xx_uart4_hwmod = {
  4524. .name = "uart4",
  4525. .class = &omap44xx_uart_hwmod_class,
  4526. .clkdm_name = "l4_per_clkdm",
  4527. .mpu_irqs = omap44xx_uart4_irqs,
  4528. .sdma_reqs = omap44xx_uart4_sdma_reqs,
  4529. .main_clk = "uart4_fck",
  4530. .prcm = {
  4531. .omap4 = {
  4532. .clkctrl_offs = OMAP4_CM_L4PER_UART4_CLKCTRL_OFFSET,
  4533. .context_offs = OMAP4_RM_L4PER_UART4_CONTEXT_OFFSET,
  4534. .modulemode = MODULEMODE_SWCTRL,
  4535. },
  4536. },
  4537. .slaves = omap44xx_uart4_slaves,
  4538. .slaves_cnt = ARRAY_SIZE(omap44xx_uart4_slaves),
  4539. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  4540. };
  4541. /*
  4542. * 'usb_otg_hs' class
  4543. * high-speed on-the-go universal serial bus (usb_otg_hs) controller
  4544. */
  4545. static struct omap_hwmod_class_sysconfig omap44xx_usb_otg_hs_sysc = {
  4546. .rev_offs = 0x0400,
  4547. .sysc_offs = 0x0404,
  4548. .syss_offs = 0x0408,
  4549. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
  4550. SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
  4551. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  4552. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  4553. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  4554. MSTANDBY_SMART),
  4555. .sysc_fields = &omap_hwmod_sysc_type1,
  4556. };
  4557. static struct omap_hwmod_class omap44xx_usb_otg_hs_hwmod_class = {
  4558. .name = "usb_otg_hs",
  4559. .sysc = &omap44xx_usb_otg_hs_sysc,
  4560. };
  4561. /* usb_otg_hs */
  4562. static struct omap_hwmod_irq_info omap44xx_usb_otg_hs_irqs[] = {
  4563. { .name = "mc", .irq = 92 + OMAP44XX_IRQ_GIC_START },
  4564. { .name = "dma", .irq = 93 + OMAP44XX_IRQ_GIC_START },
  4565. { .irq = -1 }
  4566. };
  4567. /* usb_otg_hs master ports */
  4568. static struct omap_hwmod_ocp_if *omap44xx_usb_otg_hs_masters[] = {
  4569. &omap44xx_usb_otg_hs__l3_main_2,
  4570. };
  4571. static struct omap_hwmod_addr_space omap44xx_usb_otg_hs_addrs[] = {
  4572. {
  4573. .pa_start = 0x4a0ab000,
  4574. .pa_end = 0x4a0ab003,
  4575. .flags = ADDR_TYPE_RT
  4576. },
  4577. { }
  4578. };
  4579. /* l4_cfg -> usb_otg_hs */
  4580. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_otg_hs = {
  4581. .master = &omap44xx_l4_cfg_hwmod,
  4582. .slave = &omap44xx_usb_otg_hs_hwmod,
  4583. .clk = "l4_div_ck",
  4584. .addr = omap44xx_usb_otg_hs_addrs,
  4585. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4586. };
  4587. /* usb_otg_hs slave ports */
  4588. static struct omap_hwmod_ocp_if *omap44xx_usb_otg_hs_slaves[] = {
  4589. &omap44xx_l4_cfg__usb_otg_hs,
  4590. };
  4591. static struct omap_hwmod_opt_clk usb_otg_hs_opt_clks[] = {
  4592. { .role = "xclk", .clk = "usb_otg_hs_xclk" },
  4593. };
  4594. static struct omap_hwmod omap44xx_usb_otg_hs_hwmod = {
  4595. .name = "usb_otg_hs",
  4596. .class = &omap44xx_usb_otg_hs_hwmod_class,
  4597. .clkdm_name = "l3_init_clkdm",
  4598. .flags = HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY,
  4599. .mpu_irqs = omap44xx_usb_otg_hs_irqs,
  4600. .main_clk = "usb_otg_hs_ick",
  4601. .prcm = {
  4602. .omap4 = {
  4603. .clkctrl_offs = OMAP4_CM_L3INIT_USB_OTG_CLKCTRL_OFFSET,
  4604. .context_offs = OMAP4_RM_L3INIT_USB_OTG_CONTEXT_OFFSET,
  4605. .modulemode = MODULEMODE_HWCTRL,
  4606. },
  4607. },
  4608. .opt_clks = usb_otg_hs_opt_clks,
  4609. .opt_clks_cnt = ARRAY_SIZE(usb_otg_hs_opt_clks),
  4610. .slaves = omap44xx_usb_otg_hs_slaves,
  4611. .slaves_cnt = ARRAY_SIZE(omap44xx_usb_otg_hs_slaves),
  4612. .masters = omap44xx_usb_otg_hs_masters,
  4613. .masters_cnt = ARRAY_SIZE(omap44xx_usb_otg_hs_masters),
  4614. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  4615. };
  4616. /*
  4617. * 'wd_timer' class
  4618. * 32-bit watchdog upward counter that generates a pulse on the reset pin on
  4619. * overflow condition
  4620. */
  4621. static struct omap_hwmod_class_sysconfig omap44xx_wd_timer_sysc = {
  4622. .rev_offs = 0x0000,
  4623. .sysc_offs = 0x0010,
  4624. .syss_offs = 0x0014,
  4625. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_SIDLEMODE |
  4626. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  4627. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  4628. SIDLE_SMART_WKUP),
  4629. .sysc_fields = &omap_hwmod_sysc_type1,
  4630. };
  4631. static struct omap_hwmod_class omap44xx_wd_timer_hwmod_class = {
  4632. .name = "wd_timer",
  4633. .sysc = &omap44xx_wd_timer_sysc,
  4634. .pre_shutdown = &omap2_wd_timer_disable,
  4635. };
  4636. /* wd_timer2 */
  4637. static struct omap_hwmod omap44xx_wd_timer2_hwmod;
  4638. static struct omap_hwmod_irq_info omap44xx_wd_timer2_irqs[] = {
  4639. { .irq = 80 + OMAP44XX_IRQ_GIC_START },
  4640. { .irq = -1 }
  4641. };
  4642. static struct omap_hwmod_addr_space omap44xx_wd_timer2_addrs[] = {
  4643. {
  4644. .pa_start = 0x4a314000,
  4645. .pa_end = 0x4a31407f,
  4646. .flags = ADDR_TYPE_RT
  4647. },
  4648. { }
  4649. };
  4650. /* l4_wkup -> wd_timer2 */
  4651. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__wd_timer2 = {
  4652. .master = &omap44xx_l4_wkup_hwmod,
  4653. .slave = &omap44xx_wd_timer2_hwmod,
  4654. .clk = "l4_wkup_clk_mux_ck",
  4655. .addr = omap44xx_wd_timer2_addrs,
  4656. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4657. };
  4658. /* wd_timer2 slave ports */
  4659. static struct omap_hwmod_ocp_if *omap44xx_wd_timer2_slaves[] = {
  4660. &omap44xx_l4_wkup__wd_timer2,
  4661. };
  4662. static struct omap_hwmod omap44xx_wd_timer2_hwmod = {
  4663. .name = "wd_timer2",
  4664. .class = &omap44xx_wd_timer_hwmod_class,
  4665. .clkdm_name = "l4_wkup_clkdm",
  4666. .mpu_irqs = omap44xx_wd_timer2_irqs,
  4667. .main_clk = "wd_timer2_fck",
  4668. .prcm = {
  4669. .omap4 = {
  4670. .clkctrl_offs = OMAP4_CM_WKUP_WDT2_CLKCTRL_OFFSET,
  4671. .context_offs = OMAP4_RM_WKUP_WDT2_CONTEXT_OFFSET,
  4672. .modulemode = MODULEMODE_SWCTRL,
  4673. },
  4674. },
  4675. .slaves = omap44xx_wd_timer2_slaves,
  4676. .slaves_cnt = ARRAY_SIZE(omap44xx_wd_timer2_slaves),
  4677. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  4678. };
  4679. /* wd_timer3 */
  4680. static struct omap_hwmod omap44xx_wd_timer3_hwmod;
  4681. static struct omap_hwmod_irq_info omap44xx_wd_timer3_irqs[] = {
  4682. { .irq = 36 + OMAP44XX_IRQ_GIC_START },
  4683. { .irq = -1 }
  4684. };
  4685. static struct omap_hwmod_addr_space omap44xx_wd_timer3_addrs[] = {
  4686. {
  4687. .pa_start = 0x40130000,
  4688. .pa_end = 0x4013007f,
  4689. .flags = ADDR_TYPE_RT
  4690. },
  4691. { }
  4692. };
  4693. /* l4_abe -> wd_timer3 */
  4694. static struct omap_hwmod_ocp_if omap44xx_l4_abe__wd_timer3 = {
  4695. .master = &omap44xx_l4_abe_hwmod,
  4696. .slave = &omap44xx_wd_timer3_hwmod,
  4697. .clk = "ocp_abe_iclk",
  4698. .addr = omap44xx_wd_timer3_addrs,
  4699. .user = OCP_USER_MPU,
  4700. };
  4701. static struct omap_hwmod_addr_space omap44xx_wd_timer3_dma_addrs[] = {
  4702. {
  4703. .pa_start = 0x49030000,
  4704. .pa_end = 0x4903007f,
  4705. .flags = ADDR_TYPE_RT
  4706. },
  4707. { }
  4708. };
  4709. /* l4_abe -> wd_timer3 (dma) */
  4710. static struct omap_hwmod_ocp_if omap44xx_l4_abe__wd_timer3_dma = {
  4711. .master = &omap44xx_l4_abe_hwmod,
  4712. .slave = &omap44xx_wd_timer3_hwmod,
  4713. .clk = "ocp_abe_iclk",
  4714. .addr = omap44xx_wd_timer3_dma_addrs,
  4715. .user = OCP_USER_SDMA,
  4716. };
  4717. /* wd_timer3 slave ports */
  4718. static struct omap_hwmod_ocp_if *omap44xx_wd_timer3_slaves[] = {
  4719. &omap44xx_l4_abe__wd_timer3,
  4720. &omap44xx_l4_abe__wd_timer3_dma,
  4721. };
  4722. static struct omap_hwmod omap44xx_wd_timer3_hwmod = {
  4723. .name = "wd_timer3",
  4724. .class = &omap44xx_wd_timer_hwmod_class,
  4725. .clkdm_name = "abe_clkdm",
  4726. .mpu_irqs = omap44xx_wd_timer3_irqs,
  4727. .main_clk = "wd_timer3_fck",
  4728. .prcm = {
  4729. .omap4 = {
  4730. .clkctrl_offs = OMAP4_CM1_ABE_WDT3_CLKCTRL_OFFSET,
  4731. .context_offs = OMAP4_RM_ABE_WDT3_CONTEXT_OFFSET,
  4732. .modulemode = MODULEMODE_SWCTRL,
  4733. },
  4734. },
  4735. .slaves = omap44xx_wd_timer3_slaves,
  4736. .slaves_cnt = ARRAY_SIZE(omap44xx_wd_timer3_slaves),
  4737. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  4738. };
  4739. static __initdata struct omap_hwmod *omap44xx_hwmods[] = {
  4740. /* dmm class */
  4741. &omap44xx_dmm_hwmod,
  4742. /* emif_fw class */
  4743. &omap44xx_emif_fw_hwmod,
  4744. /* l3 class */
  4745. &omap44xx_l3_instr_hwmod,
  4746. &omap44xx_l3_main_1_hwmod,
  4747. &omap44xx_l3_main_2_hwmod,
  4748. &omap44xx_l3_main_3_hwmod,
  4749. /* l4 class */
  4750. &omap44xx_l4_abe_hwmod,
  4751. &omap44xx_l4_cfg_hwmod,
  4752. &omap44xx_l4_per_hwmod,
  4753. &omap44xx_l4_wkup_hwmod,
  4754. /* mpu_bus class */
  4755. &omap44xx_mpu_private_hwmod,
  4756. /* aess class */
  4757. /* &omap44xx_aess_hwmod, */
  4758. /* bandgap class */
  4759. &omap44xx_bandgap_hwmod,
  4760. /* counter class */
  4761. /* &omap44xx_counter_32k_hwmod, */
  4762. /* dma class */
  4763. &omap44xx_dma_system_hwmod,
  4764. /* dmic class */
  4765. &omap44xx_dmic_hwmod,
  4766. /* dsp class */
  4767. &omap44xx_dsp_hwmod,
  4768. &omap44xx_dsp_c0_hwmod,
  4769. /* dss class */
  4770. &omap44xx_dss_hwmod,
  4771. &omap44xx_dss_dispc_hwmod,
  4772. &omap44xx_dss_dsi1_hwmod,
  4773. &omap44xx_dss_dsi2_hwmod,
  4774. &omap44xx_dss_hdmi_hwmod,
  4775. &omap44xx_dss_rfbi_hwmod,
  4776. &omap44xx_dss_venc_hwmod,
  4777. /* gpio class */
  4778. &omap44xx_gpio1_hwmod,
  4779. &omap44xx_gpio2_hwmod,
  4780. &omap44xx_gpio3_hwmod,
  4781. &omap44xx_gpio4_hwmod,
  4782. &omap44xx_gpio5_hwmod,
  4783. &omap44xx_gpio6_hwmod,
  4784. /* hsi class */
  4785. /* &omap44xx_hsi_hwmod, */
  4786. /* i2c class */
  4787. &omap44xx_i2c1_hwmod,
  4788. &omap44xx_i2c2_hwmod,
  4789. &omap44xx_i2c3_hwmod,
  4790. &omap44xx_i2c4_hwmod,
  4791. /* ipu class */
  4792. &omap44xx_ipu_hwmod,
  4793. &omap44xx_ipu_c0_hwmod,
  4794. &omap44xx_ipu_c1_hwmod,
  4795. /* iss class */
  4796. /* &omap44xx_iss_hwmod, */
  4797. /* iva class */
  4798. &omap44xx_iva_hwmod,
  4799. &omap44xx_iva_seq0_hwmod,
  4800. &omap44xx_iva_seq1_hwmod,
  4801. /* kbd class */
  4802. &omap44xx_kbd_hwmod,
  4803. /* mailbox class */
  4804. &omap44xx_mailbox_hwmod,
  4805. /* mcbsp class */
  4806. &omap44xx_mcbsp1_hwmod,
  4807. &omap44xx_mcbsp2_hwmod,
  4808. &omap44xx_mcbsp3_hwmod,
  4809. &omap44xx_mcbsp4_hwmod,
  4810. /* mcpdm class */
  4811. /* &omap44xx_mcpdm_hwmod, */
  4812. /* mcspi class */
  4813. &omap44xx_mcspi1_hwmod,
  4814. &omap44xx_mcspi2_hwmod,
  4815. &omap44xx_mcspi3_hwmod,
  4816. &omap44xx_mcspi4_hwmod,
  4817. /* mmc class */
  4818. &omap44xx_mmc1_hwmod,
  4819. &omap44xx_mmc2_hwmod,
  4820. &omap44xx_mmc3_hwmod,
  4821. &omap44xx_mmc4_hwmod,
  4822. &omap44xx_mmc5_hwmod,
  4823. /* mpu class */
  4824. &omap44xx_mpu_hwmod,
  4825. /* smartreflex class */
  4826. &omap44xx_smartreflex_core_hwmod,
  4827. &omap44xx_smartreflex_iva_hwmod,
  4828. &omap44xx_smartreflex_mpu_hwmod,
  4829. /* spinlock class */
  4830. &omap44xx_spinlock_hwmod,
  4831. /* timer class */
  4832. &omap44xx_timer1_hwmod,
  4833. &omap44xx_timer2_hwmod,
  4834. &omap44xx_timer3_hwmod,
  4835. &omap44xx_timer4_hwmod,
  4836. &omap44xx_timer5_hwmod,
  4837. &omap44xx_timer6_hwmod,
  4838. &omap44xx_timer7_hwmod,
  4839. &omap44xx_timer8_hwmod,
  4840. &omap44xx_timer9_hwmod,
  4841. &omap44xx_timer10_hwmod,
  4842. &omap44xx_timer11_hwmod,
  4843. /* uart class */
  4844. &omap44xx_uart1_hwmod,
  4845. &omap44xx_uart2_hwmod,
  4846. &omap44xx_uart3_hwmod,
  4847. &omap44xx_uart4_hwmod,
  4848. /* usb_otg_hs class */
  4849. &omap44xx_usb_otg_hs_hwmod,
  4850. /* wd_timer class */
  4851. &omap44xx_wd_timer2_hwmod,
  4852. &omap44xx_wd_timer3_hwmod,
  4853. NULL,
  4854. };
  4855. int __init omap44xx_hwmod_init(void)
  4856. {
  4857. return omap_hwmod_register(omap44xx_hwmods);
  4858. }