PageRenderTime 67ms CodeModel.GetById 23ms RepoModel.GetById 1ms app.codeStats 0ms

/arch/arm/mach-omap2/prm-regbits-44xx.h

https://github.com/AICP/kernel_asus_grouper
C Header | 2327 lines | 1073 code | 537 blank | 717 comment | 0 complexity | 0cc4fdc84afea6b2cd2152b6de94cb99 MD5 | raw file
Possible License(s): GPL-2.0
  1. /*
  2. * OMAP44xx Power Management register bits
  3. *
  4. * Copyright (C) 2009-2010 Texas Instruments, Inc.
  5. * Copyright (C) 2009-2010 Nokia Corporation
  6. *
  7. * Paul Walmsley (paul@pwsan.com)
  8. * Rajendra Nayak (rnayak@ti.com)
  9. * Benoit Cousson (b-cousson@ti.com)
  10. *
  11. * This file is automatically generated from the OMAP hardware databases.
  12. * We respectfully ask that any modifications to this file be coordinated
  13. * with the public linux-omap@vger.kernel.org mailing list and the
  14. * authors above to ensure that the autogeneration scripts are kept
  15. * up-to-date with the file contents.
  16. *
  17. * This program is free software; you can redistribute it and/or modify
  18. * it under the terms of the GNU General Public License version 2 as
  19. * published by the Free Software Foundation.
  20. */
  21. #ifndef __ARCH_ARM_MACH_OMAP2_PRM_REGBITS_44XX_H
  22. #define __ARCH_ARM_MACH_OMAP2_PRM_REGBITS_44XX_H
  23. /*
  24. * Used by PRM_LDO_SRAM_CORE_SETUP, PRM_LDO_SRAM_IVA_SETUP,
  25. * PRM_LDO_SRAM_MPU_SETUP
  26. */
  27. #define OMAP4430_ABBOFF_ACT_EXPORT_SHIFT 1
  28. #define OMAP4430_ABBOFF_ACT_EXPORT_MASK (1 << 1)
  29. /*
  30. * Used by PRM_LDO_SRAM_CORE_SETUP, PRM_LDO_SRAM_IVA_SETUP,
  31. * PRM_LDO_SRAM_MPU_SETUP
  32. */
  33. #define OMAP4430_ABBOFF_SLEEP_EXPORT_SHIFT 2
  34. #define OMAP4430_ABBOFF_SLEEP_EXPORT_MASK (1 << 2)
  35. /* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_MPU */
  36. #define OMAP4430_ABB_IVA_DONE_EN_SHIFT 31
  37. #define OMAP4430_ABB_IVA_DONE_EN_MASK (1 << 31)
  38. /* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_MPU */
  39. #define OMAP4430_ABB_IVA_DONE_ST_SHIFT 31
  40. #define OMAP4430_ABB_IVA_DONE_ST_MASK (1 << 31)
  41. /* Used by PRM_IRQENABLE_MPU_2 */
  42. #define OMAP4430_ABB_MPU_DONE_EN_SHIFT 7
  43. #define OMAP4430_ABB_MPU_DONE_EN_MASK (1 << 7)
  44. /* Used by PRM_IRQSTATUS_MPU_2 */
  45. #define OMAP4430_ABB_MPU_DONE_ST_SHIFT 7
  46. #define OMAP4430_ABB_MPU_DONE_ST_MASK (1 << 7)
  47. /* Used by PRM_LDO_ABB_IVA_SETUP, PRM_LDO_ABB_MPU_SETUP */
  48. #define OMAP4430_ACTIVE_FBB_SEL_SHIFT 2
  49. #define OMAP4430_ACTIVE_FBB_SEL_MASK (1 << 2)
  50. /* Used by PRM_LDO_ABB_IVA_SETUP, PRM_LDO_ABB_MPU_SETUP */
  51. #define OMAP4430_ACTIVE_RBB_SEL_SHIFT 1
  52. #define OMAP4430_ACTIVE_RBB_SEL_MASK (1 << 1)
  53. /* Used by PM_ABE_PWRSTCTRL */
  54. #define OMAP4430_AESSMEM_ONSTATE_SHIFT 16
  55. #define OMAP4430_AESSMEM_ONSTATE_MASK (0x3 << 16)
  56. /* Used by PM_ABE_PWRSTCTRL */
  57. #define OMAP4430_AESSMEM_RETSTATE_SHIFT 8
  58. #define OMAP4430_AESSMEM_RETSTATE_MASK (1 << 8)
  59. /* Used by PM_ABE_PWRSTST */
  60. #define OMAP4430_AESSMEM_STATEST_SHIFT 4
  61. #define OMAP4430_AESSMEM_STATEST_MASK (0x3 << 4)
  62. /*
  63. * Used by PRM_LDO_SRAM_CORE_SETUP, PRM_LDO_SRAM_IVA_SETUP,
  64. * PRM_LDO_SRAM_MPU_SETUP
  65. */
  66. #define OMAP4430_AIPOFF_SHIFT 8
  67. #define OMAP4430_AIPOFF_MASK (1 << 8)
  68. /* Used by PRM_VOLTCTRL */
  69. #define OMAP4430_AUTO_CTRL_VDD_CORE_L_SHIFT 0
  70. #define OMAP4430_AUTO_CTRL_VDD_CORE_L_MASK (0x3 << 0)
  71. /* Used by PRM_VOLTCTRL */
  72. #define OMAP4430_AUTO_CTRL_VDD_IVA_L_SHIFT 4
  73. #define OMAP4430_AUTO_CTRL_VDD_IVA_L_MASK (0x3 << 4)
  74. /* Used by PRM_VOLTCTRL */
  75. #define OMAP4430_AUTO_CTRL_VDD_MPU_L_SHIFT 2
  76. #define OMAP4430_AUTO_CTRL_VDD_MPU_L_MASK (0x3 << 2)
  77. /* Used by PRM_VC_ERRST */
  78. #define OMAP4430_BYPS_RA_ERR_SHIFT 25
  79. #define OMAP4430_BYPS_RA_ERR_MASK (1 << 25)
  80. /* Used by PRM_VC_ERRST */
  81. #define OMAP4430_BYPS_SA_ERR_SHIFT 24
  82. #define OMAP4430_BYPS_SA_ERR_MASK (1 << 24)
  83. /* Used by PRM_VC_ERRST */
  84. #define OMAP4430_BYPS_TIMEOUT_ERR_SHIFT 26
  85. #define OMAP4430_BYPS_TIMEOUT_ERR_MASK (1 << 26)
  86. /* Used by PRM_RSTST */
  87. #define OMAP4430_C2C_RST_SHIFT 10
  88. #define OMAP4430_C2C_RST_MASK (1 << 10)
  89. /* Used by PM_CAM_PWRSTCTRL */
  90. #define OMAP4430_CAM_MEM_ONSTATE_SHIFT 16
  91. #define OMAP4430_CAM_MEM_ONSTATE_MASK (0x3 << 16)
  92. /* Used by PM_CAM_PWRSTST */
  93. #define OMAP4430_CAM_MEM_STATEST_SHIFT 4
  94. #define OMAP4430_CAM_MEM_STATEST_MASK (0x3 << 4)
  95. /* Used by PRM_CLKREQCTRL */
  96. #define OMAP4430_CLKREQ_COND_SHIFT 0
  97. #define OMAP4430_CLKREQ_COND_MASK (0x7 << 0)
  98. /* Used by PRM_VC_VAL_SMPS_RA_CMD */
  99. #define OMAP4430_CMDRA_VDD_CORE_L_SHIFT 0
  100. #define OMAP4430_CMDRA_VDD_CORE_L_MASK (0xff << 0)
  101. /* Used by PRM_VC_VAL_SMPS_RA_CMD */
  102. #define OMAP4430_CMDRA_VDD_IVA_L_SHIFT 8
  103. #define OMAP4430_CMDRA_VDD_IVA_L_MASK (0xff << 8)
  104. /* Used by PRM_VC_VAL_SMPS_RA_CMD */
  105. #define OMAP4430_CMDRA_VDD_MPU_L_SHIFT 16
  106. #define OMAP4430_CMDRA_VDD_MPU_L_MASK (0xff << 16)
  107. /* Used by PRM_VC_CFG_CHANNEL */
  108. #define OMAP4430_CMD_VDD_CORE_L_SHIFT 4
  109. #define OMAP4430_CMD_VDD_CORE_L_MASK (1 << 4)
  110. /* Used by PRM_VC_CFG_CHANNEL */
  111. #define OMAP4430_CMD_VDD_IVA_L_SHIFT 12
  112. #define OMAP4430_CMD_VDD_IVA_L_MASK (1 << 12)
  113. /* Used by PRM_VC_CFG_CHANNEL */
  114. #define OMAP4430_CMD_VDD_MPU_L_SHIFT 17
  115. #define OMAP4430_CMD_VDD_MPU_L_MASK (1 << 17)
  116. /* Used by PM_CORE_PWRSTCTRL */
  117. #define OMAP4430_CORE_OCMRAM_ONSTATE_SHIFT 18
  118. #define OMAP4430_CORE_OCMRAM_ONSTATE_MASK (0x3 << 18)
  119. /* Used by PM_CORE_PWRSTCTRL */
  120. #define OMAP4430_CORE_OCMRAM_RETSTATE_SHIFT 9
  121. #define OMAP4430_CORE_OCMRAM_RETSTATE_MASK (1 << 9)
  122. /* Used by PM_CORE_PWRSTST */
  123. #define OMAP4430_CORE_OCMRAM_STATEST_SHIFT 6
  124. #define OMAP4430_CORE_OCMRAM_STATEST_MASK (0x3 << 6)
  125. /* Used by PM_CORE_PWRSTCTRL */
  126. #define OMAP4430_CORE_OTHER_BANK_ONSTATE_SHIFT 16
  127. #define OMAP4430_CORE_OTHER_BANK_ONSTATE_MASK (0x3 << 16)
  128. /* Used by PM_CORE_PWRSTCTRL */
  129. #define OMAP4430_CORE_OTHER_BANK_RETSTATE_SHIFT 8
  130. #define OMAP4430_CORE_OTHER_BANK_RETSTATE_MASK (1 << 8)
  131. /* Used by PM_CORE_PWRSTST */
  132. #define OMAP4430_CORE_OTHER_BANK_STATEST_SHIFT 4
  133. #define OMAP4430_CORE_OTHER_BANK_STATEST_MASK (0x3 << 4)
  134. /* Used by REVISION_PRM */
  135. #define OMAP4430_CUSTOM_SHIFT 6
  136. #define OMAP4430_CUSTOM_MASK (0x3 << 6)
  137. /* Used by PRM_VC_VAL_BYPASS */
  138. #define OMAP4430_DATA_SHIFT 16
  139. #define OMAP4430_DATA_MASK (0xff << 16)
  140. /* Used by PRM_DEVICE_OFF_CTRL */
  141. #define OMAP4430_DEVICE_OFF_ENABLE_SHIFT 0
  142. #define OMAP4430_DEVICE_OFF_ENABLE_MASK (1 << 0)
  143. /* Used by PRM_VC_CFG_I2C_MODE */
  144. #define OMAP4430_DFILTEREN_SHIFT 6
  145. #define OMAP4430_DFILTEREN_MASK (1 << 6)
  146. /*
  147. * Used by PRM_LDO_SRAM_CORE_SETUP, PRM_LDO_SRAM_IVA_SETUP,
  148. * PRM_LDO_SRAM_MPU_SETUP, PRM_SRAM_WKUP_SETUP
  149. */
  150. #define OMAP4430_DISABLE_RTA_EXPORT_SHIFT 0
  151. #define OMAP4430_DISABLE_RTA_EXPORT_MASK (1 << 0)
  152. /* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_MPU, PRM_IRQENABLE_TESLA */
  153. #define OMAP4430_DPLL_ABE_RECAL_EN_SHIFT 4
  154. #define OMAP4430_DPLL_ABE_RECAL_EN_MASK (1 << 4)
  155. /* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_MPU, PRM_IRQSTATUS_TESLA */
  156. #define OMAP4430_DPLL_ABE_RECAL_ST_SHIFT 4
  157. #define OMAP4430_DPLL_ABE_RECAL_ST_MASK (1 << 4)
  158. /* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_MPU */
  159. #define OMAP4430_DPLL_CORE_RECAL_EN_SHIFT 0
  160. #define OMAP4430_DPLL_CORE_RECAL_EN_MASK (1 << 0)
  161. /* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_MPU */
  162. #define OMAP4430_DPLL_CORE_RECAL_ST_SHIFT 0
  163. #define OMAP4430_DPLL_CORE_RECAL_ST_MASK (1 << 0)
  164. /* Used by PRM_IRQENABLE_MPU */
  165. #define OMAP4430_DPLL_DDRPHY_RECAL_EN_SHIFT 6
  166. #define OMAP4430_DPLL_DDRPHY_RECAL_EN_MASK (1 << 6)
  167. /* Used by PRM_IRQSTATUS_MPU */
  168. #define OMAP4430_DPLL_DDRPHY_RECAL_ST_SHIFT 6
  169. #define OMAP4430_DPLL_DDRPHY_RECAL_ST_MASK (1 << 6)
  170. /* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_MPU, PRM_IRQENABLE_TESLA */
  171. #define OMAP4430_DPLL_IVA_RECAL_EN_SHIFT 2
  172. #define OMAP4430_DPLL_IVA_RECAL_EN_MASK (1 << 2)
  173. /* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_MPU, PRM_IRQSTATUS_TESLA */
  174. #define OMAP4430_DPLL_IVA_RECAL_ST_SHIFT 2
  175. #define OMAP4430_DPLL_IVA_RECAL_ST_MASK (1 << 2)
  176. /* Used by PRM_IRQENABLE_MPU */
  177. #define OMAP4430_DPLL_MPU_RECAL_EN_SHIFT 1
  178. #define OMAP4430_DPLL_MPU_RECAL_EN_MASK (1 << 1)
  179. /* Used by PRM_IRQSTATUS_MPU */
  180. #define OMAP4430_DPLL_MPU_RECAL_ST_SHIFT 1
  181. #define OMAP4430_DPLL_MPU_RECAL_ST_MASK (1 << 1)
  182. /* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_MPU */
  183. #define OMAP4430_DPLL_PER_RECAL_EN_SHIFT 3
  184. #define OMAP4430_DPLL_PER_RECAL_EN_MASK (1 << 3)
  185. /* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_MPU */
  186. #define OMAP4430_DPLL_PER_RECAL_ST_SHIFT 3
  187. #define OMAP4430_DPLL_PER_RECAL_ST_MASK (1 << 3)
  188. /* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_MPU */
  189. #define OMAP4430_DPLL_UNIPRO_RECAL_EN_SHIFT 7
  190. #define OMAP4430_DPLL_UNIPRO_RECAL_EN_MASK (1 << 7)
  191. /* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_MPU */
  192. #define OMAP4430_DPLL_UNIPRO_RECAL_ST_SHIFT 7
  193. #define OMAP4430_DPLL_UNIPRO_RECAL_ST_MASK (1 << 7)
  194. /* Used by PM_DSS_PWRSTCTRL */
  195. #define OMAP4430_DSS_MEM_ONSTATE_SHIFT 16
  196. #define OMAP4430_DSS_MEM_ONSTATE_MASK (0x3 << 16)
  197. /* Used by PM_DSS_PWRSTCTRL */
  198. #define OMAP4430_DSS_MEM_RETSTATE_SHIFT 8
  199. #define OMAP4430_DSS_MEM_RETSTATE_MASK (1 << 8)
  200. /* Used by PM_DSS_PWRSTST */
  201. #define OMAP4430_DSS_MEM_STATEST_SHIFT 4
  202. #define OMAP4430_DSS_MEM_STATEST_MASK (0x3 << 4)
  203. /* Used by PM_CORE_PWRSTCTRL */
  204. #define OMAP4430_DUCATI_L2RAM_ONSTATE_SHIFT 20
  205. #define OMAP4430_DUCATI_L2RAM_ONSTATE_MASK (0x3 << 20)
  206. /* Used by PM_CORE_PWRSTCTRL */
  207. #define OMAP4430_DUCATI_L2RAM_RETSTATE_SHIFT 10
  208. #define OMAP4430_DUCATI_L2RAM_RETSTATE_MASK (1 << 10)
  209. /* Used by PM_CORE_PWRSTST */
  210. #define OMAP4430_DUCATI_L2RAM_STATEST_SHIFT 8
  211. #define OMAP4430_DUCATI_L2RAM_STATEST_MASK (0x3 << 8)
  212. /* Used by PM_CORE_PWRSTCTRL */
  213. #define OMAP4430_DUCATI_UNICACHE_ONSTATE_SHIFT 22
  214. #define OMAP4430_DUCATI_UNICACHE_ONSTATE_MASK (0x3 << 22)
  215. /* Used by PM_CORE_PWRSTCTRL */
  216. #define OMAP4430_DUCATI_UNICACHE_RETSTATE_SHIFT 11
  217. #define OMAP4430_DUCATI_UNICACHE_RETSTATE_MASK (1 << 11)
  218. /* Used by PM_CORE_PWRSTST */
  219. #define OMAP4430_DUCATI_UNICACHE_STATEST_SHIFT 10
  220. #define OMAP4430_DUCATI_UNICACHE_STATEST_MASK (0x3 << 10)
  221. /* Used by PRM_DEVICE_OFF_CTRL */
  222. #define OMAP4460_EMIF1_OFFWKUP_DISABLE_SHIFT 8
  223. #define OMAP4460_EMIF1_OFFWKUP_DISABLE_MASK (1 << 8)
  224. /* Used by PRM_DEVICE_OFF_CTRL */
  225. #define OMAP4460_EMIF2_OFFWKUP_DISABLE_SHIFT 9
  226. #define OMAP4460_EMIF2_OFFWKUP_DISABLE_MASK (1 << 9)
  227. /* Used by RM_MPU_RSTST */
  228. #define OMAP4430_EMULATION_RST_SHIFT 0
  229. #define OMAP4430_EMULATION_RST_MASK (1 << 0)
  230. /* Used by RM_DUCATI_RSTST */
  231. #define OMAP4430_EMULATION_RST1ST_SHIFT 3
  232. #define OMAP4430_EMULATION_RST1ST_MASK (1 << 3)
  233. /* Used by RM_DUCATI_RSTST */
  234. #define OMAP4430_EMULATION_RST2ST_SHIFT 4
  235. #define OMAP4430_EMULATION_RST2ST_MASK (1 << 4)
  236. /* Used by RM_IVAHD_RSTST */
  237. #define OMAP4430_EMULATION_SEQ1_RST1ST_SHIFT 3
  238. #define OMAP4430_EMULATION_SEQ1_RST1ST_MASK (1 << 3)
  239. /* Used by RM_IVAHD_RSTST */
  240. #define OMAP4430_EMULATION_SEQ2_RST2ST_SHIFT 4
  241. #define OMAP4430_EMULATION_SEQ2_RST2ST_MASK (1 << 4)
  242. /* Used by PM_EMU_PWRSTCTRL */
  243. #define OMAP4430_EMU_BANK_ONSTATE_SHIFT 16
  244. #define OMAP4430_EMU_BANK_ONSTATE_MASK (0x3 << 16)
  245. /* Used by PM_EMU_PWRSTST */
  246. #define OMAP4430_EMU_BANK_STATEST_SHIFT 4
  247. #define OMAP4430_EMU_BANK_STATEST_MASK (0x3 << 4)
  248. /*
  249. * Used by PRM_LDO_SRAM_CORE_SETUP, PRM_LDO_SRAM_IVA_SETUP,
  250. * PRM_LDO_SRAM_MPU_SETUP
  251. */
  252. #define OMAP4430_ENFUNC1_EXPORT_SHIFT 3
  253. #define OMAP4430_ENFUNC1_EXPORT_MASK (1 << 3)
  254. /*
  255. * Used by PRM_LDO_SRAM_CORE_SETUP, PRM_LDO_SRAM_IVA_SETUP,
  256. * PRM_LDO_SRAM_MPU_SETUP
  257. */
  258. #define OMAP4430_ENFUNC3_EXPORT_SHIFT 5
  259. #define OMAP4430_ENFUNC3_EXPORT_MASK (1 << 5)
  260. /*
  261. * Used by PRM_LDO_SRAM_CORE_SETUP, PRM_LDO_SRAM_IVA_SETUP,
  262. * PRM_LDO_SRAM_MPU_SETUP
  263. */
  264. #define OMAP4430_ENFUNC4_SHIFT 6
  265. #define OMAP4430_ENFUNC4_MASK (1 << 6)
  266. /*
  267. * Used by PRM_LDO_SRAM_CORE_SETUP, PRM_LDO_SRAM_IVA_SETUP,
  268. * PRM_LDO_SRAM_MPU_SETUP
  269. */
  270. #define OMAP4430_ENFUNC5_SHIFT 7
  271. #define OMAP4430_ENFUNC5_MASK (1 << 7)
  272. /* Used by PRM_VP_CORE_CONFIG, PRM_VP_IVA_CONFIG, PRM_VP_MPU_CONFIG */
  273. #define OMAP4430_ERRORGAIN_SHIFT 16
  274. #define OMAP4430_ERRORGAIN_MASK (0xff << 16)
  275. /* Used by PRM_VP_CORE_CONFIG, PRM_VP_IVA_CONFIG, PRM_VP_MPU_CONFIG */
  276. #define OMAP4430_ERROROFFSET_SHIFT 24
  277. #define OMAP4430_ERROROFFSET_MASK (0xff << 24)
  278. /* Used by PRM_RSTST */
  279. #define OMAP4430_EXTERNAL_WARM_RST_SHIFT 5
  280. #define OMAP4430_EXTERNAL_WARM_RST_MASK (1 << 5)
  281. /* Used by PRM_VP_CORE_CONFIG, PRM_VP_IVA_CONFIG, PRM_VP_MPU_CONFIG */
  282. #define OMAP4430_FORCEUPDATE_SHIFT 1
  283. #define OMAP4430_FORCEUPDATE_MASK (1 << 1)
  284. /* Used by PRM_VP_CORE_VOLTAGE, PRM_VP_IVA_VOLTAGE, PRM_VP_MPU_VOLTAGE */
  285. #define OMAP4430_FORCEUPDATEWAIT_SHIFT 8
  286. #define OMAP4430_FORCEUPDATEWAIT_MASK (0xffffff << 8)
  287. /* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_TESLA */
  288. #define OMAP4430_FORCEWKUP_EN_SHIFT 10
  289. #define OMAP4430_FORCEWKUP_EN_MASK (1 << 10)
  290. /* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_TESLA */
  291. #define OMAP4430_FORCEWKUP_ST_SHIFT 10
  292. #define OMAP4430_FORCEWKUP_ST_MASK (1 << 10)
  293. /* Used by REVISION_PRM */
  294. #define OMAP4430_FUNC_SHIFT 16
  295. #define OMAP4430_FUNC_MASK (0xfff << 16)
  296. /* Used by PM_GFX_PWRSTCTRL */
  297. #define OMAP4430_GFX_MEM_ONSTATE_SHIFT 16
  298. #define OMAP4430_GFX_MEM_ONSTATE_MASK (0x3 << 16)
  299. /* Used by PM_GFX_PWRSTST */
  300. #define OMAP4430_GFX_MEM_STATEST_SHIFT 4
  301. #define OMAP4430_GFX_MEM_STATEST_MASK (0x3 << 4)
  302. /* Used by PRM_RSTST */
  303. #define OMAP4430_GLOBAL_COLD_RST_SHIFT 0
  304. #define OMAP4430_GLOBAL_COLD_RST_MASK (1 << 0)
  305. /* Used by PRM_RSTST */
  306. #define OMAP4430_GLOBAL_WARM_SW_RST_SHIFT 1
  307. #define OMAP4430_GLOBAL_WARM_SW_RST_MASK (1 << 1)
  308. /* Used by PRM_IO_PMCTRL */
  309. #define OMAP4430_GLOBAL_WUEN_SHIFT 16
  310. #define OMAP4430_GLOBAL_WUEN_MASK (1 << 16)
  311. /* Used by PRM_VC_CFG_I2C_MODE */
  312. #define OMAP4430_HSMCODE_SHIFT 0
  313. #define OMAP4430_HSMCODE_MASK (0x7 << 0)
  314. /* Used by PRM_VC_CFG_I2C_MODE */
  315. #define OMAP4430_HSMODEEN_SHIFT 3
  316. #define OMAP4430_HSMODEEN_MASK (1 << 3)
  317. /* Used by PRM_VC_CFG_I2C_CLK */
  318. #define OMAP4430_HSSCLH_SHIFT 16
  319. #define OMAP4430_HSSCLH_MASK (0xff << 16)
  320. /* Used by PRM_VC_CFG_I2C_CLK */
  321. #define OMAP4430_HSSCLL_SHIFT 24
  322. #define OMAP4430_HSSCLL_MASK (0xff << 24)
  323. /* Used by PM_IVAHD_PWRSTCTRL */
  324. #define OMAP4430_HWA_MEM_ONSTATE_SHIFT 16
  325. #define OMAP4430_HWA_MEM_ONSTATE_MASK (0x3 << 16)
  326. /* Used by PM_IVAHD_PWRSTCTRL */
  327. #define OMAP4430_HWA_MEM_RETSTATE_SHIFT 8
  328. #define OMAP4430_HWA_MEM_RETSTATE_MASK (1 << 8)
  329. /* Used by PM_IVAHD_PWRSTST */
  330. #define OMAP4430_HWA_MEM_STATEST_SHIFT 4
  331. #define OMAP4430_HWA_MEM_STATEST_MASK (0x3 << 4)
  332. /* Used by RM_MPU_RSTST */
  333. #define OMAP4430_ICECRUSHER_MPU_RST_SHIFT 1
  334. #define OMAP4430_ICECRUSHER_MPU_RST_MASK (1 << 1)
  335. /* Used by RM_DUCATI_RSTST */
  336. #define OMAP4430_ICECRUSHER_RST1ST_SHIFT 5
  337. #define OMAP4430_ICECRUSHER_RST1ST_MASK (1 << 5)
  338. /* Used by RM_DUCATI_RSTST */
  339. #define OMAP4430_ICECRUSHER_RST2ST_SHIFT 6
  340. #define OMAP4430_ICECRUSHER_RST2ST_MASK (1 << 6)
  341. /* Used by RM_IVAHD_RSTST */
  342. #define OMAP4430_ICECRUSHER_SEQ1_RST1ST_SHIFT 5
  343. #define OMAP4430_ICECRUSHER_SEQ1_RST1ST_MASK (1 << 5)
  344. /* Used by RM_IVAHD_RSTST */
  345. #define OMAP4430_ICECRUSHER_SEQ2_RST2ST_SHIFT 6
  346. #define OMAP4430_ICECRUSHER_SEQ2_RST2ST_MASK (1 << 6)
  347. /* Used by PRM_RSTST */
  348. #define OMAP4430_ICEPICK_RST_SHIFT 9
  349. #define OMAP4430_ICEPICK_RST_MASK (1 << 9)
  350. /* Used by PRM_VP_CORE_CONFIG, PRM_VP_IVA_CONFIG, PRM_VP_MPU_CONFIG */
  351. #define OMAP4430_INITVDD_SHIFT 2
  352. #define OMAP4430_INITVDD_MASK (1 << 2)
  353. /* Used by PRM_VP_CORE_CONFIG, PRM_VP_IVA_CONFIG, PRM_VP_MPU_CONFIG */
  354. #define OMAP4430_INITVOLTAGE_SHIFT 8
  355. #define OMAP4430_INITVOLTAGE_MASK (0xff << 8)
  356. /*
  357. * Used by PM_ABE_PWRSTST, PM_CAM_PWRSTST, PM_CEFUSE_PWRSTST, PM_CORE_PWRSTST,
  358. * PM_DSS_PWRSTST, PM_EMU_PWRSTST, PM_GFX_PWRSTST, PM_IVAHD_PWRSTST,
  359. * PM_L3INIT_PWRSTST, PM_L4PER_PWRSTST, PM_MPU_PWRSTST, PM_TESLA_PWRSTST
  360. */
  361. #define OMAP4430_INTRANSITION_SHIFT 20
  362. #define OMAP4430_INTRANSITION_MASK (1 << 20)
  363. /* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_MPU */
  364. #define OMAP4430_IO_EN_SHIFT 9
  365. #define OMAP4430_IO_EN_MASK (1 << 9)
  366. /* Used by PRM_IO_PMCTRL */
  367. #define OMAP4430_IO_ON_STATUS_SHIFT 5
  368. #define OMAP4430_IO_ON_STATUS_MASK (1 << 5)
  369. /* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_MPU */
  370. #define OMAP4430_IO_ST_SHIFT 9
  371. #define OMAP4430_IO_ST_MASK (1 << 9)
  372. /* Used by PRM_IO_PMCTRL */
  373. #define OMAP4430_ISOCLK_OVERRIDE_SHIFT 0
  374. #define OMAP4430_ISOCLK_OVERRIDE_MASK (1 << 0)
  375. /* Used by PRM_IO_PMCTRL */
  376. #define OMAP4430_ISOCLK_STATUS_SHIFT 1
  377. #define OMAP4430_ISOCLK_STATUS_MASK (1 << 1)
  378. /* Used by PRM_IO_PMCTRL */
  379. #define OMAP4430_ISOOVR_EXTEND_SHIFT 4
  380. #define OMAP4430_ISOOVR_EXTEND_MASK (1 << 4)
  381. /* Used by PRM_IO_COUNT */
  382. #define OMAP4430_ISO_2_ON_TIME_SHIFT 0
  383. #define OMAP4430_ISO_2_ON_TIME_MASK (0xff << 0)
  384. /* Used by PM_L3INIT_PWRSTCTRL */
  385. #define OMAP4430_L3INIT_BANK1_ONSTATE_SHIFT 16
  386. #define OMAP4430_L3INIT_BANK1_ONSTATE_MASK (0x3 << 16)
  387. /* Used by PM_L3INIT_PWRSTCTRL */
  388. #define OMAP4430_L3INIT_BANK1_RETSTATE_SHIFT 8
  389. #define OMAP4430_L3INIT_BANK1_RETSTATE_MASK (1 << 8)
  390. /* Used by PM_L3INIT_PWRSTST */
  391. #define OMAP4430_L3INIT_BANK1_STATEST_SHIFT 4
  392. #define OMAP4430_L3INIT_BANK1_STATEST_MASK (0x3 << 4)
  393. /*
  394. * Used by PM_ABE_PWRSTST, PM_CORE_PWRSTST, PM_IVAHD_PWRSTST,
  395. * PM_L3INIT_PWRSTST, PM_L4PER_PWRSTST, PM_MPU_PWRSTST, PM_TESLA_PWRSTST
  396. */
  397. #define OMAP4430_LASTPOWERSTATEENTERED_SHIFT 24
  398. #define OMAP4430_LASTPOWERSTATEENTERED_MASK (0x3 << 24)
  399. /*
  400. * Used by PM_ABE_PWRSTCTRL, PM_CORE_PWRSTCTRL, PM_DSS_PWRSTCTRL,
  401. * PM_IVAHD_PWRSTCTRL, PM_L3INIT_PWRSTCTRL, PM_L4PER_PWRSTCTRL,
  402. * PM_MPU_PWRSTCTRL, PM_TESLA_PWRSTCTRL
  403. */
  404. #define OMAP4430_LOGICRETSTATE_SHIFT 2
  405. #define OMAP4430_LOGICRETSTATE_MASK (1 << 2)
  406. /*
  407. * Used by PM_ABE_PWRSTST, PM_CAM_PWRSTST, PM_CEFUSE_PWRSTST, PM_CORE_PWRSTST,
  408. * PM_DSS_PWRSTST, PM_EMU_PWRSTST, PM_GFX_PWRSTST, PM_IVAHD_PWRSTST,
  409. * PM_L3INIT_PWRSTST, PM_L4PER_PWRSTST, PM_MPU_PWRSTST, PM_TESLA_PWRSTST
  410. */
  411. #define OMAP4430_LOGICSTATEST_SHIFT 2
  412. #define OMAP4430_LOGICSTATEST_MASK (1 << 2)
  413. /*
  414. * Used by RM_ABE_AESS_CONTEXT, RM_ABE_DMIC_CONTEXT, RM_ABE_MCASP_CONTEXT,
  415. * RM_ABE_MCBSP1_CONTEXT, RM_ABE_MCBSP2_CONTEXT, RM_ABE_MCBSP3_CONTEXT,
  416. * RM_ABE_PDM_CONTEXT, RM_ABE_SLIMBUS_CONTEXT, RM_ABE_TIMER5_CONTEXT,
  417. * RM_ABE_TIMER6_CONTEXT, RM_ABE_TIMER7_CONTEXT, RM_ABE_TIMER8_CONTEXT,
  418. * RM_ABE_WDT3_CONTEXT, RM_ALWON_MDMINTC_CONTEXT, RM_ALWON_SR_CORE_CONTEXT,
  419. * RM_ALWON_SR_IVA_CONTEXT, RM_ALWON_SR_MPU_CONTEXT, RM_CAM_FDIF_CONTEXT,
  420. * RM_CAM_ISS_CONTEXT, RM_CEFUSE_CEFUSE_CONTEXT, RM_D2D_SAD2D_CONTEXT,
  421. * RM_D2D_SAD2D_FW_CONTEXT, RM_DSS_DEISS_CONTEXT, RM_DSS_DSS_CONTEXT,
  422. * RM_DUCATI_DUCATI_CONTEXT, RM_EMU_DEBUGSS_CONTEXT, RM_GFX_GFX_CONTEXT,
  423. * RM_IVAHD_IVAHD_CONTEXT, RM_IVAHD_SL2_CONTEXT, RM_L3INIT_CCPTX_CONTEXT,
  424. * RM_L3INIT_EMAC_CONTEXT, RM_L3INIT_P1500_CONTEXT, RM_L3INIT_PCIESS_CONTEXT,
  425. * RM_L3INIT_SATA_CONTEXT, RM_L3INIT_TPPSS_CONTEXT, RM_L3INIT_UNIPRO1_CONTEXT,
  426. * RM_L3INIT_USBPHYOCP2SCP_CONTEXT, RM_L3INIT_XHPI_CONTEXT,
  427. * RM_L3INSTR_L3_3_CONTEXT, RM_L3INSTR_L3_INSTR_CONTEXT,
  428. * RM_L3INSTR_OCP_WP1_CONTEXT, RM_L3_1_L3_1_CONTEXT, RM_L3_2_L3_2_CONTEXT,
  429. * RM_L3_2_OCMC_RAM_CONTEXT, RM_L4CFG_L4_CFG_CONTEXT, RM_L4CFG_SAR_ROM_CONTEXT,
  430. * RM_L4PER_ADC_CONTEXT, RM_L4PER_DMTIMER10_CONTEXT,
  431. * RM_L4PER_DMTIMER11_CONTEXT, RM_L4PER_DMTIMER2_CONTEXT,
  432. * RM_L4PER_DMTIMER3_CONTEXT, RM_L4PER_DMTIMER4_CONTEXT,
  433. * RM_L4PER_DMTIMER9_CONTEXT, RM_L4PER_ELM_CONTEXT, RM_L4PER_HDQ1W_CONTEXT,
  434. * RM_L4PER_HECC1_CONTEXT, RM_L4PER_HECC2_CONTEXT, RM_L4PER_I2C2_CONTEXT,
  435. * RM_L4PER_I2C3_CONTEXT, RM_L4PER_I2C4_CONTEXT, RM_L4PER_I2C5_CONTEXT,
  436. * RM_L4PER_L4_PER_CONTEXT, RM_L4PER_MCASP2_CONTEXT, RM_L4PER_MCASP3_CONTEXT,
  437. * RM_L4PER_MCBSP4_CONTEXT, RM_L4PER_MCSPI1_CONTEXT, RM_L4PER_MCSPI2_CONTEXT,
  438. * RM_L4PER_MCSPI3_CONTEXT, RM_L4PER_MCSPI4_CONTEXT, RM_L4PER_MGATE_CONTEXT,
  439. * RM_L4PER_MMCSD3_CONTEXT, RM_L4PER_MMCSD4_CONTEXT, RM_L4PER_MMCSD5_CONTEXT,
  440. * RM_L4PER_MSPROHG_CONTEXT, RM_L4PER_SLIMBUS2_CONTEXT,
  441. * RM_L4SEC_PKAEIP29_CONTEXT, RM_MEMIF_DLL_CONTEXT, RM_MEMIF_DLL_H_CONTEXT,
  442. * RM_MEMIF_DMM_CONTEXT, RM_MEMIF_EMIF_1_CONTEXT, RM_MEMIF_EMIF_2_CONTEXT,
  443. * RM_MEMIF_EMIF_FW_CONTEXT, RM_MPU_MPU_CONTEXT, RM_TESLA_TESLA_CONTEXT,
  444. * RM_WKUP_GPIO1_CONTEXT, RM_WKUP_KEYBOARD_CONTEXT, RM_WKUP_L4WKUP_CONTEXT,
  445. * RM_WKUP_RTC_CONTEXT, RM_WKUP_SARRAM_CONTEXT, RM_WKUP_SYNCTIMER_CONTEXT,
  446. * RM_WKUP_TIMER12_CONTEXT, RM_WKUP_TIMER1_CONTEXT, RM_WKUP_USIM_CONTEXT,
  447. * RM_WKUP_WDT1_CONTEXT, RM_WKUP_WDT2_CONTEXT
  448. */
  449. #define OMAP4430_LOSTCONTEXT_DFF_SHIFT 0
  450. #define OMAP4430_LOSTCONTEXT_DFF_MASK (1 << 0)
  451. /*
  452. * Used by RM_D2D_MODEM_ICR_CONTEXT, RM_D2D_SAD2D_CONTEXT,
  453. * RM_D2D_SAD2D_FW_CONTEXT, RM_DSS_DSS_CONTEXT, RM_DUCATI_DUCATI_CONTEXT,
  454. * RM_L3INIT_HSI_CONTEXT, RM_L3INIT_MMC1_CONTEXT, RM_L3INIT_MMC2_CONTEXT,
  455. * RM_L3INIT_MMC6_CONTEXT, RM_L3INIT_USB_HOST_CONTEXT,
  456. * RM_L3INIT_USB_HOST_FS_CONTEXT, RM_L3INIT_USB_OTG_CONTEXT,
  457. * RM_L3INIT_USB_TLL_CONTEXT, RM_L3INSTR_L3_3_CONTEXT,
  458. * RM_L3INSTR_OCP_WP1_CONTEXT, RM_L3_1_L3_1_CONTEXT, RM_L3_2_GPMC_CONTEXT,
  459. * RM_L3_2_L3_2_CONTEXT, RM_L4CFG_HW_SEM_CONTEXT, RM_L4CFG_L4_CFG_CONTEXT,
  460. * RM_L4CFG_MAILBOX_CONTEXT, RM_L4PER_GPIO2_CONTEXT, RM_L4PER_GPIO3_CONTEXT,
  461. * RM_L4PER_GPIO4_CONTEXT, RM_L4PER_GPIO5_CONTEXT, RM_L4PER_GPIO6_CONTEXT,
  462. * RM_L4PER_I2C1_CONTEXT, RM_L4PER_L4_PER_CONTEXT, RM_L4PER_UART1_CONTEXT,
  463. * RM_L4PER_UART2_CONTEXT, RM_L4PER_UART3_CONTEXT, RM_L4PER_UART4_CONTEXT,
  464. * RM_L4SEC_AES1_CONTEXT, RM_L4SEC_AES2_CONTEXT, RM_L4SEC_CRYPTODMA_CONTEXT,
  465. * RM_L4SEC_DES3DES_CONTEXT, RM_L4SEC_RNG_CONTEXT, RM_L4SEC_SHA2MD51_CONTEXT,
  466. * RM_MEMIF_DMM_CONTEXT, RM_MEMIF_EMIF_1_CONTEXT, RM_MEMIF_EMIF_2_CONTEXT,
  467. * RM_MEMIF_EMIF_FW_CONTEXT, RM_MEMIF_EMIF_H1_CONTEXT,
  468. * RM_MEMIF_EMIF_H2_CONTEXT, RM_SDMA_SDMA_CONTEXT, RM_TESLA_TESLA_CONTEXT
  469. */
  470. #define OMAP4430_LOSTCONTEXT_RFF_SHIFT 1
  471. #define OMAP4430_LOSTCONTEXT_RFF_MASK (1 << 1)
  472. /* Used by RM_ABE_AESS_CONTEXT */
  473. #define OMAP4430_LOSTMEM_AESSMEM_SHIFT 8
  474. #define OMAP4430_LOSTMEM_AESSMEM_MASK (1 << 8)
  475. /* Used by RM_CAM_FDIF_CONTEXT, RM_CAM_ISS_CONTEXT */
  476. #define OMAP4430_LOSTMEM_CAM_MEM_SHIFT 8
  477. #define OMAP4430_LOSTMEM_CAM_MEM_MASK (1 << 8)
  478. /* Used by RM_L3INSTR_OCP_WP1_CONTEXT */
  479. #define OMAP4430_LOSTMEM_CORE_NRET_BANK_SHIFT 8
  480. #define OMAP4430_LOSTMEM_CORE_NRET_BANK_MASK (1 << 8)
  481. /* Renamed from LOSTMEM_CORE_NRET_BANK Used by RM_MEMIF_DMM_CONTEXT */
  482. #define OMAP4430_LOSTMEM_CORE_NRET_BANK_9_9_SHIFT 9
  483. #define OMAP4430_LOSTMEM_CORE_NRET_BANK_9_9_MASK (1 << 9)
  484. /* Used by RM_L3_2_OCMC_RAM_CONTEXT */
  485. #define OMAP4430_LOSTMEM_CORE_OCMRAM_SHIFT 8
  486. #define OMAP4430_LOSTMEM_CORE_OCMRAM_MASK (1 << 8)
  487. /*
  488. * Used by RM_D2D_MODEM_ICR_CONTEXT, RM_MEMIF_DMM_CONTEXT,
  489. * RM_SDMA_SDMA_CONTEXT
  490. */
  491. #define OMAP4430_LOSTMEM_CORE_OTHER_BANK_SHIFT 8
  492. #define OMAP4430_LOSTMEM_CORE_OTHER_BANK_MASK (1 << 8)
  493. /* Used by RM_DSS_DEISS_CONTEXT, RM_DSS_DSS_CONTEXT */
  494. #define OMAP4430_LOSTMEM_DSS_MEM_SHIFT 8
  495. #define OMAP4430_LOSTMEM_DSS_MEM_MASK (1 << 8)
  496. /* Used by RM_DUCATI_DUCATI_CONTEXT */
  497. #define OMAP4430_LOSTMEM_DUCATI_L2RAM_SHIFT 9
  498. #define OMAP4430_LOSTMEM_DUCATI_L2RAM_MASK (1 << 9)
  499. /* Used by RM_DUCATI_DUCATI_CONTEXT */
  500. #define OMAP4430_LOSTMEM_DUCATI_UNICACHE_SHIFT 8
  501. #define OMAP4430_LOSTMEM_DUCATI_UNICACHE_MASK (1 << 8)
  502. /* Used by RM_EMU_DEBUGSS_CONTEXT */
  503. #define OMAP4430_LOSTMEM_EMU_BANK_SHIFT 8
  504. #define OMAP4430_LOSTMEM_EMU_BANK_MASK (1 << 8)
  505. /* Used by RM_GFX_GFX_CONTEXT */
  506. #define OMAP4430_LOSTMEM_GFX_MEM_SHIFT 8
  507. #define OMAP4430_LOSTMEM_GFX_MEM_MASK (1 << 8)
  508. /* Used by RM_IVAHD_IVAHD_CONTEXT */
  509. #define OMAP4430_LOSTMEM_HWA_MEM_SHIFT 10
  510. #define OMAP4430_LOSTMEM_HWA_MEM_MASK (1 << 10)
  511. /*
  512. * Used by RM_L3INIT_CCPTX_CONTEXT, RM_L3INIT_EMAC_CONTEXT,
  513. * RM_L3INIT_HSI_CONTEXT, RM_L3INIT_MMC1_CONTEXT, RM_L3INIT_MMC2_CONTEXT,
  514. * RM_L3INIT_MMC6_CONTEXT, RM_L3INIT_PCIESS_CONTEXT, RM_L3INIT_SATA_CONTEXT,
  515. * RM_L3INIT_TPPSS_CONTEXT, RM_L3INIT_UNIPRO1_CONTEXT,
  516. * RM_L3INIT_USB_OTG_CONTEXT, RM_L3INIT_XHPI_CONTEXT
  517. */
  518. #define OMAP4430_LOSTMEM_L3INIT_BANK1_SHIFT 8
  519. #define OMAP4430_LOSTMEM_L3INIT_BANK1_MASK (1 << 8)
  520. /* Used by RM_MPU_MPU_CONTEXT */
  521. #define OMAP4430_LOSTMEM_MPU_L1_SHIFT 8
  522. #define OMAP4430_LOSTMEM_MPU_L1_MASK (1 << 8)
  523. /* Used by RM_MPU_MPU_CONTEXT */
  524. #define OMAP4430_LOSTMEM_MPU_L2_SHIFT 9
  525. #define OMAP4430_LOSTMEM_MPU_L2_MASK (1 << 9)
  526. /* Used by RM_MPU_MPU_CONTEXT */
  527. #define OMAP4430_LOSTMEM_MPU_RAM_SHIFT 10
  528. #define OMAP4430_LOSTMEM_MPU_RAM_MASK (1 << 10)
  529. /*
  530. * Used by RM_L4PER_HECC1_CONTEXT, RM_L4PER_HECC2_CONTEXT,
  531. * RM_L4PER_MCBSP4_CONTEXT, RM_L4PER_MMCSD3_CONTEXT, RM_L4PER_MMCSD4_CONTEXT,
  532. * RM_L4PER_MMCSD5_CONTEXT, RM_L4PER_SLIMBUS2_CONTEXT, RM_L4SEC_PKAEIP29_CONTEXT
  533. */
  534. #define OMAP4430_LOSTMEM_NONRETAINED_BANK_SHIFT 8
  535. #define OMAP4430_LOSTMEM_NONRETAINED_BANK_MASK (1 << 8)
  536. /*
  537. * Used by RM_ABE_DMIC_CONTEXT, RM_ABE_MCBSP1_CONTEXT, RM_ABE_MCBSP2_CONTEXT,
  538. * RM_ABE_MCBSP3_CONTEXT, RM_ABE_PDM_CONTEXT, RM_ABE_SLIMBUS_CONTEXT
  539. */
  540. #define OMAP4430_LOSTMEM_PERIHPMEM_SHIFT 8
  541. #define OMAP4430_LOSTMEM_PERIHPMEM_MASK (1 << 8)
  542. /*
  543. * Used by RM_L4PER_MSPROHG_CONTEXT, RM_L4PER_UART1_CONTEXT,
  544. * RM_L4PER_UART2_CONTEXT, RM_L4PER_UART3_CONTEXT, RM_L4PER_UART4_CONTEXT,
  545. * RM_L4SEC_CRYPTODMA_CONTEXT
  546. */
  547. #define OMAP4430_LOSTMEM_RETAINED_BANK_SHIFT 8
  548. #define OMAP4430_LOSTMEM_RETAINED_BANK_MASK (1 << 8)
  549. /* Used by RM_IVAHD_SL2_CONTEXT */
  550. #define OMAP4430_LOSTMEM_SL2_MEM_SHIFT 8
  551. #define OMAP4430_LOSTMEM_SL2_MEM_MASK (1 << 8)
  552. /* Used by RM_IVAHD_IVAHD_CONTEXT */
  553. #define OMAP4430_LOSTMEM_TCM1_MEM_SHIFT 8
  554. #define OMAP4430_LOSTMEM_TCM1_MEM_MASK (1 << 8)
  555. /* Used by RM_IVAHD_IVAHD_CONTEXT */
  556. #define OMAP4430_LOSTMEM_TCM2_MEM_SHIFT 9
  557. #define OMAP4430_LOSTMEM_TCM2_MEM_MASK (1 << 9)
  558. /* Used by RM_TESLA_TESLA_CONTEXT */
  559. #define OMAP4430_LOSTMEM_TESLA_EDMA_SHIFT 10
  560. #define OMAP4430_LOSTMEM_TESLA_EDMA_MASK (1 << 10)
  561. /* Used by RM_TESLA_TESLA_CONTEXT */
  562. #define OMAP4430_LOSTMEM_TESLA_L1_SHIFT 8
  563. #define OMAP4430_LOSTMEM_TESLA_L1_MASK (1 << 8)
  564. /* Used by RM_TESLA_TESLA_CONTEXT */
  565. #define OMAP4430_LOSTMEM_TESLA_L2_SHIFT 9
  566. #define OMAP4430_LOSTMEM_TESLA_L2_MASK (1 << 9)
  567. /* Used by RM_WKUP_SARRAM_CONTEXT */
  568. #define OMAP4430_LOSTMEM_WKUP_BANK_SHIFT 8
  569. #define OMAP4430_LOSTMEM_WKUP_BANK_MASK (1 << 8)
  570. /*
  571. * Used by PM_ABE_PWRSTCTRL, PM_CAM_PWRSTCTRL, PM_CEFUSE_PWRSTCTRL,
  572. * PM_CORE_PWRSTCTRL, PM_DSS_PWRSTCTRL, PM_GFX_PWRSTCTRL, PM_IVAHD_PWRSTCTRL,
  573. * PM_L3INIT_PWRSTCTRL, PM_L4PER_PWRSTCTRL, PM_MPU_PWRSTCTRL, PM_TESLA_PWRSTCTRL
  574. */
  575. #define OMAP4430_LOWPOWERSTATECHANGE_SHIFT 4
  576. #define OMAP4430_LOWPOWERSTATECHANGE_MASK (1 << 4)
  577. /* Used by PRM_MODEM_IF_CTRL */
  578. #define OMAP4430_MODEM_READY_SHIFT 1
  579. #define OMAP4430_MODEM_READY_MASK (1 << 1)
  580. /* Used by PRM_MODEM_IF_CTRL */
  581. #define OMAP4430_MODEM_SHUTDOWN_IRQ_SHIFT 9
  582. #define OMAP4430_MODEM_SHUTDOWN_IRQ_MASK (1 << 9)
  583. /* Used by PRM_MODEM_IF_CTRL */
  584. #define OMAP4430_MODEM_SLEEP_ST_SHIFT 16
  585. #define OMAP4430_MODEM_SLEEP_ST_MASK (1 << 16)
  586. /* Used by PRM_MODEM_IF_CTRL */
  587. #define OMAP4430_MODEM_WAKE_IRQ_SHIFT 8
  588. #define OMAP4430_MODEM_WAKE_IRQ_MASK (1 << 8)
  589. /* Used by PM_MPU_PWRSTCTRL */
  590. #define OMAP4430_MPU_L1_ONSTATE_SHIFT 16
  591. #define OMAP4430_MPU_L1_ONSTATE_MASK (0x3 << 16)
  592. /* Used by PM_MPU_PWRSTCTRL */
  593. #define OMAP4430_MPU_L1_RETSTATE_SHIFT 8
  594. #define OMAP4430_MPU_L1_RETSTATE_MASK (1 << 8)
  595. /* Used by PM_MPU_PWRSTST */
  596. #define OMAP4430_MPU_L1_STATEST_SHIFT 4
  597. #define OMAP4430_MPU_L1_STATEST_MASK (0x3 << 4)
  598. /* Used by PM_MPU_PWRSTCTRL */
  599. #define OMAP4430_MPU_L2_ONSTATE_SHIFT 18
  600. #define OMAP4430_MPU_L2_ONSTATE_MASK (0x3 << 18)
  601. /* Used by PM_MPU_PWRSTCTRL */
  602. #define OMAP4430_MPU_L2_RETSTATE_SHIFT 9
  603. #define OMAP4430_MPU_L2_RETSTATE_MASK (1 << 9)
  604. /* Used by PM_MPU_PWRSTST */
  605. #define OMAP4430_MPU_L2_STATEST_SHIFT 6
  606. #define OMAP4430_MPU_L2_STATEST_MASK (0x3 << 6)
  607. /* Used by PM_MPU_PWRSTCTRL */
  608. #define OMAP4430_MPU_RAM_ONSTATE_SHIFT 20
  609. #define OMAP4430_MPU_RAM_ONSTATE_MASK (0x3 << 20)
  610. /* Used by PM_MPU_PWRSTCTRL */
  611. #define OMAP4430_MPU_RAM_RETSTATE_SHIFT 10
  612. #define OMAP4430_MPU_RAM_RETSTATE_MASK (1 << 10)
  613. /* Used by PM_MPU_PWRSTST */
  614. #define OMAP4430_MPU_RAM_STATEST_SHIFT 8
  615. #define OMAP4430_MPU_RAM_STATEST_MASK (0x3 << 8)
  616. /* Used by PRM_RSTST */
  617. #define OMAP4430_MPU_SECURITY_VIOL_RST_SHIFT 2
  618. #define OMAP4430_MPU_SECURITY_VIOL_RST_MASK (1 << 2)
  619. /* Used by PRM_RSTST */
  620. #define OMAP4430_MPU_WDT_RST_SHIFT 3
  621. #define OMAP4430_MPU_WDT_RST_MASK (1 << 3)
  622. /* Used by PM_L4PER_PWRSTCTRL */
  623. #define OMAP4430_NONRETAINED_BANK_ONSTATE_SHIFT 18
  624. #define OMAP4430_NONRETAINED_BANK_ONSTATE_MASK (0x3 << 18)
  625. /* Used by PM_L4PER_PWRSTCTRL */
  626. #define OMAP4430_NONRETAINED_BANK_RETSTATE_SHIFT 9
  627. #define OMAP4430_NONRETAINED_BANK_RETSTATE_MASK (1 << 9)
  628. /* Used by PM_L4PER_PWRSTST */
  629. #define OMAP4430_NONRETAINED_BANK_STATEST_SHIFT 6
  630. #define OMAP4430_NONRETAINED_BANK_STATEST_MASK (0x3 << 6)
  631. /* Used by PM_CORE_PWRSTCTRL */
  632. #define OMAP4430_OCP_NRET_BANK_ONSTATE_SHIFT 24
  633. #define OMAP4430_OCP_NRET_BANK_ONSTATE_MASK (0x3 << 24)
  634. /* Used by PM_CORE_PWRSTCTRL */
  635. #define OMAP4430_OCP_NRET_BANK_RETSTATE_SHIFT 12
  636. #define OMAP4430_OCP_NRET_BANK_RETSTATE_MASK (1 << 12)
  637. /* Used by PM_CORE_PWRSTST */
  638. #define OMAP4430_OCP_NRET_BANK_STATEST_SHIFT 12
  639. #define OMAP4430_OCP_NRET_BANK_STATEST_MASK (0x3 << 12)
  640. /*
  641. * Used by PRM_VC_VAL_CMD_VDD_CORE_L, PRM_VC_VAL_CMD_VDD_IVA_L,
  642. * PRM_VC_VAL_CMD_VDD_MPU_L
  643. */
  644. #define OMAP4430_OFF_SHIFT 0
  645. #define OMAP4430_OFF_MASK (0xff << 0)
  646. /*
  647. * Used by PRM_VC_VAL_CMD_VDD_CORE_L, PRM_VC_VAL_CMD_VDD_IVA_L,
  648. * PRM_VC_VAL_CMD_VDD_MPU_L
  649. */
  650. #define OMAP4430_ON_SHIFT 24
  651. #define OMAP4430_ON_MASK (0xff << 24)
  652. /*
  653. * Used by PRM_VC_VAL_CMD_VDD_CORE_L, PRM_VC_VAL_CMD_VDD_IVA_L,
  654. * PRM_VC_VAL_CMD_VDD_MPU_L
  655. */
  656. #define OMAP4430_ONLP_SHIFT 16
  657. #define OMAP4430_ONLP_MASK (0xff << 16)
  658. /* Used by PRM_LDO_ABB_IVA_CTRL, PRM_LDO_ABB_MPU_CTRL */
  659. #define OMAP4430_OPP_CHANGE_SHIFT 2
  660. #define OMAP4430_OPP_CHANGE_MASK (1 << 2)
  661. /* Used by PRM_LDO_ABB_IVA_CTRL, PRM_LDO_ABB_MPU_CTRL */
  662. #define OMAP4430_OPP_SEL_SHIFT 0
  663. #define OMAP4430_OPP_SEL_MASK (0x3 << 0)
  664. /* Used by PRM_SRAM_COUNT */
  665. #define OMAP4430_PCHARGECNT_VALUE_SHIFT 0
  666. #define OMAP4430_PCHARGECNT_VALUE_MASK (0x3f << 0)
  667. /* Used by PRM_PSCON_COUNT */
  668. #define OMAP4430_PCHARGE_TIME_SHIFT 0
  669. #define OMAP4430_PCHARGE_TIME_MASK (0xff << 0)
  670. /* Used by PM_ABE_PWRSTCTRL */
  671. #define OMAP4430_PERIPHMEM_ONSTATE_SHIFT 20
  672. #define OMAP4430_PERIPHMEM_ONSTATE_MASK (0x3 << 20)
  673. /* Used by PM_ABE_PWRSTCTRL */
  674. #define OMAP4430_PERIPHMEM_RETSTATE_SHIFT 10
  675. #define OMAP4430_PERIPHMEM_RETSTATE_MASK (1 << 10)
  676. /* Used by PM_ABE_PWRSTST */
  677. #define OMAP4430_PERIPHMEM_STATEST_SHIFT 8
  678. #define OMAP4430_PERIPHMEM_STATEST_MASK (0x3 << 8)
  679. /* Used by PRM_PHASE1_CNDP */
  680. #define OMAP4430_PHASE1_CNDP_SHIFT 0
  681. #define OMAP4430_PHASE1_CNDP_MASK (0xffffffff << 0)
  682. /* Used by PRM_PHASE2A_CNDP */
  683. #define OMAP4430_PHASE2A_CNDP_SHIFT 0
  684. #define OMAP4430_PHASE2A_CNDP_MASK (0xffffffff << 0)
  685. /* Used by PRM_PHASE2B_CNDP */
  686. #define OMAP4430_PHASE2B_CNDP_SHIFT 0
  687. #define OMAP4430_PHASE2B_CNDP_MASK (0xffffffff << 0)
  688. /* Used by PRM_PSCON_COUNT */
  689. #define OMAP4430_PONOUT_2_PGOODIN_TIME_SHIFT 8
  690. #define OMAP4430_PONOUT_2_PGOODIN_TIME_MASK (0xff << 8)
  691. /*
  692. * Used by PM_ABE_PWRSTCTRL, PM_CAM_PWRSTCTRL, PM_CEFUSE_PWRSTCTRL,
  693. * PM_CORE_PWRSTCTRL, PM_DSS_PWRSTCTRL, PM_EMU_PWRSTCTRL, PM_GFX_PWRSTCTRL,
  694. * PM_IVAHD_PWRSTCTRL, PM_L3INIT_PWRSTCTRL, PM_L4PER_PWRSTCTRL,
  695. * PM_MPU_PWRSTCTRL, PM_TESLA_PWRSTCTRL
  696. */
  697. #define OMAP4430_POWERSTATE_SHIFT 0
  698. #define OMAP4430_POWERSTATE_MASK (0x3 << 0)
  699. /*
  700. * Used by PM_ABE_PWRSTST, PM_CAM_PWRSTST, PM_CEFUSE_PWRSTST, PM_CORE_PWRSTST,
  701. * PM_DSS_PWRSTST, PM_EMU_PWRSTST, PM_GFX_PWRSTST, PM_IVAHD_PWRSTST,
  702. * PM_L3INIT_PWRSTST, PM_L4PER_PWRSTST, PM_MPU_PWRSTST, PM_TESLA_PWRSTST
  703. */
  704. #define OMAP4430_POWERSTATEST_SHIFT 0
  705. #define OMAP4430_POWERSTATEST_MASK (0x3 << 0)
  706. /* Used by PRM_PWRREQCTRL */
  707. #define OMAP4430_PWRREQ_COND_SHIFT 0
  708. #define OMAP4430_PWRREQ_COND_MASK (0x3 << 0)
  709. /* Used by PRM_VC_CFG_CHANNEL */
  710. #define OMAP4430_RACEN_VDD_CORE_L_SHIFT 3
  711. #define OMAP4430_RACEN_VDD_CORE_L_MASK (1 << 3)
  712. /* Used by PRM_VC_CFG_CHANNEL */
  713. #define OMAP4430_RACEN_VDD_IVA_L_SHIFT 11
  714. #define OMAP4430_RACEN_VDD_IVA_L_MASK (1 << 11)
  715. /* Used by PRM_VC_CFG_CHANNEL */
  716. #define OMAP4430_RACEN_VDD_MPU_L_SHIFT 20
  717. #define OMAP4430_RACEN_VDD_MPU_L_MASK (1 << 20)
  718. /* Used by PRM_VC_CFG_CHANNEL */
  719. #define OMAP4430_RAC_VDD_CORE_L_SHIFT 2
  720. #define OMAP4430_RAC_VDD_CORE_L_MASK (1 << 2)
  721. /* Used by PRM_VC_CFG_CHANNEL */
  722. #define OMAP4430_RAC_VDD_IVA_L_SHIFT 10
  723. #define OMAP4430_RAC_VDD_IVA_L_MASK (1 << 10)
  724. /* Used by PRM_VC_CFG_CHANNEL */
  725. #define OMAP4430_RAC_VDD_MPU_L_SHIFT 19
  726. #define OMAP4430_RAC_VDD_MPU_L_MASK (1 << 19)
  727. /*
  728. * Used by PRM_VOLTSETUP_CORE_OFF, PRM_VOLTSETUP_CORE_RET_SLEEP,
  729. * PRM_VOLTSETUP_IVA_OFF, PRM_VOLTSETUP_IVA_RET_SLEEP, PRM_VOLTSETUP_MPU_OFF,
  730. * PRM_VOLTSETUP_MPU_RET_SLEEP
  731. */
  732. #define OMAP4430_RAMP_DOWN_COUNT_SHIFT 16
  733. #define OMAP4430_RAMP_DOWN_COUNT_MASK (0x3f << 16)
  734. /*
  735. * Used by PRM_VOLTSETUP_CORE_OFF, PRM_VOLTSETUP_CORE_RET_SLEEP,
  736. * PRM_VOLTSETUP_IVA_OFF, PRM_VOLTSETUP_IVA_RET_SLEEP, PRM_VOLTSETUP_MPU_OFF,
  737. * PRM_VOLTSETUP_MPU_RET_SLEEP
  738. */
  739. #define OMAP4430_RAMP_DOWN_PRESCAL_SHIFT 24
  740. #define OMAP4430_RAMP_DOWN_PRESCAL_MASK (0x3 << 24)
  741. /*
  742. * Used by PRM_VOLTSETUP_CORE_OFF, PRM_VOLTSETUP_CORE_RET_SLEEP,
  743. * PRM_VOLTSETUP_IVA_OFF, PRM_VOLTSETUP_IVA_RET_SLEEP, PRM_VOLTSETUP_MPU_OFF,
  744. * PRM_VOLTSETUP_MPU_RET_SLEEP
  745. */
  746. #define OMAP4430_RAMP_UP_COUNT_SHIFT 0
  747. #define OMAP4430_RAMP_UP_COUNT_MASK (0x3f << 0)
  748. /*
  749. * Used by PRM_VOLTSETUP_CORE_OFF, PRM_VOLTSETUP_CORE_RET_SLEEP,
  750. * PRM_VOLTSETUP_IVA_OFF, PRM_VOLTSETUP_IVA_RET_SLEEP, PRM_VOLTSETUP_MPU_OFF,
  751. * PRM_VOLTSETUP_MPU_RET_SLEEP
  752. */
  753. #define OMAP4430_RAMP_UP_PRESCAL_SHIFT 8
  754. #define OMAP4430_RAMP_UP_PRESCAL_MASK (0x3 << 8)
  755. /* Used by PRM_VC_CFG_CHANNEL */
  756. #define OMAP4430_RAV_VDD_CORE_L_SHIFT 1
  757. #define OMAP4430_RAV_VDD_CORE_L_MASK (1 << 1)
  758. /* Used by PRM_VC_CFG_CHANNEL */
  759. #define OMAP4430_RAV_VDD_IVA_L_SHIFT 9
  760. #define OMAP4430_RAV_VDD_IVA_L_MASK (1 << 9)
  761. /* Used by PRM_VC_CFG_CHANNEL */
  762. #define OMAP4430_RAV_VDD_MPU_L_SHIFT 18
  763. #define OMAP4430_RAV_VDD_MPU_L_MASK (1 << 18)
  764. /* Used by PRM_VC_VAL_BYPASS */
  765. #define OMAP4430_REGADDR_SHIFT 8
  766. #define OMAP4430_REGADDR_MASK (0xff << 8)
  767. /*
  768. * Used by PRM_VC_VAL_CMD_VDD_CORE_L, PRM_VC_VAL_CMD_VDD_IVA_L,
  769. * PRM_VC_VAL_CMD_VDD_MPU_L
  770. */
  771. #define OMAP4430_RET_SHIFT 8
  772. #define OMAP4430_RET_MASK (0xff << 8)
  773. /* Used by PM_L4PER_PWRSTCTRL */
  774. #define OMAP4430_RETAINED_BANK_ONSTATE_SHIFT 16
  775. #define OMAP4430_RETAINED_BANK_ONSTATE_MASK (0x3 << 16)
  776. /* Used by PM_L4PER_PWRSTCTRL */
  777. #define OMAP4430_RETAINED_BANK_RETSTATE_SHIFT 8
  778. #define OMAP4430_RETAINED_BANK_RETSTATE_MASK (1 << 8)
  779. /* Used by PM_L4PER_PWRSTST */
  780. #define OMAP4430_RETAINED_BANK_STATEST_SHIFT 4
  781. #define OMAP4430_RETAINED_BANK_STATEST_MASK (0x3 << 4)
  782. /*
  783. * Used by PRM_LDO_SRAM_CORE_CTRL, PRM_LDO_SRAM_IVA_CTRL,
  784. * PRM_LDO_SRAM_MPU_CTRL
  785. */
  786. #define OMAP4430_RETMODE_ENABLE_SHIFT 0
  787. #define OMAP4430_RETMODE_ENABLE_MASK (1 << 0)
  788. /* Used by RM_DUCATI_RSTCTRL, RM_IVAHD_RSTCTRL, RM_TESLA_RSTCTRL */
  789. #define OMAP4430_RST1_SHIFT 0
  790. #define OMAP4430_RST1_MASK (1 << 0)
  791. /* Used by RM_DUCATI_RSTST, RM_IVAHD_RSTST, RM_TESLA_RSTST */
  792. #define OMAP4430_RST1ST_SHIFT 0
  793. #define OMAP4430_RST1ST_MASK (1 << 0)
  794. /* Used by RM_DUCATI_RSTCTRL, RM_IVAHD_RSTCTRL, RM_TESLA_RSTCTRL */
  795. #define OMAP4430_RST2_SHIFT 1
  796. #define OMAP4430_RST2_MASK (1 << 1)
  797. /* Used by RM_DUCATI_RSTST, RM_IVAHD_RSTST, RM_TESLA_RSTST */
  798. #define OMAP4430_RST2ST_SHIFT 1
  799. #define OMAP4430_RST2ST_MASK (1 << 1)
  800. /* Used by RM_DUCATI_RSTCTRL, RM_IVAHD_RSTCTRL */
  801. #define OMAP4430_RST3_SHIFT 2
  802. #define OMAP4430_RST3_MASK (1 << 2)
  803. /* Used by RM_DUCATI_RSTST, RM_IVAHD_RSTST */
  804. #define OMAP4430_RST3ST_SHIFT 2
  805. #define OMAP4430_RST3ST_MASK (1 << 2)
  806. /* Used by PRM_RSTTIME */
  807. #define OMAP4430_RSTTIME1_SHIFT 0
  808. #define OMAP4430_RSTTIME1_MASK (0x3ff << 0)
  809. /* Used by PRM_RSTTIME */
  810. #define OMAP4430_RSTTIME2_SHIFT 10
  811. #define OMAP4430_RSTTIME2_MASK (0x1f << 10)
  812. /* Used by PRM_RSTCTRL */
  813. #define OMAP4430_RST_GLOBAL_COLD_SW_SHIFT 1
  814. #define OMAP4430_RST_GLOBAL_COLD_SW_MASK (1 << 1)
  815. /* Used by PRM_RSTCTRL */
  816. #define OMAP4430_RST_GLOBAL_WARM_SW_SHIFT 0
  817. #define OMAP4430_RST_GLOBAL_WARM_SW_MASK (1 << 0)
  818. /* Used by REVISION_PRM */
  819. #define OMAP4430_R_RTL_SHIFT 11
  820. #define OMAP4430_R_RTL_MASK (0x1f << 11)
  821. /* Used by PRM_VC_CFG_CHANNEL */
  822. #define OMAP4430_SA_VDD_CORE_L_SHIFT 0
  823. #define OMAP4430_SA_VDD_CORE_L_MASK (1 << 0)
  824. /* Renamed from SA_VDD_CORE_L Used by PRM_VC_SMPS_SA */
  825. #define OMAP4430_SA_VDD_CORE_L_0_6_SHIFT 0
  826. #define OMAP4430_SA_VDD_CORE_L_0_6_MASK (0x7f << 0)
  827. /* Used by PRM_VC_CFG_CHANNEL */
  828. #define OMAP4430_SA_VDD_IVA_L_SHIFT 8
  829. #define OMAP4430_SA_VDD_IVA_L_MASK (1 << 8)
  830. /* Renamed from SA_VDD_IVA_L Used by PRM_VC_SMPS_SA */
  831. #define OMAP4430_SA_VDD_IVA_L_PRM_VC_SMPS_SA_SHIFT 8
  832. #define OMAP4430_SA_VDD_IVA_L_PRM_VC_SMPS_SA_MASK (0x7f << 8)
  833. /* Used by PRM_VC_CFG_CHANNEL */
  834. #define OMAP4430_SA_VDD_MPU_L_SHIFT 16
  835. #define OMAP4430_SA_VDD_MPU_L_MASK (1 << 16)
  836. /* Renamed from SA_VDD_MPU_L Used by PRM_VC_SMPS_SA */
  837. #define OMAP4430_SA_VDD_MPU_L_PRM_VC_SMPS_SA_SHIFT 16
  838. #define OMAP4430_SA_VDD_MPU_L_PRM_VC_SMPS_SA_MASK (0x7f << 16)
  839. /* Used by REVISION_PRM */
  840. #define OMAP4430_SCHEME_SHIFT 30
  841. #define OMAP4430_SCHEME_MASK (0x3 << 30)
  842. /* Used by PRM_VC_CFG_I2C_CLK */
  843. #define OMAP4430_SCLH_SHIFT 0
  844. #define OMAP4430_SCLH_MASK (0xff << 0)
  845. /* Used by PRM_VC_CFG_I2C_CLK */
  846. #define OMAP4430_SCLL_SHIFT 8
  847. #define OMAP4430_SCLL_MASK (0xff << 8)
  848. /* Used by PRM_RSTST */
  849. #define OMAP4430_SECURE_WDT_RST_SHIFT 4
  850. #define OMAP4430_SECURE_WDT_RST_MASK (1 << 4)
  851. /* Used by PM_IVAHD_PWRSTCTRL */
  852. #define OMAP4430_SL2_MEM_ONSTATE_SHIFT 18
  853. #define OMAP4430_SL2_MEM_ONSTATE_MASK (0x3 << 18)
  854. /* Used by PM_IVAHD_PWRSTCTRL */
  855. #define OMAP4430_SL2_MEM_RETSTATE_SHIFT 9
  856. #define OMAP4430_SL2_MEM_RETSTATE_MASK (1 << 9)
  857. /* Used by PM_IVAHD_PWRSTST */
  858. #define OMAP4430_SL2_MEM_STATEST_SHIFT 6
  859. #define OMAP4430_SL2_MEM_STATEST_MASK (0x3 << 6)
  860. /* Used by PRM_VC_VAL_BYPASS */
  861. #define OMAP4430_SLAVEADDR_SHIFT 0
  862. #define OMAP4430_SLAVEADDR_MASK (0x7f << 0)
  863. /* Used by PRM_LDO_ABB_IVA_SETUP, PRM_LDO_ABB_MPU_SETUP */
  864. #define OMAP4430_SLEEP_RBB_SEL_SHIFT 3
  865. #define OMAP4430_SLEEP_RBB_SEL_MASK (1 << 3)
  866. /* Used by PRM_SRAM_COUNT */
  867. #define OMAP4430_SLPCNT_VALUE_SHIFT 16
  868. #define OMAP4430_SLPCNT_VALUE_MASK (0xff << 16)
  869. /* Used by PRM_VP_CORE_VSTEPMAX, PRM_VP_IVA_VSTEPMAX, PRM_VP_MPU_VSTEPMAX */
  870. #define OMAP4430_SMPSWAITTIMEMAX_SHIFT 8
  871. #define OMAP4430_SMPSWAITTIMEMAX_MASK (0xffff << 8)
  872. /* Used by PRM_VP_CORE_VSTEPMIN, PRM_VP_IVA_VSTEPMIN, PRM_VP_MPU_VSTEPMIN */
  873. #define OMAP4430_SMPSWAITTIMEMIN_SHIFT 8
  874. #define OMAP4430_SMPSWAITTIMEMIN_MASK (0xffff << 8)
  875. /* Used by PRM_VC_ERRST */
  876. #define OMAP4430_SMPS_RA_ERR_CORE_SHIFT 1
  877. #define OMAP4430_SMPS_RA_ERR_CORE_MASK (1 << 1)
  878. /* Used by PRM_VC_ERRST */
  879. #define OMAP4430_SMPS_RA_ERR_IVA_SHIFT 9
  880. #define OMAP4430_SMPS_RA_ERR_IVA_MASK (1 << 9)
  881. /* Used by PRM_VC_ERRST */
  882. #define OMAP4430_SMPS_RA_ERR_MPU_SHIFT 17
  883. #define OMAP4430_SMPS_RA_ERR_MPU_MASK (1 << 17)
  884. /* Used by PRM_VC_ERRST */
  885. #define OMAP4430_SMPS_SA_ERR_CORE_SHIFT 0
  886. #define OMAP4430_SMPS_SA_ERR_CORE_MASK (1 << 0)
  887. /* Used by PRM_VC_ERRST */
  888. #define OMAP4430_SMPS_SA_ERR_IVA_SHIFT 8
  889. #define OMAP4430_SMPS_SA_ERR_IVA_MASK (1 << 8)
  890. /* Used by PRM_VC_ERRST */
  891. #define OMAP4430_SMPS_SA_ERR_MPU_SHIFT 16
  892. #define OMAP4430_SMPS_SA_ERR_MPU_MASK (1 << 16)
  893. /* Used by PRM_VC_ERRST */
  894. #define OMAP4430_SMPS_TIMEOUT_ERR_CORE_SHIFT 2
  895. #define OMAP4430_SMPS_TIMEOUT_ERR_CORE_MASK (1 << 2)
  896. /* Used by PRM_VC_ERRST */
  897. #define OMAP4430_SMPS_TIMEOUT_ERR_IVA_SHIFT 10
  898. #define OMAP4430_SMPS_TIMEOUT_ERR_IVA_MASK (1 << 10)
  899. /* Used by PRM_VC_ERRST */
  900. #define OMAP4430_SMPS_TIMEOUT_ERR_MPU_SHIFT 18
  901. #define OMAP4430_SMPS_TIMEOUT_ERR_MPU_MASK (1 << 18)
  902. /* Used by PRM_LDO_ABB_IVA_SETUP, PRM_LDO_ABB_MPU_SETUP */
  903. #define OMAP4430_SR2EN_SHIFT 0
  904. #define OMAP4430_SR2EN_MASK (1 << 0)
  905. /* Used by PRM_LDO_ABB_IVA_CTRL, PRM_LDO_ABB_MPU_CTRL */
  906. #define OMAP4430_SR2_IN_TRANSITION_SHIFT 6
  907. #define OMAP4430_SR2_IN_TRANSITION_MASK (1 << 6)
  908. /* Used by PRM_LDO_ABB_IVA_CTRL, PRM_LDO_ABB_MPU_CTRL */
  909. #define OMAP4430_SR2_STATUS_SHIFT 3
  910. #define OMAP4430_SR2_STATUS_MASK (0x3 << 3)
  911. /* Used by PRM_LDO_ABB_IVA_SETUP, PRM_LDO_ABB_MPU_SETUP */
  912. #define OMAP4430_SR2_WTCNT_VALUE_SHIFT 8
  913. #define OMAP4430_SR2_WTCNT_VALUE_MASK (0xff << 8)
  914. /*
  915. * Used by PRM_LDO_SRAM_CORE_CTRL, PRM_LDO_SRAM_IVA_CTRL,
  916. * PRM_LDO_SRAM_MPU_CTRL
  917. */
  918. #define OMAP4430_SRAMLDO_STATUS_SHIFT 8
  919. #define OMAP4430_SRAMLDO_STATUS_MASK (1 << 8)
  920. /*
  921. * Used by PRM_LDO_SRAM_CORE_CTRL, PRM_LDO_SRAM_IVA_CTRL,
  922. * PRM_LDO_SRAM_MPU_CTRL
  923. */
  924. #define OMAP4430_SRAM_IN_TRANSITION_SHIFT 9
  925. #define OMAP4430_SRAM_IN_TRANSITION_MASK (1 << 9)
  926. /* Used by PRM_VC_CFG_I2C_MODE */
  927. #define OMAP4430_SRMODEEN_SHIFT 4
  928. #define OMAP4430_SRMODEEN_MASK (1 << 4)
  929. /* Used by PRM_VOLTSETUP_WARMRESET */
  930. #define OMAP4430_STABLE_COUNT_SHIFT 0
  931. #define OMAP4430_STABLE_COUNT_MASK (0x3f << 0)
  932. /* Used by PRM_VOLTSETUP_WARMRESET */
  933. #define OMAP4430_STABLE_PRESCAL_SHIFT 8
  934. #define OMAP4430_STABLE_PRESCAL_MASK (0x3 << 8)
  935. /* Used by PRM_LDO_BANDGAP_SETUP */
  936. #define OMAP4430_STARTUP_COUNT_SHIFT 0
  937. #define OMAP4430_STARTUP_COUNT_MASK (0xff << 0)
  938. /* Renamed from STARTUP_COUNT Used by PRM_SRAM_COUNT */
  939. #define OMAP4430_STARTUP_COUNT_24_31_SHIFT 24
  940. #define OMAP4430_STARTUP_COUNT_24_31_MASK (0xff << 24)
  941. /* Used by PM_IVAHD_PWRSTCTRL */
  942. #define OMAP4430_TCM1_MEM_ONSTATE_SHIFT 20
  943. #define OMAP4430_TCM1_MEM_ONSTATE_MASK (0x3 << 20)
  944. /* Used by PM_IVAHD_PWRSTCTRL */
  945. #define OMAP4430_TCM1_MEM_RETSTATE_SHIFT 10
  946. #define OMAP4430_TCM1_MEM_RETSTATE_MASK (1 << 10)
  947. /* Used by PM_IVAHD_PWRSTST */
  948. #define OMAP4430_TCM1_MEM_STATEST_SHIFT 8
  949. #define OMAP4430_TCM1_MEM_STATEST_MASK (0x3 << 8)
  950. /* Used by PM_IVAHD_PWRSTCTRL */
  951. #define OMAP4430_TCM2_MEM_ONSTATE_SHIFT 22
  952. #define OMAP4430_TCM2_MEM_ONSTATE_MASK (0x3 << 22)
  953. /* Used by PM_IVAHD_PWRSTCTRL */
  954. #define OMAP4430_TCM2_MEM_RETSTATE_SHIFT 11
  955. #define OMAP4430_TCM2_MEM_RETSTATE_MASK (1 << 11)
  956. /* Used by PM_IVAHD_PWRSTST */
  957. #define OMAP4430_TCM2_MEM_STATEST_SHIFT 10
  958. #define OMAP4430_TCM2_MEM_STATEST_MASK (0x3 << 10)
  959. /* Used by RM_TESLA_RSTST */
  960. #define OMAP4430_TESLASS_EMU_RSTST_SHIFT 2
  961. #define OMAP4430_TESLASS_EMU_RSTST_MASK (1 << 2)
  962. /* Used by RM_TESLA_RSTST */
  963. #define OMAP4430_TESLA_DSP_EMU_REQ_RSTST_SHIFT 3
  964. #define OMAP4430_TESLA_DSP_EMU_REQ_RSTST_MASK (1 << 3)
  965. /* Used by PM_TESLA_PWRSTCTRL */
  966. #define OMAP4430_TESLA_EDMA_ONSTATE_SHIFT 20
  967. #define OMAP4430_TESLA_EDMA_ONSTATE_MASK (0x3 << 20)
  968. /* Used by PM_TESLA_PWRSTCTRL */
  969. #define OMAP4430_TESLA_EDMA_RETSTATE_SHIFT 10
  970. #define OMAP4430_TESLA_EDMA_RETSTATE_MASK (1 << 10)
  971. /* Used by PM_TESLA_PWRSTST */
  972. #define OMAP4430_TESLA_EDMA_STATEST_SHIFT 8
  973. #define OMAP4430_TESLA_EDMA_STATEST_MASK (0x3 << 8)
  974. /* Used by PM_TESLA_PWRSTCTRL */
  975. #define OMAP4430_TESLA_L1_ONSTATE_SHIFT 16
  976. #define OMAP4430_TESLA_L1_ONSTATE_MASK (0x3 << 16)
  977. /* Used by PM_TESLA_PWRSTCTRL */
  978. #define OMAP4430_TESLA_L1_RETSTATE_SHIFT 8
  979. #define OMAP4430_TESLA_L1_RETSTATE_MASK (1 << 8)
  980. /* Used by PM_TESLA_PWRSTST */
  981. #define OMAP4430_TESLA_L1_STATEST_SHIFT 4
  982. #define OMAP4430_TESLA_L1_STATEST_MASK (0x3 << 4)
  983. /* Used by PM_TESLA_PWRSTCTRL */
  984. #define OMAP4430_TESLA_L2_ONSTATE_SHIFT 18
  985. #define OMAP4430_TESLA_L2_ONSTATE_MASK (0x3 << 18)
  986. /* Used by PM_TESLA_PWRSTCTRL */
  987. #define OMAP4430_TESLA_L2_RETSTATE_SHIFT 9
  988. #define OMAP4430_TESLA_L2_RETSTATE_MASK (1 << 9)
  989. /* Used by PM_TESLA_PWRSTST */
  990. #define OMAP4430_TESLA_L2_STATEST_SHIFT 6
  991. #define OMAP4430_TESLA_L2_STATEST_MASK (0x3 << 6)
  992. /* Used by PRM_VP_CORE_VLIMITTO, PRM_VP_IVA_VLIMITTO, PRM_VP_MPU_VLIMITTO */
  993. #define OMAP4430_TIMEOUT_SHIFT 0
  994. #define OMAP4430_TIMEOUT_MASK (0xffff << 0)
  995. /* Used by PRM_VP_CORE_CONFIG, PRM_VP_IVA_CONFIG, PRM_VP_MPU_CONFIG */
  996. #define OMAP4430_TIMEOUTEN_SHIFT 3
  997. #define OMAP4430_TIMEOUTEN_MASK (1 << 3)
  998. /* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_MPU */
  999. #define OMAP4430_TRANSITION_EN_SHIFT 8
  1000. #define OMAP4430_TRANSITION_EN_MASK (1 << 8)
  1001. /* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_MPU */
  1002. #define OMAP4430_TRANSITION_ST_SHIFT 8
  1003. #define OMAP4430_TRANSITION_ST_MASK (1 << 8)
  1004. /* Used by PRM_VC_VAL_BYPASS */
  1005. #define OMAP4430_VALID_SHIFT 24
  1006. #define OMAP4430_VALID_MASK (1 << 24)
  1007. /* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_MPU */
  1008. #define OMAP4430_VC_BYPASSACK_EN_SHIFT 14
  1009. #define OMAP4430_VC_BYPASSACK_EN_MASK (1 << 14)
  1010. /* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_MPU */
  1011. #define OMAP4430_VC_BYPASSACK_ST_SHIFT 14
  1012. #define OMAP4430_VC_BYPASSACK_ST_MASK (1 << 14)
  1013. /* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_MPU */
  1014. #define OMAP4430_VC_CORE_VPACK_EN_SHIFT 22
  1015. #define OMAP4430_VC_CORE_VPACK_EN_MASK (1 << 22)
  1016. /* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_MPU */
  1017. #define OMAP4430_VC_CORE_VPACK_ST_SHIFT 22
  1018. #define OMAP4430_VC_CORE_VPACK_ST_MASK (1 << 22)
  1019. /* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_MPU */
  1020. #define OMAP4430_VC_IVA_VPACK_EN_SHIFT 30
  1021. #define OMAP4430_VC_IVA_VPACK_EN_MASK (1 << 30)
  1022. /* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_MPU */
  1023. #define OMAP4430_VC_IVA_VPACK_ST_SHIFT 30
  1024. #define OMAP4430_VC_IVA_VPACK_ST_MASK (1 << 30)
  1025. /* Used by PRM_IRQENABLE_MPU_2 */
  1026. #define OMAP4430_VC_MPU_VPACK_EN_SHIFT 6
  1027. #define OMAP4430_VC_MPU_VPACK_EN_MASK (1 << 6)
  1028. /* Used by PRM_IRQSTATUS_MPU_2 */
  1029. #define OMAP4430_VC_MPU_VPACK_ST_SHIFT 6
  1030. #define OMAP4430_VC_MPU_VPACK_ST_MASK (1 << 6)
  1031. /* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_MPU */
  1032. #define OMAP4430_VC_RAERR_EN_SHIFT 12
  1033. #define OMAP4430_VC_RAERR_EN_MASK (1 << 12)
  1034. /* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_MPU */
  1035. #define OMAP4430_VC_RAERR_ST_SHIFT 12
  1036. #define OMAP4430_VC_RAERR_ST_MASK (1 << 12)
  1037. /* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_MPU */
  1038. #define OMAP4430_VC_SAERR_EN_SHIFT 11
  1039. #define OMAP4430_VC_SAERR_EN_MASK (1 << 11)
  1040. /* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_MPU */
  1041. #define OMAP4430_VC_SAERR_ST_SHIFT 11
  1042. #define OMAP4430_VC_SAERR_ST_MASK (1 << 11)
  1043. /* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_MPU */
  1044. #define OMAP4430_VC_TOERR_EN_SHIFT 13
  1045. #define OMAP4430_VC_TOERR_EN_MASK (1 << 13)
  1046. /* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_MPU */
  1047. #define OMAP4430_VC_TOERR_ST_SHIFT 13
  1048. #define OMAP4430_VC_TOERR_ST_MASK (1 << 13)
  1049. /* Used by PRM_VP_CORE_VLIMITTO, PRM_VP_IVA_VLIMITTO, PRM_VP_MPU_VLIMITTO */
  1050. #define OMAP4430_VDDMAX_SHIFT 24
  1051. #define OMAP4430_VDDMAX_MASK (0xff << 24)
  1052. /* Used by PRM_VP_CORE_VLIMITTO, PRM_VP_IVA_VLIMITTO, PRM_VP_MPU_VLIMITTO */
  1053. #define OMAP4430_VDDMIN_SHIFT 16
  1054. #define OMAP4430_VDDMIN_MASK (0xff << 16)
  1055. /* Used by PRM_VOLTCTRL */
  1056. #define OMAP4430_VDD_CORE_I2C_DISABLE_SHIFT 12
  1057. #define OMAP4430_VDD_CORE_I2C_DISABLE_MASK (1 << 12)
  1058. /* Used by PRM_RSTST */
  1059. #define OMAP4430_VDD_CORE_VOLT_MGR_RST_SHIFT 8
  1060. #define OMAP4430_VDD_CORE_VOLT_MGR_RST_MASK (1 << 8)
  1061. /* Used by PRM_VOLTCTRL */
  1062. #define OMAP4430_VDD_IVA_I2C_DISABLE_SHIFT 14
  1063. #define OMAP4430_VDD_IVA_I2C_DISABLE_MASK (1 << 14)
  1064. /* Used by PRM_VOLTCTRL */
  1065. #define OMAP4430_VDD_IVA_PRESENCE_SHIFT 9
  1066. #define OMAP4430_VDD_IVA_PRESENCE_MASK (1 << 9)
  1067. /* Used by PRM_RSTST */
  1068. #define OMAP4430_VDD_IVA_VOLT_MGR_RST_SHIFT 7
  1069. #define OMAP4430_VDD_IVA_VOLT_MGR_RST_MASK (1 << 7)
  1070. /* Used by PRM_VOLTCTRL */
  1071. #define OMAP4430_VDD_MPU_I2C_DISABLE_SHIFT 13
  1072. #define OMAP4430_VDD_MPU_I2C_DISABLE_MASK (1 << 13)
  1073. /* Used by PRM_VOLTCTRL */
  1074. #define OMAP4430_VDD_MPU_PRESENCE_SHIFT 8
  1075. #define OMAP4430_VDD_MPU_PRESENCE_MASK (1 << 8)
  1076. /* Used by PRM_RSTST */
  1077. #define OMAP4430_VDD_MPU_VOLT_MGR_RST_SHIFT 6
  1078. #define OMAP4430_VDD_MPU_VOLT_MGR_RST_MASK (1 << 6)
  1079. /* Used by PRM_VC_ERRST */
  1080. #define OMAP4430_VFSM_RA_ERR_CORE_SHIFT 4
  1081. #define OMAP4430_VFSM_RA_ERR_CORE_MASK (1 << 4)
  1082. /* Used by PRM_VC_ERRST */
  1083. #define OMAP4430_VFSM_RA_ERR_IVA_SHIFT 12
  1084. #define OMAP4430_VFSM_RA_ERR_IVA_MASK (1 << 12)
  1085. /* Used by PRM_VC_ERRST */
  1086. #define OMAP4430_VFSM_RA_ERR_MPU_SHIFT 20
  1087. #define OMAP4430_VFSM_RA_ERR_MPU_MASK (1 << 20)
  1088. /* Used by PRM_VC_ERRST */
  1089. #define OMAP4430_VFSM_SA_ERR_CORE_SHIFT 3
  1090. #define OMAP4430_VFSM_SA_ERR_CORE_MASK (1 << 3)
  1091. /* Used by PRM_VC_ERRST */
  1092. #define OMAP4430_VFSM_SA_ERR_IVA_SHIFT 11
  1093. #define OMAP4430_VFSM_SA_ERR_IVA_MASK (1 << 11)
  1094. /* Used by PRM_VC_ERRST */
  1095. #define OMAP4430_VFSM_SA_ERR_MPU_SHIFT 19
  1096. #define OMAP4430_VFSM_SA_ERR_MPU_MASK (1 << 19)
  1097. /* Used by PRM_VC_ERRST */
  1098. #define OMAP4430_VFSM_TIMEOUT_ERR_CORE_SHIFT 5
  1099. #define OMAP4430_VFSM_TIMEOUT_ERR_CORE_MASK (1 << 5)
  1100. /* Used by PRM_VC_ERRST */
  1101. #define OMAP4430_VFSM_TIMEOUT_ERR_IVA_SHIFT 13
  1102. #define OMAP4430_VFSM_TIMEOUT_ERR_IVA_MASK (1 << 13)
  1103. /* Used by PRM_VC_ERRST */
  1104. #define OMAP4430_VFSM_TIMEOUT_ERR_MPU_SHIFT 21
  1105. #define OMAP4430_VFSM_TIMEOUT_ERR_MPU_MASK (1 << 21)
  1106. /* Used by PRM_VC_VAL_SMPS_RA_VOL */
  1107. #define OMAP4430_VOLRA_VDD_CORE_L_SHIFT 0
  1108. #define OMAP4430_VOLRA_VDD_CORE_L_MASK (0xff << 0)
  1109. /* Used by PRM_VC_VAL_SMPS_RA_VOL */
  1110. #define OMAP4430_VOLRA_VDD_IVA_L_SHIFT 8
  1111. #define OMAP4430_VOLRA_VDD_IVA_L_MASK (0xff << 8)
  1112. /* Used by PRM_VC_VAL_SMPS_RA_VOL */
  1113. #define OMAP4430_VOLRA_VDD_MPU_L_SHIFT 16
  1114. #define OMAP4430_VOLRA_VDD_MPU_L_MASK (0xff << 16)
  1115. /* Used by PRM_VP_CORE_CONFIG, PRM_VP_IVA_CONFIG, PRM_VP_MPU_CONFIG */
  1116. #define OMAP4430_VPENABLE_SHIFT 0
  1117. #define OMAP4430_VPENABLE_MASK (1 << 0)
  1118. /* Used by PRM_VP_CORE_STATUS, PRM_VP_IVA_STATUS, PRM_VP_MPU_STATUS */
  1119. #define OMAP4430_VPINIDLE_SHIFT 0
  1120. #define OMAP4430_VPINIDLE_MASK (1 << 0)
  1121. /* Used by PRM_VP_CORE_VOLTAGE, PRM_VP_IVA_VOLTAGE, PRM_VP_MPU_VOLTAGE */
  1122. #define OMAP4430_VPVOLTAGE_SHIFT 0
  1123. #define OMAP4430_VPVOLTAGE_MASK (0xff << 0)
  1124. /* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_MPU */
  1125. #define OMAP4430_VP_CORE_EQVALUE_EN_SHIFT 20
  1126. #define OMAP4430_VP_CORE_EQVALUE_EN_MASK (1 << 20)
  1127. /* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_MPU */
  1128. #define OMAP4430_VP_CORE_EQVALUE_ST_SHIFT 20
  1129. #define OMAP4430_VP_CORE_EQVALUE_ST_MASK (1 << 20)
  1130. /* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_MPU */
  1131. #define OMAP4430_VP_CORE_MAXVDD_EN_SHIFT 18
  1132. #define OMAP4430_VP_CORE_MAXVDD_EN_MASK (1 << 18)
  1133. /* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_MPU */
  1134. #define OMAP4430_VP_CORE_MAXVDD_ST_SHIFT 18
  1135. #define OMAP4430_VP_CORE_MAXVDD_ST_MASK (1 << 18)
  1136. /* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_MPU */
  1137. #define OMAP4430_VP_CORE_MINVDD_EN_SHIFT 17
  1138. #define OMAP4430_VP_CORE_MINVDD_EN_MASK (1 << 17)
  1139. /* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_MPU */
  1140. #define OMAP4430_VP_CORE_MINVDD_ST_SHIFT 17
  1141. #define OMAP4430_VP_CORE_MINVDD_ST_MASK (1 << 17)
  1142. /* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_MPU */
  1143. #define OMAP4430_VP_CORE_NOSMPSACK_EN_SHIFT 19
  1144. #define OMAP4430_VP_CORE_NOSMPSACK_EN_MASK (1 << 19)
  1145. /* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_MPU */
  1146. #define OMAP4430_VP_CORE_NOSMPSACK_ST_SHIFT 19
  1147. #define OMAP4430_VP_CORE_NOSMPSACK_ST_MASK (1 << 19)
  1148. /* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_MPU */
  1149. #define OMAP4430_VP_CORE_OPPCHANGEDONE_EN_SHIFT 16
  1150. #define OMAP4430_VP_CORE_OPPCHANGEDONE_EN_MASK (1 << 16)
  1151. /* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_MPU */
  1152. #define OMAP4430_VP_CORE_OPPCHANGEDONE_ST_SHIFT 16
  1153. #define OMAP4430_VP_CORE_OPPCHANGEDONE_ST_MASK (1 << 16)
  1154. /* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_MPU */
  1155. #define OMAP4430_VP_CORE_TRANXDONE_EN_SHIFT 21
  1156. #define OMAP4430_VP_CORE_TRANXDONE_EN_MASK (1 << 21)
  1157. /* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_MPU */
  1158. #define OMAP4430_VP_CORE_TRANXDONE_ST_SHIFT 21
  1159. #define OMAP4430_VP_CORE_TRANXDONE_ST_MASK (1 << 21)
  1160. /* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_MPU */
  1161. #define OMAP4430_VP_IVA_EQVALUE_EN_SHIFT 28
  1162. #define OMAP4430_VP_IVA_EQVALUE_EN_MASK (1 << 28)
  1163. /* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_MPU */
  1164. #define OMAP4430_VP_IVA_EQVALUE_ST_SHIFT 28
  1165. #define OMAP4430_VP_IVA_EQVALUE_ST_MASK (1 << 28)
  1166. /* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_MPU */
  1167. #define OMAP4430_VP_IVA_MAXVDD_EN_SHIFT 26
  1168. #define OMAP4430_VP_IVA_MAXVDD_EN_MASK (1 << 26)
  1169. /* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_MPU */
  1170. #define OMAP4430_VP_IVA_MAXVDD_ST_SHIFT 26
  1171. #define OMAP4430_VP_IVA_MAXVDD_ST_MASK (1 << 26)
  1172. /* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_MPU */
  1173. #define OMAP4430_VP_IVA_MINVDD_EN_SHIFT 25
  1174. #define OMAP4430_VP_IVA_MINVDD_EN_MASK (1 << 25)
  1175. /* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_MPU */
  1176. #define OMAP4430_VP_IVA_MINVDD_ST_SHIFT 25
  1177. #define OMAP4430_VP_IVA_MINVDD_ST_MASK (1 << 25)
  1178. /* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_MPU */
  1179. #define OMAP4430_VP_IVA_NOSMPSACK_EN_SHIFT 27
  1180. #define OMAP4430_VP_IVA_NOSMPSACK_EN_MASK (1 << 27)
  1181. /* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_MPU */
  1182. #define OMAP4430_VP_IVA_NOSMPSACK_ST_SHIFT 27
  1183. #define OMAP4430_VP_IVA_NOSMPSACK_ST_MASK (1 << 27)
  1184. /* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_MPU */
  1185. #define OMAP4430_VP_IVA_OPPCHANGEDONE_EN_SHIFT 24
  1186. #define OMAP4430_VP_IVA_OPPCHANGEDONE_EN_MASK (1 << 24)
  1187. /* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_MPU */
  1188. #define OMAP4430_VP_IVA_OPPCHANGEDONE_ST_SHIFT 24
  1189. #define OMAP4430_VP_IVA_OPPCHANGEDONE_ST_MASK (1 << 24)
  1190. /* Used by PRM_IRQENABLE_DUCATI, PRM_IRQENABLE_MPU */
  1191. #define OMAP4430_VP_IVA_TRANXDONE_EN_SHIFT 29
  1192. #define OMAP4430_VP_IVA_TRANXDONE_EN_MASK (1 << 29)
  1193. /* Used by PRM_IRQSTATUS_DUCATI, PRM_IRQSTATUS_MPU */
  1194. #define OMAP4430_VP_IVA_TRANXDONE_ST_SHIFT 29
  1195. #define OMAP4430_VP_IVA_TRANXDONE_ST_MASK (1 << 29)
  1196. /* Used by PRM_IRQENABLE_MPU_2 */
  1197. #define OMAP4430_VP_MPU_EQVALUE_EN_SHIFT 4
  1198. #define OMAP4430_VP_MPU_EQVALUE_EN_MASK (1 << 4)
  1199. /* Used by PRM_IRQSTATUS_MPU_2 */
  1200. #define OMAP4430_VP_MPU_EQVALUE_ST_SHIFT 4
  1201. #define OMAP4430_VP_MPU_EQVALUE_ST_MASK (1 << 4)
  1202. /* Used by PRM_IRQENABLE_MPU_2 */
  1203. #define OMAP4430_VP_MPU_MAXVDD_EN_SHIFT 2
  1204. #define OMAP4430_VP_MPU_MAXVDD_EN_MASK (1 << 2)
  1205. /* Used by PRM_IRQSTATUS_MPU_2 */
  1206. #define OMAP4430_VP_MPU_MAXVDD_ST_SHIFT 2
  1207. #define OMAP4430_VP_MPU_MAXVDD_ST_MASK (1 << 2)
  1208. /* Used by PRM_IRQENABLE_MPU_2 */
  1209. #define OMAP4430_VP_MPU_MINVDD_EN_SHIFT 1
  1210. #define OMAP4430_VP_MPU_MINVDD_EN_MASK (1 << 1)
  1211. /* Used by PRM_IRQSTATUS_MPU_2 */
  1212. #define OMAP4430_VP_MPU_MINVDD_ST_SHIFT 1
  1213. #define OMAP4430_VP_MPU_MINVDD_ST_MASK (1 << 1)
  1214. /* Used by PRM_IRQENABLE_MPU_2 */
  1215. #define OMAP4430_VP_MPU_NOSMPSACK_EN_SHIFT 3
  1216. #define OMAP4430_VP_MPU_NOSMPSACK_EN_MASK (1 << 3)
  1217. /* Used by PRM_IRQSTATUS_MPU_2 */
  1218. #define OMAP4430_VP_MPU_NOSMPSACK_ST_SHIFT 3
  1219. #define OMAP4430_VP_MPU_NOSMPSACK_ST_MASK (1 << 3)
  1220. /* Used by PRM_IRQENABLE_MPU_2 */
  1221. #define OMAP4430_VP_MPU_OPPCHANGEDONE_EN_SHIFT 0
  1222. #define OMAP4430_VP_MPU_OPPCHANGEDONE_EN_MASK (1 << 0)
  1223. /* Used by PRM_IRQSTATUS_MPU_2 */
  1224. #define OMAP4430_VP_MPU_OPPCHANGEDONE_ST_SHIFT 0
  1225. #define OMAP4430_VP_MPU_OPPCHANGEDONE_ST_MASK (1 << 0)
  1226. /* Used by PRM_IRQENABLE_MPU_2 */
  1227. #define OMAP4430_VP_MPU_TRANXDONE_EN_SHIFT 5
  1228. #define OMAP4430_VP_MPU_TRANXDONE_EN_MASK (1 << 5)
  1229. /* Used by PRM_IRQSTATUS_MPU_2 */
  1230. #define OMAP4430_VP_MPU_TRANXDONE_ST_SHIFT 5
  1231. #define OMAP4430_VP_MPU_TRANXDONE_ST_MASK (1 << 5)
  1232. /* Used by PRM_SRAM_COUNT */
  1233. #define OMAP4430_VSETUPCNT_VALUE_SHIFT 8
  1234. #define OMAP4430_VSETUPCNT_VALUE_MASK (0xff << 8)
  1235. /* Used by PRM_VP_CORE_VSTEPMAX, PRM_VP_IVA_VSTEPMAX, PRM_VP_MPU_VSTEPMAX */
  1236. #define OMAP4430_VSTEPMAX_SHIFT 0
  1237. #define OMAP4430_VSTEPMAX_MASK (0xff << 0)
  1238. /* Used by PRM_VP_CORE_VSTEPMIN, PRM_VP_IVA_VSTEPMIN, PRM_VP_MPU_VSTEPMIN */
  1239. #define OMAP4430_VSTEPMIN_SHIFT 0
  1240. #define OMAP4430_VSTEPMIN_MASK (0xff << 0)
  1241. /* Used by PRM_MODEM_IF_CTRL */
  1242. #define OMAP4430_WAKE_MODEM_SHIFT 0
  1243. #define OMAP4430_WAKE_MODEM_MASK (1 << 0)
  1244. /* Used by PM_DSS_DSS_WKDEP */
  1245. #define OMAP4430_WKUPDEP_DISPC_DUCATI_SHIFT 1
  1246. #define OMAP4430_WKUPDEP_DISPC_DUCATI_MASK (1 << 1)
  1247. /* Used by PM_DSS_DSS_WKDEP */
  1248. #define OMAP4430_WKUPDEP_DISPC_MPU_SHIFT 0
  1249. #define OMAP4430_WKUPDEP_DISPC_MPU_MASK (1 << 0)
  1250. /* Used by PM_DSS_DSS_WKDEP */
  1251. #define OMAP4430_WKUPDEP_DISPC_SDMA_SHIFT 3
  1252. #define OMAP4430_WKUPDEP_DISPC_SDMA_MASK (1 << 3)
  1253. /* Used by PM_DSS_DSS_WKDEP */
  1254. #define OMAP4430_WKUPDEP_DISPC_TESLA_SHIFT 2
  1255. #define OMAP4430_WKUPDEP_DISPC_TESLA_MASK (1 << 2)
  1256. /* Used by PM_ABE_DMIC_WKDEP */
  1257. #define OMAP4430_WKUPDEP_DMIC_DMA_SDMA_SHIFT 7
  1258. #define OMAP4430_WKUPDEP_DMIC_DMA_SDMA_MASK (1 << 7)
  1259. /* Used by PM_ABE_DMIC_WKDEP */
  1260. #define OMAP4430_WKUPDEP_DMIC_DMA_TESLA_SHIFT 6
  1261. #define OMAP4430_WKUPDEP_DMIC_DMA_TESLA_MASK (1 << 6)
  1262. /* Used by PM_ABE_DMIC_WKDEP */
  1263. #define OMAP4430_WKUPDEP_DMIC_IRQ_MPU_SHIFT 0
  1264. #define OMAP4430_WKUPDEP_DMIC_IRQ_MPU_MASK (1 << 0)
  1265. /* Used by PM_ABE_DMIC_WKDEP */
  1266. #define OMAP4430_WKUPDEP_DMIC_IRQ_TESLA_SHIFT 2
  1267. #define OMAP4430_WKUPDEP_DMIC_IRQ_TESLA_MASK (1 << 2)
  1268. /* Used by PM_L4PER_DMTIMER10_WKDEP */
  1269. #define OMAP4430_WKUPDEP_DMTIMER10_MPU_SHIFT 0
  1270. #define OMAP4430_WKUPDEP_DMTIMER10_MPU_MASK (1 << 0)
  1271. /* Used by PM_L4PER_DMTIMER11_WKDEP */
  1272. #define OMAP4430_WKUPDEP_DMTIMER11_DUCATI_SHIFT 1
  1273. #define OMAP4430_WKUPDEP_DMTIMER11_DUCATI_MASK (1 << 1)
  1274. /* Used by PM_L4PER_DMTIMER11_WKDEP */
  1275. #define OMAP4430_WKUPDEP_DMTIMER11_MPU_SHIFT 0
  1276. #define OMAP4430_WKUPDEP_DMTIMER11_MPU_MASK (1 << 0)
  1277. /* Used by PM_L4PER_DMTIMER2_WKDEP */
  1278. #define OMAP4430_WKUPDEP_DMTIMER2_MPU_SHIFT 0
  1279. #define OMAP4430_WKUPDEP_DMTIMER2_MPU_MASK (1 << 0)
  1280. /* Used by PM_L4PER_DMTIMER3_WKDEP */
  1281. #define OMAP4430_WKUPDEP_DMTIMER3_DUCATI_SHIFT 1
  1282. #define OMAP4430_WKUPDEP_DMTIMER3_DUCATI_MASK (1 << 1)
  1283. /* Used by PM_L4PER_DMTIMER3_WKDEP */
  1284. #define OMAP4430_WKUPDEP_DMTIMER3_MPU_SHIFT 0
  1285. #define OMAP4430_WKUPDEP_DMTIMER3_MPU_MASK (1 << 0)
  1286. /* Used by PM_L4PER_DMTIMER4_WKDEP */
  1287. #define OMAP4430_WKUPDEP_DMTIMER4_DUCATI_SHIFT 1
  1288. #define OMAP4430_WKUPDEP_DMTIMER4_DUCATI_MASK (1 << 1)
  1289. /* Used by PM_L4PER_DMTIMER4_WKDEP */
  1290. #define OMAP4430_WKUPDEP_DMTIMER4_MPU_SHIFT 0
  1291. #define OMAP4430_WKUPDEP_DMTIMER4_MPU_MASK (1 << 0)
  1292. /* Used by PM_L4PER_DMTIMER9_WKDEP */
  1293. #define OMAP4430_WKUPDEP_DMTIMER9_DUCATI_SHIFT 1
  1294. #define OMAP4430_WKUPDEP_DMTIMER9_DUCATI_MASK (1 << 1)
  1295. /* Used by PM_L4PER_DMTIMER9_WKDEP */
  1296. #define OMAP4430_WKUPDEP_DMTIMER9_MPU_SHIFT 0
  1297. #define OMAP4430_WKUPDEP_DMTIMER9_MPU_MASK (1 << 0)
  1298. /* Used by PM_DSS_DSS_WKDEP */
  1299. #define OMAP4430_WKUPDEP_DSI1_DUCATI_SHIFT 5
  1300. #define OMAP4430_WKUPDEP_DSI1_DUCATI_MASK (1 << 5)
  1301. /* Used by PM_DSS_DSS_WKDEP */
  1302. #define OMAP4430_WKUPDEP_DSI1_MPU_SHIFT 4
  1303. #define OMAP4430_WKUPDEP_DSI1_MPU_MASK (1 << 4)
  1304. /* Used by PM_DSS_DSS_WKDEP */
  1305. #define OMAP4430_WKUPDEP_DSI1_SDMA_SHIFT 7
  1306. #define OMAP4430_WKUPDEP_DSI1_SDMA_MASK (1 << 7)
  1307. /* Used by PM_DSS_DSS_WKDEP */
  1308. #define OMAP4430_WKUPDEP_DSI1_TESLA_SHIFT 6
  1309. #define OMAP4430_WKUPDEP_DSI1_TESLA_MASK (1 << 6)
  1310. /* Used by PM_DSS_DSS_WKDEP */
  1311. #define OMAP4430_WKUPDEP_DSI2_DUCATI_SHIFT 9
  1312. #define OMAP4430_WKUPDEP_DSI2_DUCATI_MASK (1 << 9)
  1313. /* Used by PM_DSS_DSS_WKDEP */
  1314. #define OMAP4430_WKUPDEP_DSI2_MPU_SHIFT 8
  1315. #define OMAP4430_WKUPDEP_DSI2_MPU_MASK (1 << 8)
  1316. /* Used by PM_DSS_DSS_WKDEP */
  1317. #define OMAP4430_WKUPDEP_DSI2_SDMA_SHIFT 11
  1318. #define OMAP4430_WKUPDEP_DSI2_SDMA_MASK (1 << 11)
  1319. /* Used by PM_DSS_DSS_WKDEP */
  1320. #define OMAP4430_WKUPDEP_DSI2_TESLA_SHIFT 10
  1321. #define OMAP4430_WKUPDEP_DSI2_TESLA_MASK (1 << 10)
  1322. /* Used by PM_WKUP_GPIO1_WKDEP */
  1323. #define OMAP4430_WKUPDEP_GPIO1_IRQ1_DUCATI_SHIFT 1
  1324. #define OMAP4430_WKUPDEP_GPIO1_IRQ1_DUCATI_MASK (1 << 1)
  1325. /* Used by PM_WKUP_GPIO1_WKDEP */
  1326. #define OMAP4430_WKUPDEP_GPIO1_IRQ1_MPU_SHIFT 0
  1327. #define OMAP4430_WKUPDEP_GPIO1_IRQ1_MPU_MASK (1 << 0)
  1328. /* Used by PM_WKUP_GPIO1_WKDEP */
  1329. #define OMAP4430_WKUPDEP_GPIO1_IRQ2_TESLA_SHIFT 6
  1330. #define OMAP4430_WKUPDEP_GPIO1_IRQ2_TESLA_MASK (1 << 6)
  1331. /* Used by PM_L4PER_GPIO2_WKDEP */
  1332. #define OMAP4430_WKUPDEP_GPIO2_IRQ1_DUCATI_SHIFT 1
  1333. #define OMAP4430_WKUPDEP_GPIO2_IRQ1_DUCATI_MASK (1 << 1)
  1334. /* Used by PM_L4PER_GPIO2_WKDEP */
  1335. #define OMAP4430_WKUPDEP_GPIO2_IRQ1_MPU_SHIFT 0
  1336. #define OMAP4430_WKUPDEP_GPIO2_IRQ1_MPU_MASK (1 << 0)
  1337. /* Used by PM_L4PER_GPIO2_WKDEP */
  1338. #define OMAP4430_WKUPDEP_GPIO2_IRQ2_TESLA_SHIFT 6
  1339. #define OMAP4430_WKUPDEP_GPIO2_IRQ2_TESLA_MASK (1 << 6)
  1340. /* Used by PM_L4PER_GPIO3_WKDEP */
  1341. #define OMAP4430_WKUPDEP_GPIO3_IRQ1_MPU_SHIFT 0
  1342. #define OMAP4430_WKUPDEP_GPIO3_IRQ1_MPU_MASK (1 << 0)
  1343. /* Used by PM_L4PER_GPIO3_WKDEP */
  1344. #define OMAP4430_WKUPDEP_GPIO3_IRQ2_TESLA_SHIFT 6
  1345. #define OMAP4430_WKUPDEP_GPIO3_IRQ2_TESLA_MASK (1 << 6)
  1346. /* Used by PM_L4PER_GPIO4_WKDEP */
  1347. #define OMAP4430_WKUPDEP_GPIO4_IRQ1_MPU_SHIFT 0
  1348. #define OMAP4430_WKUPDEP_GPIO4_IRQ1_MPU_MASK (1 << 0)
  1349. /* Used by PM_L4PER_GPIO4_WKDEP */
  1350. #define OMAP4430_WKUPDEP_GPIO4_IRQ2_TESLA_SHIFT 6
  1351. #define OMAP4430_WKUPDEP_GPIO4_IRQ2_TESLA_MASK (1 << 6)
  1352. /* Used by PM_L4PER_GPIO5_WKDEP */
  1353. #define OMAP4430_WKUPDEP_GPIO5_IRQ1_MPU_SHIFT 0
  1354. #define OMAP4430_WKUPDEP_GPIO5_IRQ1_MPU_MASK (1 << 0)
  1355. /* Used by PM_L4PER_GPIO5_WKDEP */
  1356. #define OMAP4430_WKUPDEP_GPIO5_IRQ2_TESLA_SHIFT 6
  1357. #define OMAP4430_WKUPDEP_GPIO5_IRQ2_TESLA_MASK (1 << 6)
  1358. /* Used by PM_L4PER_GPIO6_WKDEP */
  1359. #define OMAP4430_WKUPDEP_GPIO6_IRQ1_MPU_SHIFT 0
  1360. #define OMAP4430_WKUPDEP_GPIO6_IRQ1_MPU_MASK (1 << 0)
  1361. /* Used by PM_L4PER_GPIO6_WKDEP */
  1362. #define OMAP4430_WKUPDEP_GPIO6_IRQ2_TESLA_SHIFT 6
  1363. #define OMAP4430_WKUPDEP_GPIO6_IRQ2_TESLA_MASK (1 << 6)
  1364. /* Used by PM_DSS_DSS_WKDEP */
  1365. #define OMAP4430_WKUPDEP_HDMIDMA_SDMA_SHIFT 19
  1366. #define OMAP4430_WKUPDEP_HDMIDMA_SDMA_MASK (1 << 19)
  1367. /* Used by PM_DSS_DSS_WKDEP */
  1368. #define OMAP4430_WKUPDEP_HDMIIRQ_DUCATI_SHIFT 13
  1369. #define OMAP4430_WKUPDEP_HDMIIRQ_DUCATI_MASK (1 << 13)
  1370. /* Used by PM_DSS_DSS_WKDEP */
  1371. #define OMAP4430_WKUPDEP_HDMIIRQ_MPU_SHIFT 12
  1372. #define OMAP4430_WKUPDEP_HDMIIRQ_MPU_MASK (1 << 12)
  1373. /* Used by PM_DSS_DSS_WKDEP */
  1374. #define OMAP4430_WKUPDEP_HDMIIRQ_TESLA_SHIFT 14
  1375. #define OMAP4430_WKUPDEP_HDMIIRQ_TESLA_MASK (1 << 14)
  1376. /* Used by PM_L4PER_HECC1_WKDEP */
  1377. #define OMAP4430_WKUPDEP_HECC1_MPU_SHIFT 0
  1378. #define OMAP4430_WKUPDEP_HECC1_MPU_MASK (1 << 0)
  1379. /* Used by PM_L4PER_HECC2_WKDEP */
  1380. #define OMAP4430_WKUPDEP_HECC2_MPU_SHIFT 0
  1381. #define OMAP4430_WKUPDEP_HECC2_MPU_MASK (1 << 0)
  1382. /* Used by PM_L3INIT_HSI_WKDEP */
  1383. #define OMAP4430_WKUPDEP_HSI_DSP_TESLA_SHIFT 6
  1384. #define OMAP4430_WKUPDEP_HSI_DSP_TESLA_MASK (1 << 6)
  1385. /* Used by PM_L3INIT_HSI_WKDEP */
  1386. #define OMAP4430_WKUPDEP_HSI_MCU_DUCATI_SHIFT 1
  1387. #define OMAP4430_WKUPDEP_HSI_MCU_DUCATI_MASK (1 << 1)
  1388. /* Used by PM_L3INIT_HSI_WKDEP */
  1389. #define OMAP4430_WKUPDEP_HSI_MCU_MPU_SHIFT 0
  1390. #define OMAP4430_WKUPDEP_HSI_MCU_MPU_MASK (1 << 0)
  1391. /* Used by PM_L4PER_I2C1_WKDEP */
  1392. #define OMAP4430_WKUPDEP_I2C1_DMA_SDMA_SHIFT 7
  1393. #define OMAP4430_WKUPDEP_I2C1_DMA_SDMA_MASK (1 << 7)
  1394. /* Used by PM_L4PER_I2C1_WKDEP */
  1395. #define OMAP4430_WKUPDEP_I2C1_IRQ_DUCATI_SHIFT 1
  1396. #define OMAP4430_WKUPDEP_I2C1_IRQ_DUCATI_MASK (1 << 1)
  1397. /* Used by PM_L4PER_I2C1_WKDEP */
  1398. #define OMAP4430_WKUPDEP_I2C1_IRQ_MPU_SHIFT 0
  1399. #define OMAP4430_WKUPDEP_I2C1_IRQ_MPU_MASK (1 << 0)
  1400. /* Used by PM_L4PER_I2C2_WKDEP */
  1401. #define OMAP4430_WKUPDEP_I2C2_DMA_SDMA_SHIFT 7
  1402. #define OMAP4430_WKUPDEP_I2C2_DMA_SDMA_MASK (1 << 7)
  1403. /* Used by PM_L4PER_I2C2_WKDEP */
  1404. #define OMAP4430_WKUPDEP_I2C2_IRQ_DUCATI_SHIFT 1
  1405. #define OMAP4430_WKUPDEP_I2C2_IRQ_DUCATI_MASK (1 << 1)
  1406. /* Used by PM_L4PER_I2C2_WKDEP */
  1407. #define OMAP4430_WKUPDEP_I2C2_IRQ_MPU_SHIFT 0
  1408. #define OMAP4430_WKUPDEP_I2C2_IRQ_MPU_MASK (1 << 0)
  1409. /* Used by PM_L4PER_I2C3_WKDEP */
  1410. #define OMAP4430_WKUPDEP_I2C3_DMA_SDMA_SHIFT 7
  1411. #define OMAP4430_WKUPDEP_I2C3_DMA_SDMA_MASK (1 << 7)
  1412. /* Used by PM_L4PER_I2C3_WKDEP */
  1413. #define OMAP4430_WKUPDEP_I2C3_IRQ_DUCATI_SHIFT 1
  1414. #define OMAP4430_WKUPDEP_I2C3_IRQ_DUCATI_MASK (1 << 1)
  1415. /* Used by PM_L4PER_I2C3_WKDEP */
  1416. #define OMAP4430_WKUPDEP_I2C3_IRQ_MPU_SHIFT 0
  1417. #define OMAP4430_WKUPDEP_I2C3_IRQ_MPU_MASK (1 << 0)
  1418. /* Used by PM_L4PER_I2C4_WKDEP */
  1419. #define OMAP4430_WKUPDEP_I2C4_DMA_SDMA_SHIFT 7
  1420. #define OMAP4430_WKUPDEP_I2C4_DMA_SDMA_MASK (1 << 7)
  1421. /* Used by PM_L4PER_I2C4_WKDEP */
  1422. #define OMAP4430_WKUPDEP_I2C4_IRQ_DUCATI_SHIFT 1
  1423. #define OMAP4430_WKUPDEP_I2C4_IRQ_DUCATI_MASK (1 << 1)
  1424. /* Used by PM_L4PER_I2C4_WKDEP */
  1425. #define OMAP4430_WKUPDEP_I2C4_IRQ_MPU_SHIFT 0
  1426. #define OMAP4430_WKUPDEP_I2C4_IRQ_MPU_MASK (1 << 0)
  1427. /* Used by PM_L4PER_I2C5_WKDEP */
  1428. #define OMAP4430_WKUPDEP_I2C5_DMA_SDMA_SHIFT 7
  1429. #define OMAP4430_WKUPDEP_I2C5_DMA_SDMA_MASK (1 << 7)
  1430. /* Used by PM_L4PER_I2C5_WKDEP */
  1431. #define OMAP4430_WKUPDEP_I2C5_IRQ_MPU_SHIFT 0
  1432. #define OMAP4430_WKUPDEP_I2C5_IRQ_MPU_MASK (1 << 0)
  1433. /* Used by PM_WKUP_KEYBOARD_WKDEP */
  1434. #define OMAP4430_WKUPDEP_KEYBOARD_MPU_SHIFT 0
  1435. #define OMAP4430_WKUPDEP_KEYBOARD_MPU_MASK (1 << 0)
  1436. /* Used by PM_ABE_MCASP_WKDEP */
  1437. #define OMAP4430_WKUPDEP_MCASP1_DMA_SDMA_SHIFT 7
  1438. #define OMAP4430_WKUPDEP_MCASP1_DMA_SDMA_MASK (1 << 7)
  1439. /* Used by PM_ABE_MCASP_WKDEP */
  1440. #define OMAP4430_WKUPDEP_MCASP1_DMA_TESLA_SHIFT 6
  1441. #define OMAP4430_WKUPDEP_MCASP1_DMA_TESLA_MASK (1 << 6)
  1442. /* Used by PM_ABE_MCASP_WKDEP */
  1443. #define OMAP4430_WKUPDEP_MCASP1_IRQ_MPU_SHIFT 0
  1444. #define OMAP4430_WKUPDEP_MCASP1_IRQ_MPU_MASK (1 << 0)
  1445. /* Used by PM_ABE_MCASP_WKDEP */
  1446. #define OMAP4430_WKUPDEP_MCASP1_IRQ_TESLA_SHIFT 2
  1447. #define OMAP4430_WKUPDEP_MCASP1_IRQ_TESLA_MASK (1 << 2)
  1448. /* Used by PM_L4PER_MCASP2_WKDEP */
  1449. #define OMAP4430_WKUPDEP_MCASP2_DMA_SDMA_SHIFT 7
  1450. #define OMAP4430_WKUPDEP_MCASP2_DMA_SDMA_MASK (1 << 7)
  1451. /* Used by PM_L4PER_MCASP2_WKDEP */
  1452. #define OMAP4430_WKUPDEP_MCASP2_DMA_TESLA_SHIFT 6
  1453. #define OMAP4430_WKUPDEP_MCASP2_DMA_TESLA_MASK (1 << 6)
  1454. /* Used by PM_L4PER_MCASP2_WKDEP */
  1455. #define OMAP4430_WKUPDEP_MCASP2_IRQ_MPU_SHIFT 0
  1456. #define OMAP4430_WKUPDEP_MCASP2_IRQ_MPU_MASK (1 << 0)
  1457. /* Used by PM_L4PER_MCASP2_WKDEP */
  1458. #define OMAP4430_WKUPDEP_MCASP2_IRQ_TESLA_SHIFT 2
  1459. #define OMAP4430_WKUPDEP_MCASP2_IRQ_TESLA_MASK (1 << 2)
  1460. /* Used by PM_L4PER_MCASP3_WKDEP */
  1461. #define OMAP4430_WKUPDEP_MCASP3_DMA_SDMA_SHIFT 7
  1462. #define OMAP4430_WKUPDEP_MCASP3_DMA_SDMA_MASK (1 << 7)
  1463. /* Used by PM_L4PER_MCASP3_WKDEP */
  1464. #define OMAP4430_WKUPDEP_MCASP3_DMA_TESLA_SHIFT 6
  1465. #define OMAP4430_WKUPDEP_MCASP3_DMA_TESLA_MASK (1 << 6)
  1466. /* Used by PM_L4PER_MCASP3_WKDEP */
  1467. #define OMAP4430_WKUPDEP_MCASP3_IRQ_MPU_SHIFT 0
  1468. #define OMAP4430_WKUPDEP_MCASP3_IRQ_MPU_MASK (1 << 0)
  1469. /* Used by PM_L4PER_MCASP3_WKDEP */
  1470. #define OMAP4430_WKUPDEP_MCASP3_IRQ_TESLA_SHIFT 2
  1471. #define OMAP4430_WKUPDEP_MCASP3_IRQ_TESLA_MASK (1 << 2)
  1472. /* Used by PM_ABE_MCBSP1_WKDEP */
  1473. #define OMAP4430_WKUPDEP_MCBSP1_MPU_SHIFT 0
  1474. #define OMAP4430_WKUPDEP_MCBSP1_MPU_MASK (1 << 0)
  1475. /* Used by PM_ABE_MCBSP1_WKDEP */
  1476. #define OMAP4430_WKUPDEP_MCBSP1_SDMA_SHIFT 3
  1477. #define OMAP4430_WKUPDEP_MCBSP1_SDMA_MASK (1 << 3)
  1478. /* Used by PM_ABE_MCBSP1_WKDEP */
  1479. #define OMAP4430_WKUPDEP_MCBSP1_TESLA_SHIFT 2
  1480. #define OMAP4430_WKUPDEP_MCBSP1_TESLA_MASK (1 << 2)
  1481. /* Used by PM_ABE_MCBSP2_WKDEP */
  1482. #define OMAP4430_WKUPDEP_MCBSP2_MPU_SHIFT 0
  1483. #define OMAP4430_WKUPDEP_MCBSP2_MPU_MASK (1 << 0)
  1484. /* Used by PM_ABE_MCBSP2_WKDEP */
  1485. #define OMAP4430_WKUPDEP_MCBSP2_SDMA_SHIFT 3
  1486. #define OMAP4430_WKUPDEP_MCBSP2_SDMA_MASK (1 << 3)
  1487. /* Used by PM_ABE_MCBSP2_WKDEP */
  1488. #define OMAP4430_WKUPDEP_MCBSP2_TESLA_SHIFT 2
  1489. #define OMAP4430_WKUPDEP_MCBSP2_TESLA_MASK (1 << 2)
  1490. /* Used by PM_ABE_MCBSP3_WKDEP */
  1491. #define OMAP4430_WKUPDEP_MCBSP3_MPU_SHIFT 0
  1492. #define OMAP4430_WKUPDEP_MCBSP3_MPU_MASK (1 << 0)
  1493. /* Used by PM_ABE_MCBSP3_WKDEP */
  1494. #define OMAP4430_WKUPDEP_MCBSP3_SDMA_SHIFT 3
  1495. #define OMAP4430_WKUPDEP_MCBSP3_SDMA_MASK (1 << 3)
  1496. /* Used by PM_ABE_MCBSP3_WKDEP */
  1497. #define OMAP4430_WKUPDEP_MCBSP3_TESLA_SHIFT 2
  1498. #define OMAP4430_WKUPDEP_MCBSP3_TESLA_MASK (1 << 2)
  1499. /* Used by PM_L4PER_MCBSP4_WKDEP */
  1500. #define OMAP4430_WKUPDEP_MCBSP4_MPU_SHIFT 0
  1501. #define OMAP4430_WKUPDEP_MCBSP4_MPU_MASK (1 << 0)
  1502. /* Used by PM_L4PER_MCBSP4_WKDEP */
  1503. #define OMAP4430_WKUPDEP_MCBSP4_SDMA_SHIFT 3
  1504. #define OMAP4430_WKUPDEP_MCBSP4_SDMA_MASK (1 << 3)
  1505. /* Used by PM_L4PER_MCBSP4_WKDEP */
  1506. #define OMAP4430_WKUPDEP_MCBSP4_TESLA_SHIFT 2
  1507. #define OMAP4430_WKUPDEP_MCBSP4_TESLA_MASK (1 << 2)
  1508. /* Used by PM_L4PER_MCSPI1_WKDEP */
  1509. #define OMAP4430_WKUPDEP_MCSPI1_DUCATI_SHIFT 1
  1510. #define OMAP4430_WKUPDEP_MCSPI1_DUCATI_MASK (1 << 1)
  1511. /* Used by PM_L4PER_MCSPI1_WKDEP */
  1512. #define OMAP4430_WKUPDEP_MCSPI1_MPU_SHIFT 0
  1513. #define OMAP4430_WKUPDEP_MCSPI1_MPU_MASK (1 << 0)
  1514. /* Used by PM_L4PER_MCSPI1_WKDEP */
  1515. #define OMAP4430_WKUPDEP_MCSPI1_SDMA_SHIFT 3
  1516. #define OMAP4430_WKUPDEP_MCSPI1_SDMA_MASK (1 << 3)
  1517. /* Used by PM_L4PER_MCSPI1_WKDEP */
  1518. #define OMAP4430_WKUPDEP_MCSPI1_TESLA_SHIFT 2
  1519. #define OMAP4430_WKUPDEP_MCSPI1_TESLA_MASK (1 << 2)
  1520. /* Used by PM_L4PER_MCSPI2_WKDEP */
  1521. #define OMAP4430_WKUPDEP_MCSPI2_DUCATI_SHIFT 1
  1522. #define OMAP4430_WKUPDEP_MCSPI2_DUCATI_MASK (1 << 1)
  1523. /* Used by PM_L4PER_MCSPI2_WKDEP */
  1524. #define OMAP4430_WKUPDEP_MCSPI2_MPU_SHIFT 0
  1525. #define OMAP4430_WKUPDEP_MCSPI2_MPU_MASK (1 << 0)
  1526. /* Used by PM_L4PER_MCSPI2_WKDEP */
  1527. #define OMAP4430_WKUPDEP_MCSPI2_SDMA_SHIFT 3
  1528. #define OMAP4430_WKUPDEP_MCSPI2_SDMA_MASK (1 << 3)
  1529. /* Used by PM_L4PER_MCSPI3_WKDEP */
  1530. #define OMAP4430_WKUPDEP_MCSPI3_MPU_SHIFT 0
  1531. #define OMAP4430_WKUPDEP_MCSPI3_MPU_MASK (1 << 0)
  1532. /* Used by PM_L4PER_MCSPI3_WKDEP */
  1533. #define OMAP4430_WKUPDEP_MCSPI3_SDMA_SHIFT 3
  1534. #define OMAP4430_WKUPDEP_MCSPI3_SDMA_MASK (1 << 3)
  1535. /* Used by PM_L4PER_MCSPI4_WKDEP */
  1536. #define OMAP4430_WKUPDEP_MCSPI4_MPU_SHIFT 0
  1537. #define OMAP4430_WKUPDEP_MCSPI4_MPU_MASK (1 << 0)
  1538. /* Used by PM_L4PER_MCSPI4_WKDEP */
  1539. #define OMAP4430_WKUPDEP_MCSPI4_SDMA_SHIFT 3
  1540. #define OMAP4430_WKUPDEP_MCSPI4_SDMA_MASK (1 << 3)
  1541. /* Used by PM_L3INIT_MMC1_WKDEP */
  1542. #define OMAP4430_WKUPDEP_MMC1_DUCATI_SHIFT 1
  1543. #define OMAP4430_WKUPDEP_MMC1_DUCATI_MASK (1 << 1)
  1544. /* Used by PM_L3INIT_MMC1_WKDEP */
  1545. #define OMAP4430_WKUPDEP_MMC1_MPU_SHIFT 0
  1546. #define OMAP4430_WKUPDEP_MMC1_MPU_MASK (1 << 0)
  1547. /* Used by PM_L3INIT_MMC1_WKDEP */
  1548. #define OMAP4430_WKUPDEP_MMC1_SDMA_SHIFT 3
  1549. #define OMAP4430_WKUPDEP_MMC1_SDMA_MASK (1 << 3)
  1550. /* Used by PM_L3INIT_MMC1_WKDEP */
  1551. #define OMAP4430_WKUPDEP_MMC1_TESLA_SHIFT 2
  1552. #define OMAP4430_WKUPDEP_MMC1_TESLA_MASK (1 << 2)
  1553. /* Used by PM_L3INIT_MMC2_WKDEP */
  1554. #define OMAP4430_WKUPDEP_MMC2_DUCATI_SHIFT 1
  1555. #define OMAP4430_WKUPDEP_MMC2_DUCATI_MASK (1 << 1)
  1556. /* Used by PM_L3INIT_MMC2_WKDEP */
  1557. #define OMAP4430_WKUPDEP_MMC2_MPU_SHIFT 0
  1558. #define OMAP4430_WKUPDEP_MMC2_MPU_MASK (1 << 0)
  1559. /* Used by PM_L3INIT_MMC2_WKDEP */
  1560. #define OMAP4430_WKUPDEP_MMC2_SDMA_SHIFT 3
  1561. #define OMAP4430_WKUPDEP_MMC2_SDMA_MASK (1 << 3)
  1562. /* Used by PM_L3INIT_MMC2_WKDEP */
  1563. #define OMAP4430_WKUPDEP_MMC2_TESLA_SHIFT 2
  1564. #define OMAP4430_WKUPDEP_MMC2_TESLA_MASK (1 << 2)
  1565. /* Used by PM_L3INIT_MMC6_WKDEP */
  1566. #define OMAP4430_WKUPDEP_MMC6_DUCATI_SHIFT 1
  1567. #define OMAP4430_WKUPDEP_MMC6_DUCATI_MASK (1 << 1)
  1568. /* Used by PM_L3INIT_MMC6_WKDEP */
  1569. #define OMAP4430_WKUPDEP_MMC6_MPU_SHIFT 0
  1570. #define OMAP4430_WKUPDEP_MMC6_MPU_MASK (1 << 0)
  1571. /* Used by PM_L3INIT_MMC6_WKDEP */
  1572. #define OMAP4430_WKUPDEP_MMC6_TESLA_SHIFT 2
  1573. #define OMAP4430_WKUPDEP_MMC6_TESLA_MASK (1 << 2)
  1574. /* Used by PM_L4PER_MMCSD3_WKDEP */
  1575. #define OMAP4430_WKUPDEP_MMCSD3_DUCATI_SHIFT 1
  1576. #define OMAP4430_WKUPDEP_MMCSD3_DUCATI_MASK (1 << 1)
  1577. /* Used by PM_L4PER_MMCSD3_WKDEP */
  1578. #define OMAP4430_WKUPDEP_MMCSD3_MPU_SHIFT 0
  1579. #define OMAP4430_WKUPDEP_MMCSD3_MPU_MASK (1 << 0)
  1580. /* Used by PM_L4PER_MMCSD3_WKDEP */
  1581. #define OMAP4430_WKUPDEP_MMCSD3_SDMA_SHIFT 3
  1582. #define OMAP4430_WKUPDEP_MMCSD3_SDMA_MASK (1 << 3)
  1583. /* Used by PM_L4PER_MMCSD4_WKDEP */
  1584. #define OMAP4430_WKUPDEP_MMCSD4_DUCATI_SHIFT 1
  1585. #define OMAP4430_WKUPDEP_MMCSD4_DUCATI_MASK (1 << 1)
  1586. /* Used by PM_L4PER_MMCSD4_WKDEP */
  1587. #define OMAP4430_WKUPDEP_MMCSD4_MPU_SHIFT 0
  1588. #define OMAP4430_WKUPDEP_MMCSD4_MPU_MASK (1 << 0)
  1589. /* Used by PM_L4PER_MMCSD4_WKDEP */
  1590. #define OMAP4430_WKUPDEP_MMCSD4_SDMA_SHIFT 3
  1591. #define OMAP4430_WKUPDEP_MMCSD4_SDMA_MASK (1 << 3)
  1592. /* Used by PM_L4PER_MMCSD5_WKDEP */
  1593. #define OMAP4430_WKUPDEP_MMCSD5_DUCATI_SHIFT 1
  1594. #define OMAP4430_WKUPDEP_MMCSD5_DUCATI_MASK (1 << 1)
  1595. /* Used by PM_L4PER_MMCSD5_WKDEP */
  1596. #define OMAP4430_WKUPDEP_MMCSD5_MPU_SHIFT 0
  1597. #define OMAP4430_WKUPDEP_MMCSD5_MPU_MASK (1 << 0)
  1598. /* Used by PM_L4PER_MMCSD5_WKDEP */
  1599. #define OMAP4430_WKUPDEP_MMCSD5_SDMA_SHIFT 3
  1600. #define OMAP4430_WKUPDEP_MMCSD5_SDMA_MASK (1 << 3)
  1601. /* Used by PM_L3INIT_PCIESS_WKDEP */
  1602. #define OMAP4430_WKUPDEP_PCIESS_MPU_SHIFT 0
  1603. #define OMAP4430_WKUPDEP_PCIESS_MPU_MASK (1 << 0)
  1604. /* Used by PM_L3INIT_PCIESS_WKDEP */
  1605. #define OMAP4430_WKUPDEP_PCIESS_TESLA_SHIFT 2
  1606. #define OMAP4430_WKUPDEP_PCIESS_TESLA_MASK (1 << 2)
  1607. /* Used by PM_ABE_PDM_WKDEP */
  1608. #define OMAP4430_WKUPDEP_PDM_DMA_SDMA_SHIFT 7
  1609. #define OMAP4430_WKUPDEP_PDM_DMA_SDMA_MASK (1 << 7)
  1610. /* Used by PM_ABE_PDM_WKDEP */
  1611. #define OMAP4430_WKUPDEP_PDM_DMA_TESLA_SHIFT 6
  1612. #define OMAP4430_WKUPDEP_PDM_DMA_TESLA_MASK (1 << 6)
  1613. /* Used by PM_ABE_PDM_WKDEP */
  1614. #define OMAP4430_WKUPDEP_PDM_IRQ_MPU_SHIFT 0
  1615. #define OMAP4430_WKUPDEP_PDM_IRQ_MPU_MASK (1 << 0)
  1616. /* Used by PM_ABE_PDM_WKDEP */
  1617. #define OMAP4430_WKUPDEP_PDM_IRQ_TESLA_SHIFT 2
  1618. #define OMAP4430_WKUPDEP_PDM_IRQ_TESLA_MASK (1 << 2)
  1619. /* Used by PM_WKUP_RTC_WKDEP */
  1620. #define OMAP4430_WKUPDEP_RTC_MPU_SHIFT 0
  1621. #define OMAP4430_WKUPDEP_RTC_MPU_MASK (1 << 0)
  1622. /* Used by PM_L3INIT_SATA_WKDEP */
  1623. #define OMAP4430_WKUPDEP_SATA_MPU_SHIFT 0
  1624. #define OMAP4430_WKUPDEP_SATA_MPU_MASK (1 << 0)
  1625. /* Used by PM_L3INIT_SATA_WKDEP */
  1626. #define OMAP4430_WKUPDEP_SATA_TESLA_SHIFT 2
  1627. #define OMAP4430_WKUPDEP_SATA_TESLA_MASK (1 << 2)
  1628. /* Used by PM_ABE_SLIMBUS_WKDEP */
  1629. #define OMAP4430_WKUPDEP_SLIMBUS1_DMA_SDMA_SHIFT 7
  1630. #define OMAP4430_WKUPDEP_SLIMBUS1_DMA_SDMA_MASK (1 << 7)
  1631. /* Used by PM_ABE_SLIMBUS_WKDEP */
  1632. #define OMAP4430_WKUPDEP_SLIMBUS1_DMA_TESLA_SHIFT 6
  1633. #define OMAP4430_WKUPDEP_SLIMBUS1_DMA_TESLA_MASK (1 << 6)
  1634. /* Used by PM_ABE_SLIMBUS_WKDEP */
  1635. #define OMAP4430_WKUPDEP_SLIMBUS1_IRQ_MPU_SHIFT 0
  1636. #define OMAP4430_WKUPDEP_SLIMBUS1_IRQ_MPU_MASK (1 << 0)
  1637. /* Used by PM_ABE_SLIMBUS_WKDEP */
  1638. #define OMAP4430_WKUPDEP_SLIMBUS1_IRQ_TESLA_SHIFT 2
  1639. #define OMAP4430_WKUPDEP_SLIMBUS1_IRQ_TESLA_MASK (1 << 2)
  1640. /* Used by PM_L4PER_SLIMBUS2_WKDEP */
  1641. #define OMAP4430_WKUPDEP_SLIMBUS2_DMA_SDMA_SHIFT 7
  1642. #define OMAP4430_WKUPDEP_SLIMBUS2_DMA_SDMA_MASK (1 << 7)
  1643. /* Used by PM_L4PER_SLIMBUS2_WKDEP */
  1644. #define OMAP4430_WKUPDEP_SLIMBUS2_DMA_TESLA_SHIFT 6
  1645. #define OMAP4430_WKUPDEP_SLIMBUS2_DMA_TESLA_MASK (1 << 6)
  1646. /* Used by PM_L4PER_SLIMBUS2_WKDEP */
  1647. #define OMAP4430_WKUPDEP_SLIMBUS2_IRQ_MPU_SHIFT 0
  1648. #define OMAP4430_WKUPDEP_SLIMBUS2_IRQ_MPU_MASK (1 << 0)
  1649. /* Used by PM_L4PER_SLIMBUS2_WKDEP */
  1650. #define OMAP4430_WKUPDEP_SLIMBUS2_IRQ_TESLA_SHIFT 2
  1651. #define OMAP4430_WKUPDEP_SLIMBUS2_IRQ_TESLA_MASK (1 << 2)
  1652. /* Used by PM_ALWON_SR_CORE_WKDEP */
  1653. #define OMAP4430_WKUPDEP_SR_CORE_DUCATI_SHIFT 1
  1654. #define OMAP4430_WKUPDEP_SR_CORE_DUCATI_MASK (1 << 1)
  1655. /* Used by PM_ALWON_SR_CORE_WKDEP */
  1656. #define OMAP4430_WKUPDEP_SR_CORE_MPU_SHIFT 0
  1657. #define OMAP4430_WKUPDEP_SR_CORE_MPU_MASK (1 << 0)
  1658. /* Used by PM_ALWON_SR_IVA_WKDEP */
  1659. #define OMAP4430_WKUPDEP_SR_IVA_DUCATI_SHIFT 1
  1660. #define OMAP4430_WKUPDEP_SR_IVA_DUCATI_MASK (1 << 1)
  1661. /* Used by PM_ALWON_SR_IVA_WKDEP */
  1662. #define OMAP4430_WKUPDEP_SR_IVA_MPU_SHIFT 0
  1663. #define OMAP4430_WKUPDEP_SR_IVA_MPU_MASK (1 << 0)
  1664. /* Used by PM_ALWON_SR_MPU_WKDEP */
  1665. #define OMAP4430_WKUPDEP_SR_MPU_MPU_SHIFT 0
  1666. #define OMAP4430_WKUPDEP_SR_MPU_MPU_MASK (1 << 0)
  1667. /* Used by PM_WKUP_TIMER12_WKDEP */
  1668. #define OMAP4430_WKUPDEP_TIMER12_MPU_SHIFT 0
  1669. #define OMAP4430_WKUPDEP_TIMER12_MPU_MASK (1 << 0)
  1670. /* Used by PM_WKUP_TIMER1_WKDEP */
  1671. #define OMAP4430_WKUPDEP_TIMER1_MPU_SHIFT 0
  1672. #define OMAP4430_WKUPDEP_TIMER1_MPU_MASK (1 << 0)
  1673. /* Used by PM_ABE_TIMER5_WKDEP */
  1674. #define OMAP4430_WKUPDEP_TIMER5_MPU_SHIFT 0
  1675. #define OMAP4430_WKUPDEP_TIMER5_MPU_MASK (1 << 0)
  1676. /* Used by PM_ABE_TIMER5_WKDEP */
  1677. #define OMAP4430_WKUPDEP_TIMER5_TESLA_SHIFT 2
  1678. #define OMAP4430_WKUPDEP_TIMER5_TESLA_MASK (1 << 2)
  1679. /* Used by PM_ABE_TIMER6_WKDEP */
  1680. #define OMAP4430_WKUPDEP_TIMER6_MPU_SHIFT 0
  1681. #define OMAP4430_WKUPDEP_TIMER6_MPU_MASK (1 << 0)
  1682. /* Used by PM_ABE_TIMER6_WKDEP */
  1683. #define OMAP4430_WKUPDEP_TIMER6_TESLA_SHIFT 2
  1684. #define OMAP4430_WKUPDEP_TIMER6_TESLA_MASK (1 << 2)
  1685. /* Used by PM_ABE_TIMER7_WKDEP */
  1686. #define OMAP4430_WKUPDEP_TIMER7_MPU_SHIFT 0
  1687. #define OMAP4430_WKUPDEP_TIMER7_MPU_MASK (1 << 0)
  1688. /* Used by PM_ABE_TIMER7_WKDEP */
  1689. #define OMAP4430_WKUPDEP_TIMER7_TESLA_SHIFT 2
  1690. #define OMAP4430_WKUPDEP_TIMER7_TESLA_MASK (1 << 2)
  1691. /* Used by PM_ABE_TIMER8_WKDEP */
  1692. #define OMAP4430_WKUPDEP_TIMER8_MPU_SHIFT 0
  1693. #define OMAP4430_WKUPDEP_TIMER8_MPU_MASK (1 << 0)
  1694. /* Used by PM_ABE_TIMER8_WKDEP */
  1695. #define OMAP4430_WKUPDEP_TIMER8_TESLA_SHIFT 2
  1696. #define OMAP4430_WKUPDEP_TIMER8_TESLA_MASK (1 << 2)
  1697. /* Used by PM_L4PER_UART1_WKDEP */
  1698. #define OMAP4430_WKUPDEP_UART1_MPU_SHIFT 0
  1699. #define OMAP4430_WKUPDEP_UART1_MPU_MASK (1 << 0)
  1700. /* Used by PM_L4PER_UART1_WKDEP */
  1701. #define OMAP4430_WKUPDEP_UART1_SDMA_SHIFT 3
  1702. #define OMAP4430_WKUPDEP_UART1_SDMA_MASK (1 << 3)
  1703. /* Used by PM_L4PER_UART2_WKDEP */
  1704. #define OMAP4430_WKUPDEP_UART2_MPU_SHIFT 0
  1705. #define OMAP4430_WKUPDEP_UART2_MPU_MASK (1 << 0)
  1706. /* Used by PM_L4PER_UART2_WKDEP */
  1707. #define OMAP4430_WKUPDEP_UART2_SDMA_SHIFT 3
  1708. #define OMAP4430_WKUPDEP_UART2_SDMA_MASK (1 << 3)
  1709. /* Used by PM_L4PER_UART3_WKDEP */
  1710. #define OMAP4430_WKUPDEP_UART3_DUCATI_SHIFT 1
  1711. #define OMAP4430_WKUPDEP_UART3_DUCATI_MASK (1 << 1)
  1712. /* Used by PM_L4PER_UART3_WKDEP */
  1713. #define OMAP4430_WKUPDEP_UART3_MPU_SHIFT 0
  1714. #define OMAP4430_WKUPDEP_UART3_MPU_MASK (1 << 0)
  1715. /* Used by PM_L4PER_UART3_WKDEP */
  1716. #define OMAP4430_WKUPDEP_UART3_SDMA_SHIFT 3
  1717. #define OMAP4430_WKUPDEP_UART3_SDMA_MASK (1 << 3)
  1718. /* Used by PM_L4PER_UART3_WKDEP */
  1719. #define OMAP4430_WKUPDEP_UART3_TESLA_SHIFT 2
  1720. #define OMAP4430_WKUPDEP_UART3_TESLA_MASK (1 << 2)
  1721. /* Used by PM_L4PER_UART4_WKDEP */
  1722. #define OMAP4430_WKUPDEP_UART4_MPU_SHIFT 0
  1723. #define OMAP4430_WKUPDEP_UART4_MPU_MASK (1 << 0)
  1724. /* Used by PM_L4PER_UART4_WKDEP */
  1725. #define OMAP4430_WKUPDEP_UART4_SDMA_SHIFT 3
  1726. #define OMAP4430_WKUPDEP_UART4_SDMA_MASK (1 << 3)
  1727. /* Used by PM_L3INIT_UNIPRO1_WKDEP */
  1728. #define OMAP4430_WKUPDEP_UNIPRO1_DUCATI_SHIFT 1
  1729. #define OMAP4430_WKUPDEP_UNIPRO1_DUCATI_MASK (1 << 1)
  1730. /* Used by PM_L3INIT_UNIPRO1_WKDEP */
  1731. #define OMAP4430_WKUPDEP_UNIPRO1_MPU_SHIFT 0
  1732. #define OMAP4430_WKUPDEP_UNIPRO1_MPU_MASK (1 << 0)
  1733. /* Used by PM_L3INIT_USB_HOST_WKDEP */
  1734. #define OMAP4430_WKUPDEP_USB_HOST_DUCATI_SHIFT 1
  1735. #define OMAP4430_WKUPDEP_USB_HOST_DUCATI_MASK (1 << 1)
  1736. /* Used by PM_L3INIT_USB_HOST_FS_WKDEP */
  1737. #define OMAP4430_WKUPDEP_USB_HOST_FS_DUCATI_SHIFT 1
  1738. #define OMAP4430_WKUPDEP_USB_HOST_FS_DUCATI_MASK (1 << 1)
  1739. /* Used by PM_L3INIT_USB_HOST_FS_WKDEP */
  1740. #define OMAP4430_WKUPDEP_USB_HOST_FS_MPU_SHIFT 0
  1741. #define OMAP4430_WKUPDEP_USB_HOST_FS_MPU_MASK (1 << 0)
  1742. /* Used by PM_L3INIT_USB_HOST_WKDEP */
  1743. #define OMAP4430_WKUPDEP_USB_HOST_MPU_SHIFT 0
  1744. #define OMAP4430_WKUPDEP_USB_HOST_MPU_MASK (1 << 0)
  1745. /* Used by PM_L3INIT_USB_OTG_WKDEP */
  1746. #define OMAP4430_WKUPDEP_USB_OTG_DUCATI_SHIFT 1
  1747. #define OMAP4430_WKUPDEP_USB_OTG_DUCATI_MASK (1 << 1)
  1748. /* Used by PM_L3INIT_USB_OTG_WKDEP */
  1749. #define OMAP4430_WKUPDEP_USB_OTG_MPU_SHIFT 0
  1750. #define OMAP4430_WKUPDEP_USB_OTG_MPU_MASK (1 << 0)
  1751. /* Used by PM_L3INIT_USB_TLL_WKDEP */
  1752. #define OMAP4430_WKUPDEP_USB_TLL_DUCATI_SHIFT 1
  1753. #define OMAP4430_WKUPDEP_USB_TLL_DUCATI_MASK (1 << 1)
  1754. /* Used by PM_L3INIT_USB_TLL_WKDEP */
  1755. #define OMAP4430_WKUPDEP_USB_TLL_MPU_SHIFT 0
  1756. #define OMAP4430_WKUPDEP_USB_TLL_MPU_MASK (1 << 0)
  1757. /* Used by PM_WKUP_USIM_WKDEP */
  1758. #define OMAP4430_WKUPDEP_USIM_MPU_SHIFT 0
  1759. #define OMAP4430_WKUPDEP_USIM_MPU_MASK (1 << 0)
  1760. /* Used by PM_WKUP_USIM_WKDEP */
  1761. #define OMAP4430_WKUPDEP_USIM_SDMA_SHIFT 3
  1762. #define OMAP4430_WKUPDEP_USIM_SDMA_MASK (1 << 3)
  1763. /* Used by PM_WKUP_WDT2_WKDEP */
  1764. #define OMAP4430_WKUPDEP_WDT2_DUCATI_SHIFT 1
  1765. #define OMAP4430_WKUPDEP_WDT2_DUCATI_MASK (1 << 1)
  1766. /* Used by PM_WKUP_WDT2_WKDEP */
  1767. #define OMAP4430_WKUPDEP_WDT2_MPU_SHIFT 0
  1768. #define OMAP4430_WKUPDEP_WDT2_MPU_MASK (1 << 0)
  1769. /* Used by PM_ABE_WDT3_WKDEP */
  1770. #define OMAP4430_WKUPDEP_WDT3_MPU_SHIFT 0
  1771. #define OMAP4430_WKUPDEP_WDT3_MPU_MASK (1 << 0)
  1772. /* Used by PM_L3INIT_HSI_WKDEP */
  1773. #define OMAP4430_WKUPDEP_WGM_HSI_WAKE_MPU_SHIFT 8
  1774. #define OMAP4430_WKUPDEP_WGM_HSI_WAKE_MPU_MASK (1 << 8)
  1775. /* Used by PM_L3INIT_XHPI_WKDEP */
  1776. #define OMAP4430_WKUPDEP_XHPI_DUCATI_SHIFT 1
  1777. #define OMAP4430_WKUPDEP_XHPI_DUCATI_MASK (1 << 1)
  1778. /* Used by PRM_IO_PMCTRL */
  1779. #define OMAP4430_WUCLK_CTRL_SHIFT 8
  1780. #define OMAP4430_WUCLK_CTRL_MASK (1 << 8)
  1781. /* Used by PRM_IO_PMCTRL */
  1782. #define OMAP4430_WUCLK_STATUS_SHIFT 9
  1783. #define OMAP4430_WUCLK_STATUS_MASK (1 << 9)
  1784. /* Used by REVISION_PRM */
  1785. #define OMAP4430_X_MAJOR_SHIFT 8
  1786. #define OMAP4430_X_MAJOR_MASK (0x7 << 8)
  1787. /* Used by REVISION_PRM */
  1788. #define OMAP4430_Y_MINOR_SHIFT 0
  1789. #define OMAP4430_Y_MINOR_MASK (0x3f << 0)
  1790. #endif