PageRenderTime 72ms CodeModel.GetById 19ms RepoModel.GetById 0ms app.codeStats 1ms

/drivers/scsi/qla2xxx/qla_nx.c

http://github.com/mirrors/linux
C | 4531 lines | 3642 code | 547 blank | 342 comment | 553 complexity | 8078b80f2ba2d20db6e51aba3912ce64 MD5 | raw file
Possible License(s): AGPL-1.0, GPL-2.0, LGPL-2.0
  1. /*
  2. * QLogic Fibre Channel HBA Driver
  3. * Copyright (c) 2003-2014 QLogic Corporation
  4. *
  5. * See LICENSE.qla2xxx for copyright and licensing details.
  6. */
  7. #include "qla_def.h"
  8. #include <linux/delay.h>
  9. #include <linux/io-64-nonatomic-lo-hi.h>
  10. #include <linux/pci.h>
  11. #include <linux/ratelimit.h>
  12. #include <linux/vmalloc.h>
  13. #include <scsi/scsi_tcq.h>
  14. #define MASK(n) ((1ULL<<(n))-1)
  15. #define MN_WIN(addr) (((addr & 0x1fc0000) >> 1) | \
  16. ((addr >> 25) & 0x3ff))
  17. #define OCM_WIN(addr) (((addr & 0x1ff0000) >> 1) | \
  18. ((addr >> 25) & 0x3ff))
  19. #define MS_WIN(addr) (addr & 0x0ffc0000)
  20. #define QLA82XX_PCI_MN_2M (0)
  21. #define QLA82XX_PCI_MS_2M (0x80000)
  22. #define QLA82XX_PCI_OCM0_2M (0xc0000)
  23. #define VALID_OCM_ADDR(addr) (((addr) & 0x3f800) != 0x3f800)
  24. #define GET_MEM_OFFS_2M(addr) (addr & MASK(18))
  25. #define BLOCK_PROTECT_BITS 0x0F
  26. /* CRB window related */
  27. #define CRB_BLK(off) ((off >> 20) & 0x3f)
  28. #define CRB_SUBBLK(off) ((off >> 16) & 0xf)
  29. #define CRB_WINDOW_2M (0x130060)
  30. #define QLA82XX_PCI_CAMQM_2M_END (0x04800800UL)
  31. #define CRB_HI(off) ((qla82xx_crb_hub_agt[CRB_BLK(off)] << 20) | \
  32. ((off) & 0xf0000))
  33. #define QLA82XX_PCI_CAMQM_2M_BASE (0x000ff800UL)
  34. #define CRB_INDIRECT_2M (0x1e0000UL)
  35. #define MAX_CRB_XFORM 60
  36. static unsigned long crb_addr_xform[MAX_CRB_XFORM];
  37. static int qla82xx_crb_table_initialized;
  38. #define qla82xx_crb_addr_transform(name) \
  39. (crb_addr_xform[QLA82XX_HW_PX_MAP_CRB_##name] = \
  40. QLA82XX_HW_CRB_HUB_AGT_ADR_##name << 20)
  41. const int MD_MIU_TEST_AGT_RDDATA[] = {
  42. 0x410000A8, 0x410000AC,
  43. 0x410000B8, 0x410000BC
  44. };
  45. static void qla82xx_crb_addr_transform_setup(void)
  46. {
  47. qla82xx_crb_addr_transform(XDMA);
  48. qla82xx_crb_addr_transform(TIMR);
  49. qla82xx_crb_addr_transform(SRE);
  50. qla82xx_crb_addr_transform(SQN3);
  51. qla82xx_crb_addr_transform(SQN2);
  52. qla82xx_crb_addr_transform(SQN1);
  53. qla82xx_crb_addr_transform(SQN0);
  54. qla82xx_crb_addr_transform(SQS3);
  55. qla82xx_crb_addr_transform(SQS2);
  56. qla82xx_crb_addr_transform(SQS1);
  57. qla82xx_crb_addr_transform(SQS0);
  58. qla82xx_crb_addr_transform(RPMX7);
  59. qla82xx_crb_addr_transform(RPMX6);
  60. qla82xx_crb_addr_transform(RPMX5);
  61. qla82xx_crb_addr_transform(RPMX4);
  62. qla82xx_crb_addr_transform(RPMX3);
  63. qla82xx_crb_addr_transform(RPMX2);
  64. qla82xx_crb_addr_transform(RPMX1);
  65. qla82xx_crb_addr_transform(RPMX0);
  66. qla82xx_crb_addr_transform(ROMUSB);
  67. qla82xx_crb_addr_transform(SN);
  68. qla82xx_crb_addr_transform(QMN);
  69. qla82xx_crb_addr_transform(QMS);
  70. qla82xx_crb_addr_transform(PGNI);
  71. qla82xx_crb_addr_transform(PGND);
  72. qla82xx_crb_addr_transform(PGN3);
  73. qla82xx_crb_addr_transform(PGN2);
  74. qla82xx_crb_addr_transform(PGN1);
  75. qla82xx_crb_addr_transform(PGN0);
  76. qla82xx_crb_addr_transform(PGSI);
  77. qla82xx_crb_addr_transform(PGSD);
  78. qla82xx_crb_addr_transform(PGS3);
  79. qla82xx_crb_addr_transform(PGS2);
  80. qla82xx_crb_addr_transform(PGS1);
  81. qla82xx_crb_addr_transform(PGS0);
  82. qla82xx_crb_addr_transform(PS);
  83. qla82xx_crb_addr_transform(PH);
  84. qla82xx_crb_addr_transform(NIU);
  85. qla82xx_crb_addr_transform(I2Q);
  86. qla82xx_crb_addr_transform(EG);
  87. qla82xx_crb_addr_transform(MN);
  88. qla82xx_crb_addr_transform(MS);
  89. qla82xx_crb_addr_transform(CAS2);
  90. qla82xx_crb_addr_transform(CAS1);
  91. qla82xx_crb_addr_transform(CAS0);
  92. qla82xx_crb_addr_transform(CAM);
  93. qla82xx_crb_addr_transform(C2C1);
  94. qla82xx_crb_addr_transform(C2C0);
  95. qla82xx_crb_addr_transform(SMB);
  96. qla82xx_crb_addr_transform(OCM0);
  97. /*
  98. * Used only in P3 just define it for P2 also.
  99. */
  100. qla82xx_crb_addr_transform(I2C0);
  101. qla82xx_crb_table_initialized = 1;
  102. }
  103. static struct crb_128M_2M_block_map crb_128M_2M_map[64] = {
  104. {{{0, 0, 0, 0} } },
  105. {{{1, 0x0100000, 0x0102000, 0x120000},
  106. {1, 0x0110000, 0x0120000, 0x130000},
  107. {1, 0x0120000, 0x0122000, 0x124000},
  108. {1, 0x0130000, 0x0132000, 0x126000},
  109. {1, 0x0140000, 0x0142000, 0x128000},
  110. {1, 0x0150000, 0x0152000, 0x12a000},
  111. {1, 0x0160000, 0x0170000, 0x110000},
  112. {1, 0x0170000, 0x0172000, 0x12e000},
  113. {0, 0x0000000, 0x0000000, 0x000000},
  114. {0, 0x0000000, 0x0000000, 0x000000},
  115. {0, 0x0000000, 0x0000000, 0x000000},
  116. {0, 0x0000000, 0x0000000, 0x000000},
  117. {0, 0x0000000, 0x0000000, 0x000000},
  118. {0, 0x0000000, 0x0000000, 0x000000},
  119. {1, 0x01e0000, 0x01e0800, 0x122000},
  120. {0, 0x0000000, 0x0000000, 0x000000} } } ,
  121. {{{1, 0x0200000, 0x0210000, 0x180000} } },
  122. {{{0, 0, 0, 0} } },
  123. {{{1, 0x0400000, 0x0401000, 0x169000} } },
  124. {{{1, 0x0500000, 0x0510000, 0x140000} } },
  125. {{{1, 0x0600000, 0x0610000, 0x1c0000} } },
  126. {{{1, 0x0700000, 0x0704000, 0x1b8000} } },
  127. {{{1, 0x0800000, 0x0802000, 0x170000},
  128. {0, 0x0000000, 0x0000000, 0x000000},
  129. {0, 0x0000000, 0x0000000, 0x000000},
  130. {0, 0x0000000, 0x0000000, 0x000000},
  131. {0, 0x0000000, 0x0000000, 0x000000},
  132. {0, 0x0000000, 0x0000000, 0x000000},
  133. {0, 0x0000000, 0x0000000, 0x000000},
  134. {0, 0x0000000, 0x0000000, 0x000000},
  135. {0, 0x0000000, 0x0000000, 0x000000},
  136. {0, 0x0000000, 0x0000000, 0x000000},
  137. {0, 0x0000000, 0x0000000, 0x000000},
  138. {0, 0x0000000, 0x0000000, 0x000000},
  139. {0, 0x0000000, 0x0000000, 0x000000},
  140. {0, 0x0000000, 0x0000000, 0x000000},
  141. {0, 0x0000000, 0x0000000, 0x000000},
  142. {1, 0x08f0000, 0x08f2000, 0x172000} } },
  143. {{{1, 0x0900000, 0x0902000, 0x174000},
  144. {0, 0x0000000, 0x0000000, 0x000000},
  145. {0, 0x0000000, 0x0000000, 0x000000},
  146. {0, 0x0000000, 0x0000000, 0x000000},
  147. {0, 0x0000000, 0x0000000, 0x000000},
  148. {0, 0x0000000, 0x0000000, 0x000000},
  149. {0, 0x0000000, 0x0000000, 0x000000},
  150. {0, 0x0000000, 0x0000000, 0x000000},
  151. {0, 0x0000000, 0x0000000, 0x000000},
  152. {0, 0x0000000, 0x0000000, 0x000000},
  153. {0, 0x0000000, 0x0000000, 0x000000},
  154. {0, 0x0000000, 0x0000000, 0x000000},
  155. {0, 0x0000000, 0x0000000, 0x000000},
  156. {0, 0x0000000, 0x0000000, 0x000000},
  157. {0, 0x0000000, 0x0000000, 0x000000},
  158. {1, 0x09f0000, 0x09f2000, 0x176000} } },
  159. {{{0, 0x0a00000, 0x0a02000, 0x178000},
  160. {0, 0x0000000, 0x0000000, 0x000000},
  161. {0, 0x0000000, 0x0000000, 0x000000},
  162. {0, 0x0000000, 0x0000000, 0x000000},
  163. {0, 0x0000000, 0x0000000, 0x000000},
  164. {0, 0x0000000, 0x0000000, 0x000000},
  165. {0, 0x0000000, 0x0000000, 0x000000},
  166. {0, 0x0000000, 0x0000000, 0x000000},
  167. {0, 0x0000000, 0x0000000, 0x000000},
  168. {0, 0x0000000, 0x0000000, 0x000000},
  169. {0, 0x0000000, 0x0000000, 0x000000},
  170. {0, 0x0000000, 0x0000000, 0x000000},
  171. {0, 0x0000000, 0x0000000, 0x000000},
  172. {0, 0x0000000, 0x0000000, 0x000000},
  173. {0, 0x0000000, 0x0000000, 0x000000},
  174. {1, 0x0af0000, 0x0af2000, 0x17a000} } },
  175. {{{0, 0x0b00000, 0x0b02000, 0x17c000},
  176. {0, 0x0000000, 0x0000000, 0x000000},
  177. {0, 0x0000000, 0x0000000, 0x000000},
  178. {0, 0x0000000, 0x0000000, 0x000000},
  179. {0, 0x0000000, 0x0000000, 0x000000},
  180. {0, 0x0000000, 0x0000000, 0x000000},
  181. {0, 0x0000000, 0x0000000, 0x000000},
  182. {0, 0x0000000, 0x0000000, 0x000000},
  183. {0, 0x0000000, 0x0000000, 0x000000},
  184. {0, 0x0000000, 0x0000000, 0x000000},
  185. {0, 0x0000000, 0x0000000, 0x000000},
  186. {0, 0x0000000, 0x0000000, 0x000000},
  187. {0, 0x0000000, 0x0000000, 0x000000},
  188. {0, 0x0000000, 0x0000000, 0x000000},
  189. {0, 0x0000000, 0x0000000, 0x000000},
  190. {1, 0x0bf0000, 0x0bf2000, 0x17e000} } },
  191. {{{1, 0x0c00000, 0x0c04000, 0x1d4000} } },
  192. {{{1, 0x0d00000, 0x0d04000, 0x1a4000} } },
  193. {{{1, 0x0e00000, 0x0e04000, 0x1a0000} } },
  194. {{{1, 0x0f00000, 0x0f01000, 0x164000} } },
  195. {{{0, 0x1000000, 0x1004000, 0x1a8000} } },
  196. {{{1, 0x1100000, 0x1101000, 0x160000} } },
  197. {{{1, 0x1200000, 0x1201000, 0x161000} } },
  198. {{{1, 0x1300000, 0x1301000, 0x162000} } },
  199. {{{1, 0x1400000, 0x1401000, 0x163000} } },
  200. {{{1, 0x1500000, 0x1501000, 0x165000} } },
  201. {{{1, 0x1600000, 0x1601000, 0x166000} } },
  202. {{{0, 0, 0, 0} } },
  203. {{{0, 0, 0, 0} } },
  204. {{{0, 0, 0, 0} } },
  205. {{{0, 0, 0, 0} } },
  206. {{{0, 0, 0, 0} } },
  207. {{{0, 0, 0, 0} } },
  208. {{{1, 0x1d00000, 0x1d10000, 0x190000} } },
  209. {{{1, 0x1e00000, 0x1e01000, 0x16a000} } },
  210. {{{1, 0x1f00000, 0x1f10000, 0x150000} } },
  211. {{{0} } },
  212. {{{1, 0x2100000, 0x2102000, 0x120000},
  213. {1, 0x2110000, 0x2120000, 0x130000},
  214. {1, 0x2120000, 0x2122000, 0x124000},
  215. {1, 0x2130000, 0x2132000, 0x126000},
  216. {1, 0x2140000, 0x2142000, 0x128000},
  217. {1, 0x2150000, 0x2152000, 0x12a000},
  218. {1, 0x2160000, 0x2170000, 0x110000},
  219. {1, 0x2170000, 0x2172000, 0x12e000},
  220. {0, 0x0000000, 0x0000000, 0x000000},
  221. {0, 0x0000000, 0x0000000, 0x000000},
  222. {0, 0x0000000, 0x0000000, 0x000000},
  223. {0, 0x0000000, 0x0000000, 0x000000},
  224. {0, 0x0000000, 0x0000000, 0x000000},
  225. {0, 0x0000000, 0x0000000, 0x000000},
  226. {0, 0x0000000, 0x0000000, 0x000000},
  227. {0, 0x0000000, 0x0000000, 0x000000} } },
  228. {{{1, 0x2200000, 0x2204000, 0x1b0000} } },
  229. {{{0} } },
  230. {{{0} } },
  231. {{{0} } },
  232. {{{0} } },
  233. {{{0} } },
  234. {{{1, 0x2800000, 0x2804000, 0x1a4000} } },
  235. {{{1, 0x2900000, 0x2901000, 0x16b000} } },
  236. {{{1, 0x2a00000, 0x2a00400, 0x1ac400} } },
  237. {{{1, 0x2b00000, 0x2b00400, 0x1ac800} } },
  238. {{{1, 0x2c00000, 0x2c00400, 0x1acc00} } },
  239. {{{1, 0x2d00000, 0x2d00400, 0x1ad000} } },
  240. {{{1, 0x2e00000, 0x2e00400, 0x1ad400} } },
  241. {{{1, 0x2f00000, 0x2f00400, 0x1ad800} } },
  242. {{{1, 0x3000000, 0x3000400, 0x1adc00} } },
  243. {{{0, 0x3100000, 0x3104000, 0x1a8000} } },
  244. {{{1, 0x3200000, 0x3204000, 0x1d4000} } },
  245. {{{1, 0x3300000, 0x3304000, 0x1a0000} } },
  246. {{{0} } },
  247. {{{1, 0x3500000, 0x3500400, 0x1ac000} } },
  248. {{{1, 0x3600000, 0x3600400, 0x1ae000} } },
  249. {{{1, 0x3700000, 0x3700400, 0x1ae400} } },
  250. {{{1, 0x3800000, 0x3804000, 0x1d0000} } },
  251. {{{1, 0x3900000, 0x3904000, 0x1b4000} } },
  252. {{{1, 0x3a00000, 0x3a04000, 0x1d8000} } },
  253. {{{0} } },
  254. {{{0} } },
  255. {{{1, 0x3d00000, 0x3d04000, 0x1dc000} } },
  256. {{{1, 0x3e00000, 0x3e01000, 0x167000} } },
  257. {{{1, 0x3f00000, 0x3f01000, 0x168000} } }
  258. };
  259. /*
  260. * top 12 bits of crb internal address (hub, agent)
  261. */
  262. static unsigned qla82xx_crb_hub_agt[64] = {
  263. 0,
  264. QLA82XX_HW_CRB_HUB_AGT_ADR_PS,
  265. QLA82XX_HW_CRB_HUB_AGT_ADR_MN,
  266. QLA82XX_HW_CRB_HUB_AGT_ADR_MS,
  267. 0,
  268. QLA82XX_HW_CRB_HUB_AGT_ADR_SRE,
  269. QLA82XX_HW_CRB_HUB_AGT_ADR_NIU,
  270. QLA82XX_HW_CRB_HUB_AGT_ADR_QMN,
  271. QLA82XX_HW_CRB_HUB_AGT_ADR_SQN0,
  272. QLA82XX_HW_CRB_HUB_AGT_ADR_SQN1,
  273. QLA82XX_HW_CRB_HUB_AGT_ADR_SQN2,
  274. QLA82XX_HW_CRB_HUB_AGT_ADR_SQN3,
  275. QLA82XX_HW_CRB_HUB_AGT_ADR_I2Q,
  276. QLA82XX_HW_CRB_HUB_AGT_ADR_TIMR,
  277. QLA82XX_HW_CRB_HUB_AGT_ADR_ROMUSB,
  278. QLA82XX_HW_CRB_HUB_AGT_ADR_PGN4,
  279. QLA82XX_HW_CRB_HUB_AGT_ADR_XDMA,
  280. QLA82XX_HW_CRB_HUB_AGT_ADR_PGN0,
  281. QLA82XX_HW_CRB_HUB_AGT_ADR_PGN1,
  282. QLA82XX_HW_CRB_HUB_AGT_ADR_PGN2,
  283. QLA82XX_HW_CRB_HUB_AGT_ADR_PGN3,
  284. QLA82XX_HW_CRB_HUB_AGT_ADR_PGND,
  285. QLA82XX_HW_CRB_HUB_AGT_ADR_PGNI,
  286. QLA82XX_HW_CRB_HUB_AGT_ADR_PGS0,
  287. QLA82XX_HW_CRB_HUB_AGT_ADR_PGS1,
  288. QLA82XX_HW_CRB_HUB_AGT_ADR_PGS2,
  289. QLA82XX_HW_CRB_HUB_AGT_ADR_PGS3,
  290. 0,
  291. QLA82XX_HW_CRB_HUB_AGT_ADR_PGSI,
  292. QLA82XX_HW_CRB_HUB_AGT_ADR_SN,
  293. 0,
  294. QLA82XX_HW_CRB_HUB_AGT_ADR_EG,
  295. 0,
  296. QLA82XX_HW_CRB_HUB_AGT_ADR_PS,
  297. QLA82XX_HW_CRB_HUB_AGT_ADR_CAM,
  298. 0,
  299. 0,
  300. 0,
  301. 0,
  302. 0,
  303. QLA82XX_HW_CRB_HUB_AGT_ADR_TIMR,
  304. 0,
  305. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX1,
  306. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX2,
  307. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX3,
  308. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX4,
  309. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX5,
  310. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX6,
  311. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX7,
  312. QLA82XX_HW_CRB_HUB_AGT_ADR_XDMA,
  313. QLA82XX_HW_CRB_HUB_AGT_ADR_I2Q,
  314. QLA82XX_HW_CRB_HUB_AGT_ADR_ROMUSB,
  315. 0,
  316. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX0,
  317. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX8,
  318. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX9,
  319. QLA82XX_HW_CRB_HUB_AGT_ADR_OCM0,
  320. 0,
  321. QLA82XX_HW_CRB_HUB_AGT_ADR_SMB,
  322. QLA82XX_HW_CRB_HUB_AGT_ADR_I2C0,
  323. QLA82XX_HW_CRB_HUB_AGT_ADR_I2C1,
  324. 0,
  325. QLA82XX_HW_CRB_HUB_AGT_ADR_PGNC,
  326. 0,
  327. };
  328. /* Device states */
  329. static char *q_dev_state[] = {
  330. "Unknown",
  331. "Cold",
  332. "Initializing",
  333. "Ready",
  334. "Need Reset",
  335. "Need Quiescent",
  336. "Failed",
  337. "Quiescent",
  338. };
  339. char *qdev_state(uint32_t dev_state)
  340. {
  341. return q_dev_state[dev_state];
  342. }
  343. /*
  344. * In: 'off_in' is offset from CRB space in 128M pci map
  345. * Out: 'off_out' is 2M pci map addr
  346. * side effect: lock crb window
  347. */
  348. static void
  349. qla82xx_pci_set_crbwindow_2M(struct qla_hw_data *ha, ulong off_in,
  350. void __iomem **off_out)
  351. {
  352. u32 win_read;
  353. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  354. ha->crb_win = CRB_HI(off_in);
  355. writel(ha->crb_win, CRB_WINDOW_2M + ha->nx_pcibase);
  356. /* Read back value to make sure write has gone through before trying
  357. * to use it.
  358. */
  359. win_read = RD_REG_DWORD(CRB_WINDOW_2M + ha->nx_pcibase);
  360. if (win_read != ha->crb_win) {
  361. ql_dbg(ql_dbg_p3p, vha, 0xb000,
  362. "%s: Written crbwin (0x%x) "
  363. "!= Read crbwin (0x%x), off=0x%lx.\n",
  364. __func__, ha->crb_win, win_read, off_in);
  365. }
  366. *off_out = (off_in & MASK(16)) + CRB_INDIRECT_2M + ha->nx_pcibase;
  367. }
  368. static inline unsigned long
  369. qla82xx_pci_set_crbwindow(struct qla_hw_data *ha, u64 off)
  370. {
  371. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  372. /* See if we are currently pointing to the region we want to use next */
  373. if ((off >= QLA82XX_CRB_PCIX_HOST) && (off < QLA82XX_CRB_DDR_NET)) {
  374. /* No need to change window. PCIX and PCIEregs are in both
  375. * regs are in both windows.
  376. */
  377. return off;
  378. }
  379. if ((off >= QLA82XX_CRB_PCIX_HOST) && (off < QLA82XX_CRB_PCIX_HOST2)) {
  380. /* We are in first CRB window */
  381. if (ha->curr_window != 0)
  382. WARN_ON(1);
  383. return off;
  384. }
  385. if ((off > QLA82XX_CRB_PCIX_HOST2) && (off < QLA82XX_CRB_MAX)) {
  386. /* We are in second CRB window */
  387. off = off - QLA82XX_CRB_PCIX_HOST2 + QLA82XX_CRB_PCIX_HOST;
  388. if (ha->curr_window != 1)
  389. return off;
  390. /* We are in the QM or direct access
  391. * register region - do nothing
  392. */
  393. if ((off >= QLA82XX_PCI_DIRECT_CRB) &&
  394. (off < QLA82XX_PCI_CAMQM_MAX))
  395. return off;
  396. }
  397. /* strange address given */
  398. ql_dbg(ql_dbg_p3p, vha, 0xb001,
  399. "%s: Warning: unm_nic_pci_set_crbwindow "
  400. "called with an unknown address(%llx).\n",
  401. QLA2XXX_DRIVER_NAME, off);
  402. return off;
  403. }
  404. static int
  405. qla82xx_pci_get_crb_addr_2M(struct qla_hw_data *ha, ulong off_in,
  406. void __iomem **off_out)
  407. {
  408. struct crb_128M_2M_sub_block_map *m;
  409. if (off_in >= QLA82XX_CRB_MAX)
  410. return -1;
  411. if (off_in >= QLA82XX_PCI_CAMQM && off_in < QLA82XX_PCI_CAMQM_2M_END) {
  412. *off_out = (off_in - QLA82XX_PCI_CAMQM) +
  413. QLA82XX_PCI_CAMQM_2M_BASE + ha->nx_pcibase;
  414. return 0;
  415. }
  416. if (off_in < QLA82XX_PCI_CRBSPACE)
  417. return -1;
  418. off_in -= QLA82XX_PCI_CRBSPACE;
  419. /* Try direct map */
  420. m = &crb_128M_2M_map[CRB_BLK(off_in)].sub_block[CRB_SUBBLK(off_in)];
  421. if (m->valid && (m->start_128M <= off_in) && (m->end_128M > off_in)) {
  422. *off_out = off_in + m->start_2M - m->start_128M + ha->nx_pcibase;
  423. return 0;
  424. }
  425. /* Not in direct map, use crb window */
  426. *off_out = (void __iomem *)off_in;
  427. return 1;
  428. }
  429. #define CRB_WIN_LOCK_TIMEOUT 100000000
  430. static int qla82xx_crb_win_lock(struct qla_hw_data *ha)
  431. {
  432. int done = 0, timeout = 0;
  433. while (!done) {
  434. /* acquire semaphore3 from PCI HW block */
  435. done = qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM7_LOCK));
  436. if (done == 1)
  437. break;
  438. if (timeout >= CRB_WIN_LOCK_TIMEOUT)
  439. return -1;
  440. timeout++;
  441. }
  442. qla82xx_wr_32(ha, QLA82XX_CRB_WIN_LOCK_ID, ha->portnum);
  443. return 0;
  444. }
  445. int
  446. qla82xx_wr_32(struct qla_hw_data *ha, ulong off_in, u32 data)
  447. {
  448. void __iomem *off;
  449. unsigned long flags = 0;
  450. int rv;
  451. rv = qla82xx_pci_get_crb_addr_2M(ha, off_in, &off);
  452. BUG_ON(rv == -1);
  453. if (rv == 1) {
  454. #ifndef __CHECKER__
  455. write_lock_irqsave(&ha->hw_lock, flags);
  456. #endif
  457. qla82xx_crb_win_lock(ha);
  458. qla82xx_pci_set_crbwindow_2M(ha, off_in, &off);
  459. }
  460. writel(data, (void __iomem *)off);
  461. if (rv == 1) {
  462. qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM7_UNLOCK));
  463. #ifndef __CHECKER__
  464. write_unlock_irqrestore(&ha->hw_lock, flags);
  465. #endif
  466. }
  467. return 0;
  468. }
  469. int
  470. qla82xx_rd_32(struct qla_hw_data *ha, ulong off_in)
  471. {
  472. void __iomem *off;
  473. unsigned long flags = 0;
  474. int rv;
  475. u32 data;
  476. rv = qla82xx_pci_get_crb_addr_2M(ha, off_in, &off);
  477. BUG_ON(rv == -1);
  478. if (rv == 1) {
  479. #ifndef __CHECKER__
  480. write_lock_irqsave(&ha->hw_lock, flags);
  481. #endif
  482. qla82xx_crb_win_lock(ha);
  483. qla82xx_pci_set_crbwindow_2M(ha, off_in, &off);
  484. }
  485. data = RD_REG_DWORD(off);
  486. if (rv == 1) {
  487. qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM7_UNLOCK));
  488. #ifndef __CHECKER__
  489. write_unlock_irqrestore(&ha->hw_lock, flags);
  490. #endif
  491. }
  492. return data;
  493. }
  494. #define IDC_LOCK_TIMEOUT 100000000
  495. int qla82xx_idc_lock(struct qla_hw_data *ha)
  496. {
  497. int i;
  498. int done = 0, timeout = 0;
  499. while (!done) {
  500. /* acquire semaphore5 from PCI HW block */
  501. done = qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM5_LOCK));
  502. if (done == 1)
  503. break;
  504. if (timeout >= IDC_LOCK_TIMEOUT)
  505. return -1;
  506. timeout++;
  507. /* Yield CPU */
  508. if (!in_interrupt())
  509. schedule();
  510. else {
  511. for (i = 0; i < 20; i++)
  512. cpu_relax();
  513. }
  514. }
  515. return 0;
  516. }
  517. void qla82xx_idc_unlock(struct qla_hw_data *ha)
  518. {
  519. qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM5_UNLOCK));
  520. }
  521. /*
  522. * check memory access boundary.
  523. * used by test agent. support ddr access only for now
  524. */
  525. static unsigned long
  526. qla82xx_pci_mem_bound_check(struct qla_hw_data *ha,
  527. unsigned long long addr, int size)
  528. {
  529. if (!addr_in_range(addr, QLA82XX_ADDR_DDR_NET,
  530. QLA82XX_ADDR_DDR_NET_MAX) ||
  531. !addr_in_range(addr + size - 1, QLA82XX_ADDR_DDR_NET,
  532. QLA82XX_ADDR_DDR_NET_MAX) ||
  533. ((size != 1) && (size != 2) && (size != 4) && (size != 8)))
  534. return 0;
  535. else
  536. return 1;
  537. }
  538. static int qla82xx_pci_set_window_warning_count;
  539. static unsigned long
  540. qla82xx_pci_set_window(struct qla_hw_data *ha, unsigned long long addr)
  541. {
  542. int window;
  543. u32 win_read;
  544. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  545. if (addr_in_range(addr, QLA82XX_ADDR_DDR_NET,
  546. QLA82XX_ADDR_DDR_NET_MAX)) {
  547. /* DDR network side */
  548. window = MN_WIN(addr);
  549. ha->ddr_mn_window = window;
  550. qla82xx_wr_32(ha,
  551. ha->mn_win_crb | QLA82XX_PCI_CRBSPACE, window);
  552. win_read = qla82xx_rd_32(ha,
  553. ha->mn_win_crb | QLA82XX_PCI_CRBSPACE);
  554. if ((win_read << 17) != window) {
  555. ql_dbg(ql_dbg_p3p, vha, 0xb003,
  556. "%s: Written MNwin (0x%x) != Read MNwin (0x%x).\n",
  557. __func__, window, win_read);
  558. }
  559. addr = GET_MEM_OFFS_2M(addr) + QLA82XX_PCI_DDR_NET;
  560. } else if (addr_in_range(addr, QLA82XX_ADDR_OCM0,
  561. QLA82XX_ADDR_OCM0_MAX)) {
  562. unsigned int temp1;
  563. if ((addr & 0x00ff800) == 0xff800) {
  564. ql_log(ql_log_warn, vha, 0xb004,
  565. "%s: QM access not handled.\n", __func__);
  566. addr = -1UL;
  567. }
  568. window = OCM_WIN(addr);
  569. ha->ddr_mn_window = window;
  570. qla82xx_wr_32(ha,
  571. ha->mn_win_crb | QLA82XX_PCI_CRBSPACE, window);
  572. win_read = qla82xx_rd_32(ha,
  573. ha->mn_win_crb | QLA82XX_PCI_CRBSPACE);
  574. temp1 = ((window & 0x1FF) << 7) |
  575. ((window & 0x0FFFE0000) >> 17);
  576. if (win_read != temp1) {
  577. ql_log(ql_log_warn, vha, 0xb005,
  578. "%s: Written OCMwin (0x%x) != Read OCMwin (0x%x).\n",
  579. __func__, temp1, win_read);
  580. }
  581. addr = GET_MEM_OFFS_2M(addr) + QLA82XX_PCI_OCM0_2M;
  582. } else if (addr_in_range(addr, QLA82XX_ADDR_QDR_NET,
  583. QLA82XX_P3_ADDR_QDR_NET_MAX)) {
  584. /* QDR network side */
  585. window = MS_WIN(addr);
  586. ha->qdr_sn_window = window;
  587. qla82xx_wr_32(ha,
  588. ha->ms_win_crb | QLA82XX_PCI_CRBSPACE, window);
  589. win_read = qla82xx_rd_32(ha,
  590. ha->ms_win_crb | QLA82XX_PCI_CRBSPACE);
  591. if (win_read != window) {
  592. ql_log(ql_log_warn, vha, 0xb006,
  593. "%s: Written MSwin (0x%x) != Read MSwin (0x%x).\n",
  594. __func__, window, win_read);
  595. }
  596. addr = GET_MEM_OFFS_2M(addr) + QLA82XX_PCI_QDR_NET;
  597. } else {
  598. /*
  599. * peg gdb frequently accesses memory that doesn't exist,
  600. * this limits the chit chat so debugging isn't slowed down.
  601. */
  602. if ((qla82xx_pci_set_window_warning_count++ < 8) ||
  603. (qla82xx_pci_set_window_warning_count%64 == 0)) {
  604. ql_log(ql_log_warn, vha, 0xb007,
  605. "%s: Warning:%s Unknown address range!.\n",
  606. __func__, QLA2XXX_DRIVER_NAME);
  607. }
  608. addr = -1UL;
  609. }
  610. return addr;
  611. }
  612. /* check if address is in the same windows as the previous access */
  613. static int qla82xx_pci_is_same_window(struct qla_hw_data *ha,
  614. unsigned long long addr)
  615. {
  616. int window;
  617. unsigned long long qdr_max;
  618. qdr_max = QLA82XX_P3_ADDR_QDR_NET_MAX;
  619. /* DDR network side */
  620. if (addr_in_range(addr, QLA82XX_ADDR_DDR_NET,
  621. QLA82XX_ADDR_DDR_NET_MAX))
  622. BUG();
  623. else if (addr_in_range(addr, QLA82XX_ADDR_OCM0,
  624. QLA82XX_ADDR_OCM0_MAX))
  625. return 1;
  626. else if (addr_in_range(addr, QLA82XX_ADDR_OCM1,
  627. QLA82XX_ADDR_OCM1_MAX))
  628. return 1;
  629. else if (addr_in_range(addr, QLA82XX_ADDR_QDR_NET, qdr_max)) {
  630. /* QDR network side */
  631. window = ((addr - QLA82XX_ADDR_QDR_NET) >> 22) & 0x3f;
  632. if (ha->qdr_sn_window == window)
  633. return 1;
  634. }
  635. return 0;
  636. }
  637. static int qla82xx_pci_mem_read_direct(struct qla_hw_data *ha,
  638. u64 off, void *data, int size)
  639. {
  640. unsigned long flags;
  641. void __iomem *addr = NULL;
  642. int ret = 0;
  643. u64 start;
  644. uint8_t __iomem *mem_ptr = NULL;
  645. unsigned long mem_base;
  646. unsigned long mem_page;
  647. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  648. write_lock_irqsave(&ha->hw_lock, flags);
  649. /*
  650. * If attempting to access unknown address or straddle hw windows,
  651. * do not access.
  652. */
  653. start = qla82xx_pci_set_window(ha, off);
  654. if ((start == -1UL) ||
  655. (qla82xx_pci_is_same_window(ha, off + size - 1) == 0)) {
  656. write_unlock_irqrestore(&ha->hw_lock, flags);
  657. ql_log(ql_log_fatal, vha, 0xb008,
  658. "%s out of bound pci memory "
  659. "access, offset is 0x%llx.\n",
  660. QLA2XXX_DRIVER_NAME, off);
  661. return -1;
  662. }
  663. write_unlock_irqrestore(&ha->hw_lock, flags);
  664. mem_base = pci_resource_start(ha->pdev, 0);
  665. mem_page = start & PAGE_MASK;
  666. /* Map two pages whenever user tries to access addresses in two
  667. * consecutive pages.
  668. */
  669. if (mem_page != ((start + size - 1) & PAGE_MASK))
  670. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE * 2);
  671. else
  672. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE);
  673. if (mem_ptr == NULL) {
  674. *(u8 *)data = 0;
  675. return -1;
  676. }
  677. addr = mem_ptr;
  678. addr += start & (PAGE_SIZE - 1);
  679. write_lock_irqsave(&ha->hw_lock, flags);
  680. switch (size) {
  681. case 1:
  682. *(u8 *)data = readb(addr);
  683. break;
  684. case 2:
  685. *(u16 *)data = readw(addr);
  686. break;
  687. case 4:
  688. *(u32 *)data = readl(addr);
  689. break;
  690. case 8:
  691. *(u64 *)data = readq(addr);
  692. break;
  693. default:
  694. ret = -1;
  695. break;
  696. }
  697. write_unlock_irqrestore(&ha->hw_lock, flags);
  698. if (mem_ptr)
  699. iounmap(mem_ptr);
  700. return ret;
  701. }
  702. static int
  703. qla82xx_pci_mem_write_direct(struct qla_hw_data *ha,
  704. u64 off, void *data, int size)
  705. {
  706. unsigned long flags;
  707. void __iomem *addr = NULL;
  708. int ret = 0;
  709. u64 start;
  710. uint8_t __iomem *mem_ptr = NULL;
  711. unsigned long mem_base;
  712. unsigned long mem_page;
  713. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  714. write_lock_irqsave(&ha->hw_lock, flags);
  715. /*
  716. * If attempting to access unknown address or straddle hw windows,
  717. * do not access.
  718. */
  719. start = qla82xx_pci_set_window(ha, off);
  720. if ((start == -1UL) ||
  721. (qla82xx_pci_is_same_window(ha, off + size - 1) == 0)) {
  722. write_unlock_irqrestore(&ha->hw_lock, flags);
  723. ql_log(ql_log_fatal, vha, 0xb009,
  724. "%s out of bound memory "
  725. "access, offset is 0x%llx.\n",
  726. QLA2XXX_DRIVER_NAME, off);
  727. return -1;
  728. }
  729. write_unlock_irqrestore(&ha->hw_lock, flags);
  730. mem_base = pci_resource_start(ha->pdev, 0);
  731. mem_page = start & PAGE_MASK;
  732. /* Map two pages whenever user tries to access addresses in two
  733. * consecutive pages.
  734. */
  735. if (mem_page != ((start + size - 1) & PAGE_MASK))
  736. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE*2);
  737. else
  738. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE);
  739. if (mem_ptr == NULL)
  740. return -1;
  741. addr = mem_ptr;
  742. addr += start & (PAGE_SIZE - 1);
  743. write_lock_irqsave(&ha->hw_lock, flags);
  744. switch (size) {
  745. case 1:
  746. writeb(*(u8 *)data, addr);
  747. break;
  748. case 2:
  749. writew(*(u16 *)data, addr);
  750. break;
  751. case 4:
  752. writel(*(u32 *)data, addr);
  753. break;
  754. case 8:
  755. writeq(*(u64 *)data, addr);
  756. break;
  757. default:
  758. ret = -1;
  759. break;
  760. }
  761. write_unlock_irqrestore(&ha->hw_lock, flags);
  762. if (mem_ptr)
  763. iounmap(mem_ptr);
  764. return ret;
  765. }
  766. #define MTU_FUDGE_FACTOR 100
  767. static unsigned long
  768. qla82xx_decode_crb_addr(unsigned long addr)
  769. {
  770. int i;
  771. unsigned long base_addr, offset, pci_base;
  772. if (!qla82xx_crb_table_initialized)
  773. qla82xx_crb_addr_transform_setup();
  774. pci_base = ADDR_ERROR;
  775. base_addr = addr & 0xfff00000;
  776. offset = addr & 0x000fffff;
  777. for (i = 0; i < MAX_CRB_XFORM; i++) {
  778. if (crb_addr_xform[i] == base_addr) {
  779. pci_base = i << 20;
  780. break;
  781. }
  782. }
  783. if (pci_base == ADDR_ERROR)
  784. return pci_base;
  785. return pci_base + offset;
  786. }
  787. static long rom_max_timeout = 100;
  788. static long qla82xx_rom_lock_timeout = 100;
  789. static int
  790. qla82xx_rom_lock(struct qla_hw_data *ha)
  791. {
  792. int done = 0, timeout = 0;
  793. uint32_t lock_owner = 0;
  794. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  795. while (!done) {
  796. /* acquire semaphore2 from PCI HW block */
  797. done = qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM2_LOCK));
  798. if (done == 1)
  799. break;
  800. if (timeout >= qla82xx_rom_lock_timeout) {
  801. lock_owner = qla82xx_rd_32(ha, QLA82XX_ROM_LOCK_ID);
  802. ql_dbg(ql_dbg_p3p, vha, 0xb157,
  803. "%s: Simultaneous flash access by following ports, active port = %d: accessing port = %d",
  804. __func__, ha->portnum, lock_owner);
  805. return -1;
  806. }
  807. timeout++;
  808. }
  809. qla82xx_wr_32(ha, QLA82XX_ROM_LOCK_ID, ha->portnum);
  810. return 0;
  811. }
  812. static void
  813. qla82xx_rom_unlock(struct qla_hw_data *ha)
  814. {
  815. qla82xx_wr_32(ha, QLA82XX_ROM_LOCK_ID, 0xffffffff);
  816. qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM2_UNLOCK));
  817. }
  818. static int
  819. qla82xx_wait_rom_busy(struct qla_hw_data *ha)
  820. {
  821. long timeout = 0;
  822. long done = 0 ;
  823. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  824. while (done == 0) {
  825. done = qla82xx_rd_32(ha, QLA82XX_ROMUSB_GLB_STATUS);
  826. done &= 4;
  827. timeout++;
  828. if (timeout >= rom_max_timeout) {
  829. ql_dbg(ql_dbg_p3p, vha, 0xb00a,
  830. "%s: Timeout reached waiting for rom busy.\n",
  831. QLA2XXX_DRIVER_NAME);
  832. return -1;
  833. }
  834. }
  835. return 0;
  836. }
  837. static int
  838. qla82xx_wait_rom_done(struct qla_hw_data *ha)
  839. {
  840. long timeout = 0;
  841. long done = 0 ;
  842. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  843. while (done == 0) {
  844. done = qla82xx_rd_32(ha, QLA82XX_ROMUSB_GLB_STATUS);
  845. done &= 2;
  846. timeout++;
  847. if (timeout >= rom_max_timeout) {
  848. ql_dbg(ql_dbg_p3p, vha, 0xb00b,
  849. "%s: Timeout reached waiting for rom done.\n",
  850. QLA2XXX_DRIVER_NAME);
  851. return -1;
  852. }
  853. }
  854. return 0;
  855. }
  856. static int
  857. qla82xx_md_rw_32(struct qla_hw_data *ha, uint32_t off, u32 data, uint8_t flag)
  858. {
  859. uint32_t off_value, rval = 0;
  860. WRT_REG_DWORD(CRB_WINDOW_2M + ha->nx_pcibase, off & 0xFFFF0000);
  861. /* Read back value to make sure write has gone through */
  862. RD_REG_DWORD(CRB_WINDOW_2M + ha->nx_pcibase);
  863. off_value = (off & 0x0000FFFF);
  864. if (flag)
  865. WRT_REG_DWORD(off_value + CRB_INDIRECT_2M + ha->nx_pcibase,
  866. data);
  867. else
  868. rval = RD_REG_DWORD(off_value + CRB_INDIRECT_2M +
  869. ha->nx_pcibase);
  870. return rval;
  871. }
  872. static int
  873. qla82xx_do_rom_fast_read(struct qla_hw_data *ha, int addr, int *valp)
  874. {
  875. /* Dword reads to flash. */
  876. qla82xx_md_rw_32(ha, MD_DIRECT_ROM_WINDOW, (addr & 0xFFFF0000), 1);
  877. *valp = qla82xx_md_rw_32(ha, MD_DIRECT_ROM_READ_BASE +
  878. (addr & 0x0000FFFF), 0, 0);
  879. return 0;
  880. }
  881. static int
  882. qla82xx_rom_fast_read(struct qla_hw_data *ha, int addr, int *valp)
  883. {
  884. int ret, loops = 0;
  885. uint32_t lock_owner = 0;
  886. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  887. while ((qla82xx_rom_lock(ha) != 0) && (loops < 50000)) {
  888. udelay(100);
  889. schedule();
  890. loops++;
  891. }
  892. if (loops >= 50000) {
  893. lock_owner = qla82xx_rd_32(ha, QLA82XX_ROM_LOCK_ID);
  894. ql_log(ql_log_fatal, vha, 0x00b9,
  895. "Failed to acquire SEM2 lock, Lock Owner %u.\n",
  896. lock_owner);
  897. return -1;
  898. }
  899. ret = qla82xx_do_rom_fast_read(ha, addr, valp);
  900. qla82xx_rom_unlock(ha);
  901. return ret;
  902. }
  903. static int
  904. qla82xx_read_status_reg(struct qla_hw_data *ha, uint32_t *val)
  905. {
  906. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  907. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, M25P_INSTR_RDSR);
  908. qla82xx_wait_rom_busy(ha);
  909. if (qla82xx_wait_rom_done(ha)) {
  910. ql_log(ql_log_warn, vha, 0xb00c,
  911. "Error waiting for rom done.\n");
  912. return -1;
  913. }
  914. *val = qla82xx_rd_32(ha, QLA82XX_ROMUSB_ROM_RDATA);
  915. return 0;
  916. }
  917. static int
  918. qla82xx_flash_wait_write_finish(struct qla_hw_data *ha)
  919. {
  920. long timeout = 0;
  921. uint32_t done = 1 ;
  922. uint32_t val;
  923. int ret = 0;
  924. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  925. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 0);
  926. while ((done != 0) && (ret == 0)) {
  927. ret = qla82xx_read_status_reg(ha, &val);
  928. done = val & 1;
  929. timeout++;
  930. udelay(10);
  931. cond_resched();
  932. if (timeout >= 50000) {
  933. ql_log(ql_log_warn, vha, 0xb00d,
  934. "Timeout reached waiting for write finish.\n");
  935. return -1;
  936. }
  937. }
  938. return ret;
  939. }
  940. static int
  941. qla82xx_flash_set_write_enable(struct qla_hw_data *ha)
  942. {
  943. uint32_t val;
  944. qla82xx_wait_rom_busy(ha);
  945. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 0);
  946. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, M25P_INSTR_WREN);
  947. qla82xx_wait_rom_busy(ha);
  948. if (qla82xx_wait_rom_done(ha))
  949. return -1;
  950. if (qla82xx_read_status_reg(ha, &val) != 0)
  951. return -1;
  952. if ((val & 2) != 2)
  953. return -1;
  954. return 0;
  955. }
  956. static int
  957. qla82xx_write_status_reg(struct qla_hw_data *ha, uint32_t val)
  958. {
  959. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  960. if (qla82xx_flash_set_write_enable(ha))
  961. return -1;
  962. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_WDATA, val);
  963. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, 0x1);
  964. if (qla82xx_wait_rom_done(ha)) {
  965. ql_log(ql_log_warn, vha, 0xb00e,
  966. "Error waiting for rom done.\n");
  967. return -1;
  968. }
  969. return qla82xx_flash_wait_write_finish(ha);
  970. }
  971. static int
  972. qla82xx_write_disable_flash(struct qla_hw_data *ha)
  973. {
  974. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  975. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, M25P_INSTR_WRDI);
  976. if (qla82xx_wait_rom_done(ha)) {
  977. ql_log(ql_log_warn, vha, 0xb00f,
  978. "Error waiting for rom done.\n");
  979. return -1;
  980. }
  981. return 0;
  982. }
  983. static int
  984. ql82xx_rom_lock_d(struct qla_hw_data *ha)
  985. {
  986. int loops = 0;
  987. uint32_t lock_owner = 0;
  988. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  989. while ((qla82xx_rom_lock(ha) != 0) && (loops < 50000)) {
  990. udelay(100);
  991. cond_resched();
  992. loops++;
  993. }
  994. if (loops >= 50000) {
  995. lock_owner = qla82xx_rd_32(ha, QLA82XX_ROM_LOCK_ID);
  996. ql_log(ql_log_warn, vha, 0xb010,
  997. "ROM lock failed, Lock Owner %u.\n", lock_owner);
  998. return -1;
  999. }
  1000. return 0;
  1001. }
  1002. static int
  1003. qla82xx_write_flash_dword(struct qla_hw_data *ha, uint32_t flashaddr,
  1004. uint32_t data)
  1005. {
  1006. int ret = 0;
  1007. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  1008. ret = ql82xx_rom_lock_d(ha);
  1009. if (ret < 0) {
  1010. ql_log(ql_log_warn, vha, 0xb011,
  1011. "ROM lock failed.\n");
  1012. return ret;
  1013. }
  1014. if (qla82xx_flash_set_write_enable(ha))
  1015. goto done_write;
  1016. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_WDATA, data);
  1017. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ADDRESS, flashaddr);
  1018. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 3);
  1019. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, M25P_INSTR_PP);
  1020. qla82xx_wait_rom_busy(ha);
  1021. if (qla82xx_wait_rom_done(ha)) {
  1022. ql_log(ql_log_warn, vha, 0xb012,
  1023. "Error waiting for rom done.\n");
  1024. ret = -1;
  1025. goto done_write;
  1026. }
  1027. ret = qla82xx_flash_wait_write_finish(ha);
  1028. done_write:
  1029. qla82xx_rom_unlock(ha);
  1030. return ret;
  1031. }
  1032. /* This routine does CRB initialize sequence
  1033. * to put the ISP into operational state
  1034. */
  1035. static int
  1036. qla82xx_pinit_from_rom(scsi_qla_host_t *vha)
  1037. {
  1038. int addr, val;
  1039. int i ;
  1040. struct crb_addr_pair *buf;
  1041. unsigned long off;
  1042. unsigned offset, n;
  1043. struct qla_hw_data *ha = vha->hw;
  1044. struct crb_addr_pair {
  1045. long addr;
  1046. long data;
  1047. };
  1048. /* Halt all the individual PEGs and other blocks of the ISP */
  1049. qla82xx_rom_lock(ha);
  1050. /* disable all I2Q */
  1051. qla82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x10, 0x0);
  1052. qla82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x14, 0x0);
  1053. qla82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x18, 0x0);
  1054. qla82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x1c, 0x0);
  1055. qla82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x20, 0x0);
  1056. qla82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x24, 0x0);
  1057. /* disable all niu interrupts */
  1058. qla82xx_wr_32(ha, QLA82XX_CRB_NIU + 0x40, 0xff);
  1059. /* disable xge rx/tx */
  1060. qla82xx_wr_32(ha, QLA82XX_CRB_NIU + 0x70000, 0x00);
  1061. /* disable xg1 rx/tx */
  1062. qla82xx_wr_32(ha, QLA82XX_CRB_NIU + 0x80000, 0x00);
  1063. /* disable sideband mac */
  1064. qla82xx_wr_32(ha, QLA82XX_CRB_NIU + 0x90000, 0x00);
  1065. /* disable ap0 mac */
  1066. qla82xx_wr_32(ha, QLA82XX_CRB_NIU + 0xa0000, 0x00);
  1067. /* disable ap1 mac */
  1068. qla82xx_wr_32(ha, QLA82XX_CRB_NIU + 0xb0000, 0x00);
  1069. /* halt sre */
  1070. val = qla82xx_rd_32(ha, QLA82XX_CRB_SRE + 0x1000);
  1071. qla82xx_wr_32(ha, QLA82XX_CRB_SRE + 0x1000, val & (~(0x1)));
  1072. /* halt epg */
  1073. qla82xx_wr_32(ha, QLA82XX_CRB_EPG + 0x1300, 0x1);
  1074. /* halt timers */
  1075. qla82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x0, 0x0);
  1076. qla82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x8, 0x0);
  1077. qla82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x10, 0x0);
  1078. qla82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x18, 0x0);
  1079. qla82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x100, 0x0);
  1080. qla82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x200, 0x0);
  1081. /* halt pegs */
  1082. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0 + 0x3c, 1);
  1083. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_1 + 0x3c, 1);
  1084. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_2 + 0x3c, 1);
  1085. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_3 + 0x3c, 1);
  1086. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_4 + 0x3c, 1);
  1087. msleep(20);
  1088. /* big hammer */
  1089. if (test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags))
  1090. /* don't reset CAM block on reset */
  1091. qla82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0xfeffffff);
  1092. else
  1093. qla82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0xffffffff);
  1094. qla82xx_rom_unlock(ha);
  1095. /* Read the signature value from the flash.
  1096. * Offset 0: Contain signature (0xcafecafe)
  1097. * Offset 4: Offset and number of addr/value pairs
  1098. * that present in CRB initialize sequence
  1099. */
  1100. if (qla82xx_rom_fast_read(ha, 0, &n) != 0 || n != 0xcafecafeUL ||
  1101. qla82xx_rom_fast_read(ha, 4, &n) != 0) {
  1102. ql_log(ql_log_fatal, vha, 0x006e,
  1103. "Error Reading crb_init area: n: %08x.\n", n);
  1104. return -1;
  1105. }
  1106. /* Offset in flash = lower 16 bits
  1107. * Number of entries = upper 16 bits
  1108. */
  1109. offset = n & 0xffffU;
  1110. n = (n >> 16) & 0xffffU;
  1111. /* number of addr/value pair should not exceed 1024 entries */
  1112. if (n >= 1024) {
  1113. ql_log(ql_log_fatal, vha, 0x0071,
  1114. "Card flash not initialized:n=0x%x.\n", n);
  1115. return -1;
  1116. }
  1117. ql_log(ql_log_info, vha, 0x0072,
  1118. "%d CRB init values found in ROM.\n", n);
  1119. buf = kmalloc_array(n, sizeof(struct crb_addr_pair), GFP_KERNEL);
  1120. if (buf == NULL) {
  1121. ql_log(ql_log_fatal, vha, 0x010c,
  1122. "Unable to allocate memory.\n");
  1123. return -ENOMEM;
  1124. }
  1125. for (i = 0; i < n; i++) {
  1126. if (qla82xx_rom_fast_read(ha, 8*i + 4*offset, &val) != 0 ||
  1127. qla82xx_rom_fast_read(ha, 8*i + 4*offset + 4, &addr) != 0) {
  1128. kfree(buf);
  1129. return -1;
  1130. }
  1131. buf[i].addr = addr;
  1132. buf[i].data = val;
  1133. }
  1134. for (i = 0; i < n; i++) {
  1135. /* Translate internal CRB initialization
  1136. * address to PCI bus address
  1137. */
  1138. off = qla82xx_decode_crb_addr((unsigned long)buf[i].addr) +
  1139. QLA82XX_PCI_CRBSPACE;
  1140. /* Not all CRB addr/value pair to be written,
  1141. * some of them are skipped
  1142. */
  1143. /* skipping cold reboot MAGIC */
  1144. if (off == QLA82XX_CAM_RAM(0x1fc))
  1145. continue;
  1146. /* do not reset PCI */
  1147. if (off == (ROMUSB_GLB + 0xbc))
  1148. continue;
  1149. /* skip core clock, so that firmware can increase the clock */
  1150. if (off == (ROMUSB_GLB + 0xc8))
  1151. continue;
  1152. /* skip the function enable register */
  1153. if (off == QLA82XX_PCIE_REG(PCIE_SETUP_FUNCTION))
  1154. continue;
  1155. if (off == QLA82XX_PCIE_REG(PCIE_SETUP_FUNCTION2))
  1156. continue;
  1157. if ((off & 0x0ff00000) == QLA82XX_CRB_SMB)
  1158. continue;
  1159. if ((off & 0x0ff00000) == QLA82XX_CRB_DDR_NET)
  1160. continue;
  1161. if (off == ADDR_ERROR) {
  1162. ql_log(ql_log_fatal, vha, 0x0116,
  1163. "Unknown addr: 0x%08lx.\n", buf[i].addr);
  1164. continue;
  1165. }
  1166. qla82xx_wr_32(ha, off, buf[i].data);
  1167. /* ISP requires much bigger delay to settle down,
  1168. * else crb_window returns 0xffffffff
  1169. */
  1170. if (off == QLA82XX_ROMUSB_GLB_SW_RESET)
  1171. msleep(1000);
  1172. /* ISP requires millisec delay between
  1173. * successive CRB register updation
  1174. */
  1175. msleep(1);
  1176. }
  1177. kfree(buf);
  1178. /* Resetting the data and instruction cache */
  1179. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_D+0xec, 0x1e);
  1180. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_D+0x4c, 8);
  1181. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_I+0x4c, 8);
  1182. /* Clear all protocol processing engines */
  1183. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0+0x8, 0);
  1184. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0+0xc, 0);
  1185. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_1+0x8, 0);
  1186. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_1+0xc, 0);
  1187. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_2+0x8, 0);
  1188. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_2+0xc, 0);
  1189. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_3+0x8, 0);
  1190. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_3+0xc, 0);
  1191. return 0;
  1192. }
  1193. static int
  1194. qla82xx_pci_mem_write_2M(struct qla_hw_data *ha,
  1195. u64 off, void *data, int size)
  1196. {
  1197. int i, j, ret = 0, loop, sz[2], off0;
  1198. int scale, shift_amount, startword;
  1199. uint32_t temp;
  1200. uint64_t off8, mem_crb, tmpw, word[2] = {0, 0};
  1201. /*
  1202. * If not MN, go check for MS or invalid.
  1203. */
  1204. if (off >= QLA82XX_ADDR_QDR_NET && off <= QLA82XX_P3_ADDR_QDR_NET_MAX)
  1205. mem_crb = QLA82XX_CRB_QDR_NET;
  1206. else {
  1207. mem_crb = QLA82XX_CRB_DDR_NET;
  1208. if (qla82xx_pci_mem_bound_check(ha, off, size) == 0)
  1209. return qla82xx_pci_mem_write_direct(ha,
  1210. off, data, size);
  1211. }
  1212. off0 = off & 0x7;
  1213. sz[0] = (size < (8 - off0)) ? size : (8 - off0);
  1214. sz[1] = size - sz[0];
  1215. off8 = off & 0xfffffff0;
  1216. loop = (((off & 0xf) + size - 1) >> 4) + 1;
  1217. shift_amount = 4;
  1218. scale = 2;
  1219. startword = (off & 0xf)/8;
  1220. for (i = 0; i < loop; i++) {
  1221. if (qla82xx_pci_mem_read_2M(ha, off8 +
  1222. (i << shift_amount), &word[i * scale], 8))
  1223. return -1;
  1224. }
  1225. switch (size) {
  1226. case 1:
  1227. tmpw = *((uint8_t *)data);
  1228. break;
  1229. case 2:
  1230. tmpw = *((uint16_t *)data);
  1231. break;
  1232. case 4:
  1233. tmpw = *((uint32_t *)data);
  1234. break;
  1235. case 8:
  1236. default:
  1237. tmpw = *((uint64_t *)data);
  1238. break;
  1239. }
  1240. if (sz[0] == 8) {
  1241. word[startword] = tmpw;
  1242. } else {
  1243. word[startword] &=
  1244. ~((~(~0ULL << (sz[0] * 8))) << (off0 * 8));
  1245. word[startword] |= tmpw << (off0 * 8);
  1246. }
  1247. if (sz[1] != 0) {
  1248. word[startword+1] &= ~(~0ULL << (sz[1] * 8));
  1249. word[startword+1] |= tmpw >> (sz[0] * 8);
  1250. }
  1251. for (i = 0; i < loop; i++) {
  1252. temp = off8 + (i << shift_amount);
  1253. qla82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_ADDR_LO, temp);
  1254. temp = 0;
  1255. qla82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_ADDR_HI, temp);
  1256. temp = word[i * scale] & 0xffffffff;
  1257. qla82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_WRDATA_LO, temp);
  1258. temp = (word[i * scale] >> 32) & 0xffffffff;
  1259. qla82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_WRDATA_HI, temp);
  1260. temp = word[i*scale + 1] & 0xffffffff;
  1261. qla82xx_wr_32(ha, mem_crb +
  1262. MIU_TEST_AGT_WRDATA_UPPER_LO, temp);
  1263. temp = (word[i*scale + 1] >> 32) & 0xffffffff;
  1264. qla82xx_wr_32(ha, mem_crb +
  1265. MIU_TEST_AGT_WRDATA_UPPER_HI, temp);
  1266. temp = MIU_TA_CTL_ENABLE | MIU_TA_CTL_WRITE;
  1267. qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_CTRL, temp);
  1268. temp = MIU_TA_CTL_START | MIU_TA_CTL_ENABLE | MIU_TA_CTL_WRITE;
  1269. qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_CTRL, temp);
  1270. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1271. temp = qla82xx_rd_32(ha, mem_crb + MIU_TEST_AGT_CTRL);
  1272. if ((temp & MIU_TA_CTL_BUSY) == 0)
  1273. break;
  1274. }
  1275. if (j >= MAX_CTL_CHECK) {
  1276. if (printk_ratelimit())
  1277. dev_err(&ha->pdev->dev,
  1278. "failed to write through agent.\n");
  1279. ret = -1;
  1280. break;
  1281. }
  1282. }
  1283. return ret;
  1284. }
  1285. static int
  1286. qla82xx_fw_load_from_flash(struct qla_hw_data *ha)
  1287. {
  1288. int i;
  1289. long size = 0;
  1290. long flashaddr = ha->flt_region_bootload << 2;
  1291. long memaddr = BOOTLD_START;
  1292. u64 data;
  1293. u32 high, low;
  1294. size = (IMAGE_START - BOOTLD_START) / 8;
  1295. for (i = 0; i < size; i++) {
  1296. if ((qla82xx_rom_fast_read(ha, flashaddr, (int *)&low)) ||
  1297. (qla82xx_rom_fast_read(ha, flashaddr + 4, (int *)&high))) {
  1298. return -1;
  1299. }
  1300. data = ((u64)high << 32) | low ;
  1301. qla82xx_pci_mem_write_2M(ha, memaddr, &data, 8);
  1302. flashaddr += 8;
  1303. memaddr += 8;
  1304. if (i % 0x1000 == 0)
  1305. msleep(1);
  1306. }
  1307. udelay(100);
  1308. read_lock(&ha->hw_lock);
  1309. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0 + 0x18, 0x1020);
  1310. qla82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0x80001e);
  1311. read_unlock(&ha->hw_lock);
  1312. return 0;
  1313. }
  1314. int
  1315. qla82xx_pci_mem_read_2M(struct qla_hw_data *ha,
  1316. u64 off, void *data, int size)
  1317. {
  1318. int i, j = 0, k, start, end, loop, sz[2], off0[2];
  1319. int shift_amount;
  1320. uint32_t temp;
  1321. uint64_t off8, val, mem_crb, word[2] = {0, 0};
  1322. /*
  1323. * If not MN, go check for MS or invalid.
  1324. */
  1325. if (off >= QLA82XX_ADDR_QDR_NET && off <= QLA82XX_P3_ADDR_QDR_NET_MAX)
  1326. mem_crb = QLA82XX_CRB_QDR_NET;
  1327. else {
  1328. mem_crb = QLA82XX_CRB_DDR_NET;
  1329. if (qla82xx_pci_mem_bound_check(ha, off, size) == 0)
  1330. return qla82xx_pci_mem_read_direct(ha,
  1331. off, data, size);
  1332. }
  1333. off8 = off & 0xfffffff0;
  1334. off0[0] = off & 0xf;
  1335. sz[0] = (size < (16 - off0[0])) ? size : (16 - off0[0]);
  1336. shift_amount = 4;
  1337. loop = ((off0[0] + size - 1) >> shift_amount) + 1;
  1338. off0[1] = 0;
  1339. sz[1] = size - sz[0];
  1340. for (i = 0; i < loop; i++) {
  1341. temp = off8 + (i << shift_amount);
  1342. qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_ADDR_LO, temp);
  1343. temp = 0;
  1344. qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_ADDR_HI, temp);
  1345. temp = MIU_TA_CTL_ENABLE;
  1346. qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_CTRL, temp);
  1347. temp = MIU_TA_CTL_START | MIU_TA_CTL_ENABLE;
  1348. qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_CTRL, temp);
  1349. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1350. temp = qla82xx_rd_32(ha, mem_crb + MIU_TEST_AGT_CTRL);
  1351. if ((temp & MIU_TA_CTL_BUSY) == 0)
  1352. break;
  1353. }
  1354. if (j >= MAX_CTL_CHECK) {
  1355. if (printk_ratelimit())
  1356. dev_err(&ha->pdev->dev,
  1357. "failed to read through agent.\n");
  1358. break;
  1359. }
  1360. start = off0[i] >> 2;
  1361. end = (off0[i] + sz[i] - 1) >> 2;
  1362. for (k = start; k <= end; k++) {
  1363. temp = qla82xx_rd_32(ha,
  1364. mem_crb + MIU_TEST_AGT_RDDATA(k));
  1365. word[i] |= ((uint64_t)temp << (32 * (k & 1)));
  1366. }
  1367. }
  1368. if (j >= MAX_CTL_CHECK)
  1369. return -1;
  1370. if ((off0[0] & 7) == 0) {
  1371. val = word[0];
  1372. } else {
  1373. val = ((word[0] >> (off0[0] * 8)) & (~(~0ULL << (sz[0] * 8)))) |
  1374. ((word[1] & (~(~0ULL << (sz[1] * 8)))) << (sz[0] * 8));
  1375. }
  1376. switch (size) {
  1377. case 1:
  1378. *(uint8_t *)data = val;
  1379. break;
  1380. case 2:
  1381. *(uint16_t *)data = val;
  1382. break;
  1383. case 4:
  1384. *(uint32_t *)data = val;
  1385. break;
  1386. case 8:
  1387. *(uint64_t *)data = val;
  1388. break;
  1389. }
  1390. return 0;
  1391. }
  1392. static struct qla82xx_uri_table_desc *
  1393. qla82xx_get_table_desc(const u8 *unirom, int section)
  1394. {
  1395. uint32_t i;
  1396. struct qla82xx_uri_table_desc *directory =
  1397. (struct qla82xx_uri_table_desc *)&unirom[0];
  1398. __le32 offset;
  1399. __le32 tab_type;
  1400. __le32 entries = cpu_to_le32(directory->num_entries);
  1401. for (i = 0; i < entries; i++) {
  1402. offset = cpu_to_le32(directory->findex) +
  1403. (i * cpu_to_le32(directory->entry_size));
  1404. tab_type = cpu_to_le32(*((u32 *)&unirom[offset] + 8));
  1405. if (tab_type == section)
  1406. return (struct qla82xx_uri_table_desc *)&unirom[offset];
  1407. }
  1408. return NULL;
  1409. }
  1410. static struct qla82xx_uri_data_desc *
  1411. qla82xx_get_data_desc(struct qla_hw_data *ha,
  1412. u32 section, u32 idx_offset)
  1413. {
  1414. const u8 *unirom = ha->hablob->fw->data;
  1415. int idx = cpu_to_le32(*((int *)&unirom[ha->file_prd_off] + idx_offset));
  1416. struct qla82xx_uri_table_desc *tab_desc = NULL;
  1417. __le32 offset;
  1418. tab_desc = qla82xx_get_table_desc(unirom, section);
  1419. if (!tab_desc)
  1420. return NULL;
  1421. offset = cpu_to_le32(tab_desc->findex) +
  1422. (cpu_to_le32(tab_desc->entry_size) * idx);
  1423. return (struct qla82xx_uri_data_desc *)&unirom[offset];
  1424. }
  1425. static u8 *
  1426. qla82xx_get_bootld_offset(struct qla_hw_data *ha)
  1427. {
  1428. u32 offset = BOOTLD_START;
  1429. struct qla82xx_uri_data_desc *uri_desc = NULL;
  1430. if (ha->fw_type == QLA82XX_UNIFIED_ROMIMAGE) {
  1431. uri_desc = qla82xx_get_data_desc(ha,
  1432. QLA82XX_URI_DIR_SECT_BOOTLD, QLA82XX_URI_BOOTLD_IDX_OFF);
  1433. if (uri_desc)
  1434. offset = cpu_to_le32(uri_desc->findex);
  1435. }
  1436. return (u8 *)&ha->hablob->fw->data[offset];
  1437. }
  1438. static u32 qla82xx_get_fw_size(struct qla_hw_data *ha)
  1439. {
  1440. struct qla82xx_uri_data_desc *uri_desc = NULL;
  1441. if (ha->fw_type == QLA82XX_UNIFIED_ROMIMAGE) {
  1442. uri_desc = qla82xx_get_data_desc(ha, QLA82XX_URI_DIR_SECT_FW,
  1443. QLA82XX_URI_FIRMWARE_IDX_OFF);
  1444. if (uri_desc)
  1445. return cpu_to_le32(uri_desc->size);
  1446. }
  1447. return get_unaligned_le32(&ha->hablob->fw->data[FW_SIZE_OFFSET]);
  1448. }
  1449. static u8 *
  1450. qla82xx_get_fw_offs(struct qla_hw_data *ha)
  1451. {
  1452. u32 offset = IMAGE_START;
  1453. struct qla82xx_uri_data_desc *uri_desc = NULL;
  1454. if (ha->fw_type == QLA82XX_UNIFIED_ROMIMAGE) {
  1455. uri_desc = qla82xx_get_data_desc(ha, QLA82XX_URI_DIR_SECT_FW,
  1456. QLA82XX_URI_FIRMWARE_IDX_OFF);
  1457. if (uri_desc)
  1458. offset = cpu_to_le32(uri_desc->findex);
  1459. }
  1460. return (u8 *)&ha->hablob->fw->data[offset];
  1461. }
  1462. /* PCI related functions */
  1463. int qla82xx_pci_region_offset(struct pci_dev *pdev, int region)
  1464. {
  1465. unsigned long val = 0;
  1466. u32 control;
  1467. switch (region) {
  1468. case 0:
  1469. val = 0;
  1470. break;
  1471. case 1:
  1472. pci_read_config_dword(pdev, QLA82XX_PCI_REG_MSIX_TBL, &control);
  1473. val = control + QLA82XX_MSIX_TBL_SPACE;
  1474. break;
  1475. }
  1476. return val;
  1477. }
  1478. int
  1479. qla82xx_iospace_config(struct qla_hw_data *ha)
  1480. {
  1481. uint32_t len = 0;
  1482. if (pci_request_regions(ha->pdev, QLA2XXX_DRIVER_NAME)) {
  1483. ql_log_pci(ql_log_fatal, ha->pdev, 0x000c,
  1484. "Failed to reserver selected regions.\n");
  1485. goto iospace_error_exit;
  1486. }
  1487. /* Use MMIO operations for all accesses. */
  1488. if (!(pci_resource_flags(ha->pdev, 0) & IORESOURCE_MEM)) {
  1489. ql_log_pci(ql_log_fatal, ha->pdev, 0x000d,
  1490. "Region #0 not an MMIO resource, aborting.\n");
  1491. goto iospace_error_exit;
  1492. }
  1493. len = pci_resource_len(ha->pdev, 0);
  1494. ha->nx_pcibase = ioremap(pci_resource_start(ha->pdev, 0), len);
  1495. if (!ha->nx_pcibase) {
  1496. ql_log_pci(ql_log_fatal, ha->pdev, 0x000e,
  1497. "Cannot remap pcibase MMIO, aborting.\n");
  1498. goto iospace_error_exit;
  1499. }
  1500. /* Mapping of IO base pointer */
  1501. if (IS_QLA8044(ha)) {
  1502. ha->iobase = ha->nx_pcibase;
  1503. } else if (IS_QLA82XX(ha)) {
  1504. ha->iobase = ha->nx_pcibase + 0xbc000 + (ha->pdev->devfn << 11);
  1505. }
  1506. if (!ql2xdbwr) {
  1507. ha->nxdb_wr_ptr = ioremap((pci_resource_start(ha->pdev, 4) +
  1508. (ha->pdev->devfn << 12)), 4);
  1509. if (!ha->nxdb_wr_ptr) {
  1510. ql_log_pci(ql_log_fatal, ha->pdev, 0x000f,
  1511. "Cannot remap MMIO, aborting.\n");
  1512. goto iospace_error_exit;
  1513. }
  1514. /* Mapping of IO base pointer,
  1515. * door bell read and write pointer
  1516. */
  1517. ha->nxdb_rd_ptr = ha->nx_pcibase + (512 * 1024) +
  1518. (ha->pdev->devfn * 8);
  1519. } else {
  1520. ha->nxdb_wr_ptr = (void __iomem *)(ha->pdev->devfn == 6 ?
  1521. QLA82XX_CAMRAM_DB1 :
  1522. QLA82XX_CAMRAM_DB2);
  1523. }
  1524. ha->max_req_queues = ha->max_rsp_queues = 1;
  1525. ha->msix_count = ha->max_rsp_queues + 1;
  1526. ql_dbg_pci(ql_dbg_multiq, ha->pdev, 0xc006,
  1527. "nx_pci_base=%p iobase=%p "
  1528. "max_req_queues=%d msix_count=%d.\n",
  1529. ha->nx_pcibase, ha->iobase,
  1530. ha->max_req_queues, ha->msix_count);
  1531. ql_dbg_pci(ql_dbg_init, ha->pdev, 0x0010,
  1532. "nx_pci_base=%p iobase=%p "
  1533. "max_req_queues=%d msix_count=%d.\n",
  1534. ha->nx_pcibase, ha->iobase,
  1535. ha->max_req_queues, ha->msix_count);
  1536. return 0;
  1537. iospace_error_exit:
  1538. return -ENOMEM;
  1539. }
  1540. /* GS related functions */
  1541. /* Initialization related functions */
  1542. /**
  1543. * qla82xx_pci_config() - Setup ISP82xx PCI configuration registers.
  1544. * @vha: HA context
  1545. *
  1546. * Returns 0 on success.
  1547. */
  1548. int
  1549. qla82xx_pci_config(scsi_qla_host_t *vha)
  1550. {
  1551. struct qla_hw_data *ha = vha->hw;
  1552. int ret;
  1553. pci_set_master(ha->pdev);
  1554. ret = pci_set_mwi(ha->pdev);
  1555. ha->chip_revision = ha->pdev->revision;
  1556. ql_dbg(ql_dbg_init, vha, 0x0043,
  1557. "Chip revision:%d; pci_set_mwi() returned %d.\n",
  1558. ha->chip_revision, ret);
  1559. return 0;
  1560. }
  1561. /**
  1562. * qla82xx_reset_chip() - Setup ISP82xx PCI configuration registers.
  1563. * @vha: HA context
  1564. *
  1565. * Returns 0 on success.
  1566. */
  1567. int
  1568. qla82xx_reset_chip(scsi_qla_host_t *vha)
  1569. {
  1570. struct qla_hw_data *ha = vha->hw;
  1571. ha->isp_ops->disable_intrs(ha);
  1572. return QLA_SUCCESS;
  1573. }
  1574. void qla82xx_config_rings(struct scsi_qla_host *vha)
  1575. {
  1576. struct qla_hw_data *ha = vha->hw;
  1577. struct device_reg_82xx __iomem *reg = &ha->iobase->isp82;
  1578. struct init_cb_81xx *icb;
  1579. struct req_que *req = ha->req_q_map[0];
  1580. struct rsp_que *rsp = ha->rsp_q_map[0];
  1581. /* Setup ring parameters in initialization control block. */
  1582. icb = (struct init_cb_81xx *)ha->init_cb;
  1583. icb->request_q_outpointer = cpu_to_le16(0);
  1584. icb->response_q_inpointer = cpu_to_le16(0);
  1585. icb->request_q_length = cpu_to_le16(req->length);
  1586. icb->response_q_length = cpu_to_le16(rsp->length);
  1587. put_unaligned_le64(req->dma, &icb->request_q_address);
  1588. put_unaligned_le64(rsp->dma, &icb->response_q_address);
  1589. WRT_REG_DWORD(&reg->req_q_out[0], 0);
  1590. WRT_REG_DWORD(&reg->rsp_q_in[0], 0);
  1591. WRT_REG_DWORD(&reg->rsp_q_out[0], 0);
  1592. }
  1593. static int
  1594. qla82xx_fw_load_from_blob(struct qla_hw_data *ha)
  1595. {
  1596. u64 *ptr64;
  1597. u32 i, flashaddr, size;
  1598. __le64 data;
  1599. size = (IMAGE_START - BOOTLD_START) / 8;
  1600. ptr64 = (u64 *)qla82xx_get_bootld_offset(ha);
  1601. flashaddr = BOOTLD_START;
  1602. for (i = 0; i < size; i++) {
  1603. data = cpu_to_le64(ptr64[i]);
  1604. if (qla82xx_pci_mem_write_2M(ha, flashaddr, &data, 8))
  1605. return -EIO;
  1606. flashaddr += 8;
  1607. }
  1608. flashaddr = FLASH_ADDR_START;
  1609. size = qla82xx_get_fw_size(ha) / 8;
  1610. ptr64 = (u64 *)qla82xx_get_fw_offs(ha);
  1611. for (i = 0; i < size; i++) {
  1612. data = cpu_to_le64(ptr64[i]);
  1613. if (qla82xx_pci_mem_write_2M(ha, flashaddr, &data, 8))
  1614. return -EIO;
  1615. flashaddr += 8;
  1616. }
  1617. udelay(100);
  1618. /* Write a magic value to CAMRAM register
  1619. * at a specified offset to indicate
  1620. * that all data is written and
  1621. * ready for firmware to initialize.
  1622. */
  1623. qla82xx_wr_32(ha, QLA82XX_CAM_RAM(0x1fc), QLA82XX_BDINFO_MAGIC);
  1624. read_lock(&ha->hw_lock);
  1625. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0 + 0x18, 0x1020);
  1626. qla82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0x80001e);
  1627. read_unlock(&ha->hw_lock);
  1628. return 0;
  1629. }
  1630. static int
  1631. qla82xx_set_product_offset(struct qla_hw_data *ha)
  1632. {
  1633. struct qla82xx_uri_table_desc *ptab_desc = NULL;
  1634. const uint8_t *unirom = ha->hablob->fw->data;
  1635. uint32_t i;
  1636. __le32 entries;
  1637. __le32 flags, file_chiprev, offset;
  1638. uint8_t chiprev = ha->chip_revision;
  1639. /* Hardcoding mn_present flag for P3P */
  1640. int mn_present = 0;
  1641. uint32_t flagbit;
  1642. ptab_desc = qla82xx_get_table_desc(unirom,
  1643. QLA82XX_URI_DIR_SECT_PRODUCT_TBL);
  1644. if (!ptab_desc)
  1645. return -1;
  1646. entries = cpu_to_le32(ptab_desc->num_entries);
  1647. for (i = 0; i < entries; i++) {
  1648. offset = cpu_to_le32(ptab_desc->findex) +
  1649. (i * cpu_to_le32(ptab_desc->entry_size));
  1650. flags = cpu_to_le32(*((int *)&unirom[offset] +
  1651. QLA82XX_URI_FLAGS_OFF));
  1652. file_chiprev = cpu_to_le32(*((int *)&unirom[offset] +
  1653. QLA82XX_URI_CHIP_REV_OFF));
  1654. flagbit = mn_present ? 1 : 2;
  1655. if ((chiprev == file_chiprev) && ((1ULL << flagbit) & flags)) {
  1656. ha->file_prd_off = offset;
  1657. return 0;
  1658. }
  1659. }
  1660. return -1;
  1661. }
  1662. static int
  1663. qla82xx_validate_firmware_blob(scsi_qla_host_t *vha, uint8_t fw_type)
  1664. {
  1665. uint32_t val;
  1666. uint32_t min_size;
  1667. struct qla_hw_data *ha = vha->hw;
  1668. const struct firmware *fw = ha->hablob->fw;
  1669. ha->fw_type = fw_type;
  1670. if (fw_type == QLA82XX_UNIFIED_ROMIMAGE) {
  1671. if (qla82xx_set_product_offset(ha))
  1672. return -EINVAL;
  1673. min_size = QLA82XX_URI_FW_MIN_SIZE;
  1674. } else {
  1675. val = get_unaligned_le32(&fw->data[QLA82XX_FW_MAGIC_OFFSET]);
  1676. if (val != QLA82XX_BDINFO_MAGIC)
  1677. return -EINVAL;
  1678. min_size = QLA82XX_FW_MIN_SIZE;
  1679. }
  1680. if (fw->size < min_size)
  1681. return -EINVAL;
  1682. return 0;
  1683. }
  1684. static int
  1685. qla82xx_check_cmdpeg_state(struct qla_hw_data *ha)
  1686. {
  1687. u32 val = 0;
  1688. int retries = 60;
  1689. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  1690. do {
  1691. read_lock(&ha->hw_lock);
  1692. val = qla82xx_rd_32(ha, CRB_CMDPEG_STATE);
  1693. read_unlock(&ha->hw_lock);
  1694. switch (val) {
  1695. case PHAN_INITIALIZE_COMPLETE:
  1696. case PHAN_INITIALIZE_ACK:
  1697. return QLA_SUCCESS;
  1698. case PHAN_INITIALIZE_FAILED:
  1699. break;
  1700. default:
  1701. break;
  1702. }
  1703. ql_log(ql_log_info, vha, 0x00a8,
  1704. "CRB_CMDPEG_STATE: 0x%x and retries:0x%x.\n",
  1705. val, retries);
  1706. msleep(500);
  1707. } while (--retries);
  1708. ql_log(ql_log_fatal, vha, 0x00a9,
  1709. "Cmd Peg initialization failed: 0x%x.\n", val);
  1710. val = qla82xx_rd_32(ha, QLA82XX_ROMUSB_GLB_PEGTUNE_DONE);
  1711. read_lock(&ha->hw_lock);
  1712. qla82xx_wr_32(ha, CRB_CMDPEG_STATE, PHAN_INITIALIZE_FAILED);
  1713. read_unlock(&ha->hw_lock);
  1714. return QLA_FUNCTION_FAILED;
  1715. }
  1716. static int
  1717. qla82xx_check_rcvpeg_state(struct qla_hw_data *ha)
  1718. {
  1719. u32 val = 0;
  1720. int retries = 60;
  1721. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  1722. do {
  1723. read_lock(&ha->hw_lock);
  1724. val = qla82xx_rd_32(ha, CRB_RCVPEG_STATE);
  1725. read_unlock(&ha->hw_lock);
  1726. switch (val) {
  1727. case PHAN_INITIALIZE_COMPLETE:
  1728. case PHAN_INITIALIZE_ACK:
  1729. return QLA_SUCCESS;
  1730. case PHAN_INITIALIZE_FAILED:
  1731. break;
  1732. default:
  1733. break;
  1734. }
  1735. ql_log(ql_log_info, vha, 0x00ab,
  1736. "CRB_RCVPEG_STATE: 0x%x and retries: 0x%x.\n",
  1737. val, retries);
  1738. msleep(500);
  1739. } while (--retries);
  1740. ql_log(ql_log_fatal, vha, 0x00ac,
  1741. "Rcv Peg initialization failed: 0x%x.\n", val);
  1742. read_lock(&ha->hw_lock);
  1743. qla82xx_wr_32(ha, CRB_RCVPEG_STATE, PHAN_INITIALIZE_FAILED);
  1744. read_unlock(&ha->hw_lock);
  1745. return QLA_FUNCTION_FAILED;
  1746. }
  1747. /* ISR related functions */
  1748. static struct qla82xx_legacy_intr_set legacy_intr[] =
  1749. QLA82XX_LEGACY_INTR_CONFIG;
  1750. /*
  1751. * qla82xx_mbx_completion() - Process mailbox command completions.
  1752. * @ha: SCSI driver HA context
  1753. * @mb0: Mailbox0 register
  1754. */
  1755. void
  1756. qla82xx_mbx_completion(scsi_qla_host_t *vha, uint16_t mb0)
  1757. {
  1758. uint16_t cnt;
  1759. uint16_t __iomem *wptr;
  1760. struct qla_hw_data *ha = vha->hw;
  1761. struct device_reg_82xx __iomem *reg = &ha->iobase->isp82;
  1762. wptr = (uint16_t __iomem *)&reg->mailbox_out[1];
  1763. /* Load return mailbox registers. */
  1764. ha->flags.mbox_int = 1;
  1765. ha->mailbox_out[0] = mb0;
  1766. for (cnt = 1; cnt < ha->mbx_count; cnt++) {
  1767. ha->mailbox_out[cnt] = RD_REG_WORD(wptr);
  1768. wptr++;
  1769. }
  1770. if (!ha->mcp)
  1771. ql_dbg(ql_dbg_async, vha, 0x5053,
  1772. "MBX pointer ERROR.\n");
  1773. }
  1774. /**
  1775. * qla82xx_intr_handler() - Process interrupts for the ISP23xx and ISP63xx.
  1776. * @irq: interrupt number
  1777. * @dev_id: SCSI driver HA context
  1778. *
  1779. * Called by system whenever the host adapter generates an interrupt.
  1780. *
  1781. * Returns handled flag.
  1782. */
  1783. irqreturn_t
  1784. qla82xx_intr_handler(int irq, void *dev_id)
  1785. {
  1786. scsi_qla_host_t *vha;
  1787. struct qla_hw_data *ha;
  1788. struct rsp_que *rsp;
  1789. struct device_reg_82xx __iomem *reg;
  1790. int status = 0, status1 = 0;
  1791. unsigned long flags;
  1792. unsigned long iter;
  1793. uint32_t stat = 0;
  1794. uint16_t mb[8];
  1795. rsp = (struct rsp_que *) dev_id;
  1796. if (!rsp) {
  1797. ql_log(ql_log_info, NULL, 0xb053,
  1798. "%s: NULL response queue pointer.\n", __func__);
  1799. return IRQ_NONE;
  1800. }
  1801. ha = rsp->hw;
  1802. if (!ha->flags.msi_enabled) {
  1803. status = qla82xx_rd_32(ha, ISR_INT_VECTOR);
  1804. if (!(status & ha->nx_legacy_intr.int_vec_bit))
  1805. return IRQ_NONE;
  1806. status1 = qla82xx_rd_32(ha, ISR_INT_STATE_REG);
  1807. if (!ISR_IS_LEGACY_INTR_TRIGGERED(status1))
  1808. return IRQ_NONE;
  1809. }
  1810. /* clear the interrupt */
  1811. qla82xx_wr_32(ha, ha->nx_legacy_intr.tgt_status_reg, 0xffffffff);
  1812. /* read twice to ensure write is flushed */
  1813. qla82xx_rd_32(ha, ISR_INT_VECTOR);
  1814. qla82xx_rd_32(ha, ISR_INT_VECTOR);
  1815. reg = &ha->iobase->isp82;
  1816. spin_lock_irqsave(&ha->hardware_lock, flags);
  1817. vha = pci_get_drvdata(ha->pdev);
  1818. for (iter = 1; iter--; ) {
  1819. if (RD_REG_DWORD(&reg->host_int)) {
  1820. stat = RD_REG_DWORD(&reg->host_status);
  1821. switch (stat & 0xff) {
  1822. case 0x1:
  1823. case 0x2:
  1824. case 0x10:
  1825. case 0x11:
  1826. qla82xx_mbx_completion(vha, MSW(stat));
  1827. status |= MBX_INTERRUPT;
  1828. break;
  1829. case 0x12:
  1830. mb[0] = MSW(stat);
  1831. mb[1] = RD_REG_WORD(&reg->mailbox_out[1]);
  1832. mb[2] = RD_REG_WORD(&reg->mailbox_out[2]);
  1833. mb[3] = RD_REG_WORD(&reg->mailbox_out[3]);
  1834. qla2x00_async_event(vha, rsp, mb);
  1835. break;
  1836. case 0x13:
  1837. qla24xx_process_response_queue(vha, rsp);
  1838. break;
  1839. default:
  1840. ql_dbg(ql_dbg_async, vha, 0x5054,
  1841. "Unrecognized interrupt type (%d).\n",
  1842. stat & 0xff);
  1843. break;
  1844. }
  1845. }
  1846. WRT_REG_DWORD(&reg->host_int, 0);
  1847. }
  1848. qla2x00_handle_mbx_completion(ha, status);
  1849. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1850. if (!ha->flags.msi_enabled)
  1851. qla82xx_wr_32(ha, ha->nx_legacy_intr.tgt_mask_reg, 0xfbff);
  1852. return IRQ_HANDLED;
  1853. }
  1854. irqreturn_t
  1855. qla82xx_msix_default(int irq, void *dev_id)
  1856. {
  1857. scsi_qla_host_t *vha;
  1858. struct qla_hw_data *ha;
  1859. struct rsp_que *rsp;
  1860. struct device_reg_82xx __iomem *reg;
  1861. int status = 0;
  1862. unsigned long flags;
  1863. uint32_t stat = 0;
  1864. uint32_t host_int = 0;
  1865. uint16_t mb[8];
  1866. rsp = (struct rsp_que *) dev_id;
  1867. if (!rsp) {
  1868. printk(KERN_INFO
  1869. "%s(): NULL response queue pointer.\n", __func__);
  1870. return IRQ_NONE;
  1871. }
  1872. ha = rsp->hw;
  1873. reg = &ha->iobase->isp82;
  1874. spin_lock_irqsave(&ha->hardware_lock, flags);
  1875. vha = pci_get_drvdata(ha->pdev);
  1876. do {
  1877. host_int = RD_REG_DWORD(&reg->host_int);
  1878. if (qla2x00_check_reg32_for_disconnect(vha, host_int))
  1879. break;
  1880. if (host_int) {
  1881. stat = RD_REG_DWORD(&reg->host_status);
  1882. switch (stat & 0xff) {
  1883. case 0x1:
  1884. case 0x2:
  1885. case 0x10:
  1886. case 0x11:
  1887. qla82xx_mbx_completion(vha, MSW(stat));
  1888. status |= MBX_INTERRUPT;
  1889. break;
  1890. case 0x12:
  1891. mb[0] = MSW(stat);
  1892. mb[1] = RD_REG_WORD(&reg->mailbox_out[1]);
  1893. mb[2] = RD_REG_WORD(&reg->mailbox_out[2]);
  1894. mb[3] = RD_REG_WORD(&reg->mailbox_out[3]);
  1895. qla2x00_async_event(vha, rsp, mb);
  1896. break;
  1897. case 0x13:
  1898. qla24xx_process_response_queue(vha, rsp);
  1899. break;
  1900. default:
  1901. ql_dbg(ql_dbg_async, vha, 0x5041,
  1902. "Unrecognized interrupt type (%d).\n",
  1903. stat & 0xff);
  1904. break;
  1905. }
  1906. }
  1907. WRT_REG_DWORD(&reg->host_int, 0);
  1908. } while (0);
  1909. qla2x00_handle_mbx_completion(ha, status);
  1910. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1911. return IRQ_HANDLED;
  1912. }
  1913. irqreturn_t
  1914. qla82xx_msix_rsp_q(int irq, void *dev_id)
  1915. {
  1916. scsi_qla_host_t *vha;
  1917. struct qla_hw_data *ha;
  1918. struct rsp_que *rsp;
  1919. struct device_reg_82xx __iomem *reg;
  1920. unsigned long flags;
  1921. uint32_t host_int = 0;
  1922. rsp = (struct rsp_que *) dev_id;
  1923. if (!rsp) {
  1924. printk(KERN_INFO
  1925. "%s(): NULL response queue pointer.\n", __func__);
  1926. return IRQ_NONE;
  1927. }
  1928. ha = rsp->hw;
  1929. reg = &ha->iobase->isp82;
  1930. spin_lock_irqsave(&ha->hardware_lock, flags);
  1931. vha = pci_get_drvdata(ha->pdev);
  1932. host_int = RD_REG_DWORD(&reg->host_int);
  1933. if (qla2x00_check_reg32_for_disconnect(vha, host_int))
  1934. goto out;
  1935. qla24xx_process_response_queue(vha, rsp);
  1936. WRT_REG_DWORD(&reg->host_int, 0);
  1937. out:
  1938. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1939. return IRQ_HANDLED;
  1940. }
  1941. void
  1942. qla82xx_poll(int irq, void *dev_id)
  1943. {
  1944. scsi_qla_host_t *vha;
  1945. struct qla_hw_data *ha;
  1946. struct rsp_que *rsp;
  1947. struct device_reg_82xx __iomem *reg;
  1948. int status = 0;
  1949. uint32_t stat;
  1950. uint32_t host_int = 0;
  1951. uint16_t mb[8];
  1952. unsigned long flags;
  1953. rsp = (struct rsp_que *) dev_id;
  1954. if (!rsp) {
  1955. printk(KERN_INFO
  1956. "%s(): NULL response queue pointer.\n", __func__);
  1957. return;
  1958. }
  1959. ha = rsp->hw;
  1960. reg = &ha->iobase->isp82;
  1961. spin_lock_irqsave(&ha->hardware_lock, flags);
  1962. vha = pci_get_drvdata(ha->pdev);
  1963. host_int = RD_REG_DWORD(&reg->host_int);
  1964. if (qla2x00_check_reg32_for_disconnect(vha, host_int))
  1965. goto out;
  1966. if (host_int) {
  1967. stat = RD_REG_DWORD(&reg->host_status);
  1968. switch (stat & 0xff) {
  1969. case 0x1:
  1970. case 0x2:
  1971. case 0x10:
  1972. case 0x11:
  1973. qla82xx_mbx_completion(vha, MSW(stat));
  1974. status |= MBX_INTERRUPT;
  1975. break;
  1976. case 0x12:
  1977. mb[0] = MSW(stat);
  1978. mb[1] = RD_REG_WORD(&reg->mailbox_out[1]);
  1979. mb[2] = RD_REG_WORD(&reg->mailbox_out[2]);
  1980. mb[3] = RD_REG_WORD(&reg->mailbox_out[3]);
  1981. qla2x00_async_event(vha, rsp, mb);
  1982. break;
  1983. case 0x13:
  1984. qla24xx_process_response_queue(vha, rsp);
  1985. break;
  1986. default:
  1987. ql_dbg(ql_dbg_p3p, vha, 0xb013,
  1988. "Unrecognized interrupt type (%d).\n",
  1989. stat * 0xff);
  1990. break;
  1991. }
  1992. WRT_REG_DWORD(&reg->host_int, 0);
  1993. }
  1994. out:
  1995. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1996. }
  1997. void
  1998. qla82xx_enable_intrs(struct qla_hw_data *ha)
  1999. {
  2000. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  2001. qla82xx_mbx_intr_enable(vha);
  2002. spin_lock_irq(&ha->hardware_lock);
  2003. if (IS_QLA8044(ha))
  2004. qla8044_wr_reg(ha, LEG_INTR_MASK_OFFSET, 0);
  2005. else
  2006. qla82xx_wr_32(ha, ha->nx_legacy_intr.tgt_mask_reg, 0xfbff);
  2007. spin_unlock_irq(&ha->hardware_lock);
  2008. ha->interrupts_on = 1;
  2009. }
  2010. void
  2011. qla82xx_disable_intrs(struct qla_hw_data *ha)
  2012. {
  2013. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  2014. if (ha->interrupts_on)
  2015. qla82xx_mbx_intr_disable(vha);
  2016. spin_lock_irq(&ha->hardware_lock);
  2017. if (IS_QLA8044(ha))
  2018. qla8044_wr_reg(ha, LEG_INTR_MASK_OFFSET, 1);
  2019. else
  2020. qla82xx_wr_32(ha, ha->nx_legacy_intr.tgt_mask_reg, 0x0400);
  2021. spin_unlock_irq(&ha->hardware_lock);
  2022. ha->interrupts_on = 0;
  2023. }
  2024. void qla82xx_init_flags(struct qla_hw_data *ha)
  2025. {
  2026. struct qla82xx_legacy_intr_set *nx_legacy_intr;
  2027. /* ISP 8021 initializations */
  2028. rwlock_init(&ha->hw_lock);
  2029. ha->qdr_sn_window = -1;
  2030. ha->ddr_mn_window = -1;
  2031. ha->curr_window = 255;
  2032. ha->portnum = PCI_FUNC(ha->pdev->devfn);
  2033. nx_legacy_intr = &legacy_intr[ha->portnum];
  2034. ha->nx_legacy_intr.int_vec_bit = nx_legacy_intr->int_vec_bit;
  2035. ha->nx_legacy_intr.tgt_status_reg = nx_legacy_intr->tgt_status_reg;
  2036. ha->nx_legacy_intr.tgt_mask_reg = nx_legacy_intr->tgt_mask_reg;
  2037. ha->nx_legacy_intr.pci_int_reg = nx_legacy_intr->pci_int_reg;
  2038. }
  2039. static inline void
  2040. qla82xx_set_idc_version(scsi_qla_host_t *vha)
  2041. {
  2042. int idc_ver;
  2043. uint32_t drv_active;
  2044. struct qla_hw_data *ha = vha->hw;
  2045. drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  2046. if (drv_active == (QLA82XX_DRV_ACTIVE << (ha->portnum * 4))) {
  2047. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_IDC_VERSION,
  2048. QLA82XX_IDC_VERSION);
  2049. ql_log(ql_log_info, vha, 0xb082,
  2050. "IDC version updated to %d\n", QLA82XX_IDC_VERSION);
  2051. } else {
  2052. idc_ver = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_IDC_VERSION);
  2053. if (idc_ver != QLA82XX_IDC_VERSION)
  2054. ql_log(ql_log_info, vha, 0xb083,
  2055. "qla2xxx driver IDC version %d is not compatible "
  2056. "with IDC version %d of the other drivers\n",
  2057. QLA82XX_IDC_VERSION, idc_ver);
  2058. }
  2059. }
  2060. inline void
  2061. qla82xx_set_drv_active(scsi_qla_host_t *vha)
  2062. {
  2063. uint32_t drv_active;
  2064. struct qla_hw_data *ha = vha->hw;
  2065. drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  2066. /* If reset value is all FF's, initialize DRV_ACTIVE */
  2067. if (drv_active == 0xffffffff) {
  2068. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_ACTIVE,
  2069. QLA82XX_DRV_NOT_ACTIVE);
  2070. drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  2071. }
  2072. drv_active |= (QLA82XX_DRV_ACTIVE << (ha->portnum * 4));
  2073. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_ACTIVE, drv_active);
  2074. }
  2075. inline void
  2076. qla82xx_clear_drv_active(struct qla_hw_data *ha)
  2077. {
  2078. uint32_t drv_active;
  2079. drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  2080. drv_active &= ~(QLA82XX_DRV_ACTIVE << (ha->portnum * 4));
  2081. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_ACTIVE, drv_active);
  2082. }
  2083. static inline int
  2084. qla82xx_need_reset(struct qla_hw_data *ha)
  2085. {
  2086. uint32_t drv_state;
  2087. int rval;
  2088. if (ha->flags.nic_core_reset_owner)
  2089. return 1;
  2090. else {
  2091. drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2092. rval = drv_state & (QLA82XX_DRVST_RST_RDY << (ha->portnum * 4));
  2093. return rval;
  2094. }
  2095. }
  2096. static inline void
  2097. qla82xx_set_rst_ready(struct qla_hw_data *ha)
  2098. {
  2099. uint32_t drv_state;
  2100. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  2101. drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2102. /* If reset value is all FF's, initialize DRV_STATE */
  2103. if (drv_state == 0xffffffff) {
  2104. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_STATE, QLA82XX_DRVST_NOT_RDY);
  2105. drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2106. }
  2107. drv_state |= (QLA82XX_DRVST_RST_RDY << (ha->portnum * 4));
  2108. ql_dbg(ql_dbg_init, vha, 0x00bb,
  2109. "drv_state = 0x%08x.\n", drv_state);
  2110. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_STATE, drv_state);
  2111. }
  2112. static inline void
  2113. qla82xx_clear_rst_ready(struct qla_hw_data *ha)
  2114. {
  2115. uint32_t drv_state;
  2116. drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2117. drv_state &= ~(QLA82XX_DRVST_RST_RDY << (ha->portnum * 4));
  2118. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_STATE, drv_state);
  2119. }
  2120. static inline void
  2121. qla82xx_set_qsnt_ready(struct qla_hw_data *ha)
  2122. {
  2123. uint32_t qsnt_state;
  2124. qsnt_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2125. qsnt_state |= (QLA82XX_DRVST_QSNT_RDY << (ha->portnum * 4));
  2126. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_STATE, qsnt_state);
  2127. }
  2128. void
  2129. qla82xx_clear_qsnt_ready(scsi_qla_host_t *vha)
  2130. {
  2131. struct qla_hw_data *ha = vha->hw;
  2132. uint32_t qsnt_state;
  2133. qsnt_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2134. qsnt_state &= ~(QLA82XX_DRVST_QSNT_RDY << (ha->portnum * 4));
  2135. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_STATE, qsnt_state);
  2136. }
  2137. static int
  2138. qla82xx_load_fw(scsi_qla_host_t *vha)
  2139. {
  2140. int rst;
  2141. struct fw_blob *blob;
  2142. struct qla_hw_data *ha = vha->hw;
  2143. if (qla82xx_pinit_from_rom(vha) != QLA_SUCCESS) {
  2144. ql_log(ql_log_fatal, vha, 0x009f,
  2145. "Error during CRB initialization.\n");
  2146. return QLA_FUNCTION_FAILED;
  2147. }
  2148. udelay(500);
  2149. /* Bring QM and CAMRAM out of reset */
  2150. rst = qla82xx_rd_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET);
  2151. rst &= ~((1 << 28) | (1 << 24));
  2152. qla82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, rst);
  2153. /*
  2154. * FW Load priority:
  2155. * 1) Operational firmware residing in flash.
  2156. * 2) Firmware via request-firmware interface (.bin file).
  2157. */
  2158. if (ql2xfwloadbin == 2)
  2159. goto try_blob_fw;
  2160. ql_log(ql_log_info, vha, 0x00a0,
  2161. "Attempting to load firmware from flash.\n");
  2162. if (qla82xx_fw_load_from_flash(ha) == QLA_SUCCESS) {
  2163. ql_log(ql_log_info, vha, 0x00a1,
  2164. "Firmware loaded successfully from flash.\n");
  2165. return QLA_SUCCESS;
  2166. } else {
  2167. ql_log(ql_log_warn, vha, 0x0108,
  2168. "Firmware load from flash failed.\n");
  2169. }
  2170. try_blob_fw:
  2171. ql_log(ql_log_info, vha, 0x00a2,
  2172. "Attempting to load firmware from blob.\n");
  2173. /* Load firmware blob. */
  2174. blob = ha->hablob = qla2x00_request_firmware(vha);
  2175. if (!blob) {
  2176. ql_log(ql_log_fatal, vha, 0x00a3,
  2177. "Firmware image not present.\n");
  2178. goto fw_load_failed;
  2179. }
  2180. /* Validating firmware blob */
  2181. if (qla82xx_validate_firmware_blob(vha,
  2182. QLA82XX_FLASH_ROMIMAGE)) {
  2183. /* Fallback to URI format */
  2184. if (qla82xx_validate_firmware_blob(vha,
  2185. QLA82XX_UNIFIED_ROMIMAGE)) {
  2186. ql_log(ql_log_fatal, vha, 0x00a4,
  2187. "No valid firmware image found.\n");
  2188. return QLA_FUNCTION_FAILED;
  2189. }
  2190. }
  2191. if (qla82xx_fw_load_from_blob(ha) == QLA_SUCCESS) {
  2192. ql_log(ql_log_info, vha, 0x00a5,
  2193. "Firmware loaded successfully from binary blob.\n");
  2194. return QLA_SUCCESS;
  2195. }
  2196. ql_log(ql_log_fatal, vha, 0x00a6,
  2197. "Firmware load failed for binary blob.\n");
  2198. blob->fw = NULL;
  2199. blob = NULL;
  2200. fw_load_failed:
  2201. return QLA_FUNCTION_FAILED;
  2202. }
  2203. int
  2204. qla82xx_start_firmware(scsi_qla_host_t *vha)
  2205. {
  2206. uint16_t lnk;
  2207. struct qla_hw_data *ha = vha->hw;
  2208. /* scrub dma mask expansion register */
  2209. qla82xx_wr_32(ha, CRB_DMA_SHIFT, QLA82XX_DMA_SHIFT_VALUE);
  2210. /* Put both the PEG CMD and RCV PEG to default state
  2211. * of 0 before resetting the hardware
  2212. */
  2213. qla82xx_wr_32(ha, CRB_CMDPEG_STATE, 0);
  2214. qla82xx_wr_32(ha, CRB_RCVPEG_STATE, 0);
  2215. /* Overwrite stale initialization register values */
  2216. qla82xx_wr_32(ha, QLA82XX_PEG_HALT_STATUS1, 0);
  2217. qla82xx_wr_32(ha, QLA82XX_PEG_HALT_STATUS2, 0);
  2218. if (qla82xx_load_fw(vha) != QLA_SUCCESS) {
  2219. ql_log(ql_log_fatal, vha, 0x00a7,
  2220. "Error trying to start fw.\n");
  2221. return QLA_FUNCTION_FAILED;
  2222. }
  2223. /* Handshake with the card before we register the devices. */
  2224. if (qla82xx_check_cmdpeg_state(ha) != QLA_SUCCESS) {
  2225. ql_log(ql_log_fatal, vha, 0x00aa,
  2226. "Error during card handshake.\n");
  2227. return QLA_FUNCTION_FAILED;
  2228. }
  2229. /* Negotiated Link width */
  2230. pcie_capability_read_word(ha->pdev, PCI_EXP_LNKSTA, &lnk);
  2231. ha->link_width = (lnk >> 4) & 0x3f;
  2232. /* Synchronize with Receive peg */
  2233. return qla82xx_check_rcvpeg_state(ha);
  2234. }
  2235. static uint32_t *
  2236. qla82xx_read_flash_data(scsi_qla_host_t *vha, uint32_t *dwptr, uint32_t faddr,
  2237. uint32_t length)
  2238. {
  2239. uint32_t i;
  2240. uint32_t val;
  2241. struct qla_hw_data *ha = vha->hw;
  2242. /* Dword reads to flash. */
  2243. for (i = 0; i < length/4; i++, faddr += 4) {
  2244. if (qla82xx_rom_fast_read(ha, faddr, &val)) {
  2245. ql_log(ql_log_warn, vha, 0x0106,
  2246. "Do ROM fast read failed.\n");
  2247. goto done_read;
  2248. }
  2249. dwptr[i] = cpu_to_le32(val);
  2250. }
  2251. done_read:
  2252. return dwptr;
  2253. }
  2254. static int
  2255. qla82xx_unprotect_flash(struct qla_hw_data *ha)
  2256. {
  2257. int ret;
  2258. uint32_t val;
  2259. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  2260. ret = ql82xx_rom_lock_d(ha);
  2261. if (ret < 0) {
  2262. ql_log(ql_log_warn, vha, 0xb014,
  2263. "ROM Lock failed.\n");
  2264. return ret;
  2265. }
  2266. ret = qla82xx_read_status_reg(ha, &val);
  2267. if (ret < 0)
  2268. goto done_unprotect;
  2269. val &= ~(BLOCK_PROTECT_BITS << 2);
  2270. ret = qla82xx_write_status_reg(ha, val);
  2271. if (ret < 0) {
  2272. val |= (BLOCK_PROTECT_BITS << 2);
  2273. qla82xx_write_status_reg(ha, val);
  2274. }
  2275. if (qla82xx_write_disable_flash(ha) != 0)
  2276. ql_log(ql_log_warn, vha, 0xb015,
  2277. "Write disable failed.\n");
  2278. done_unprotect:
  2279. qla82xx_rom_unlock(ha);
  2280. return ret;
  2281. }
  2282. static int
  2283. qla82xx_protect_flash(struct qla_hw_data *ha)
  2284. {
  2285. int ret;
  2286. uint32_t val;
  2287. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  2288. ret = ql82xx_rom_lock_d(ha);
  2289. if (ret < 0) {
  2290. ql_log(ql_log_warn, vha, 0xb016,
  2291. "ROM Lock failed.\n");
  2292. return ret;
  2293. }
  2294. ret = qla82xx_read_status_reg(ha, &val);
  2295. if (ret < 0)
  2296. goto done_protect;
  2297. val |= (BLOCK_PROTECT_BITS << 2);
  2298. /* LOCK all sectors */
  2299. ret = qla82xx_write_status_reg(ha, val);
  2300. if (ret < 0)
  2301. ql_log(ql_log_warn, vha, 0xb017,
  2302. "Write status register failed.\n");
  2303. if (qla82xx_write_disable_flash(ha) != 0)
  2304. ql_log(ql_log_warn, vha, 0xb018,
  2305. "Write disable failed.\n");
  2306. done_protect:
  2307. qla82xx_rom_unlock(ha);
  2308. return ret;
  2309. }
  2310. static int
  2311. qla82xx_erase_sector(struct qla_hw_data *ha, int addr)
  2312. {
  2313. int ret = 0;
  2314. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  2315. ret = ql82xx_rom_lock_d(ha);
  2316. if (ret < 0) {
  2317. ql_log(ql_log_warn, vha, 0xb019,
  2318. "ROM Lock failed.\n");
  2319. return ret;
  2320. }
  2321. qla82xx_flash_set_write_enable(ha);
  2322. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ADDRESS, addr);
  2323. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 3);
  2324. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, M25P_INSTR_SE);
  2325. if (qla82xx_wait_rom_done(ha)) {
  2326. ql_log(ql_log_warn, vha, 0xb01a,
  2327. "Error waiting for rom done.\n");
  2328. ret = -1;
  2329. goto done;
  2330. }
  2331. ret = qla82xx_flash_wait_write_finish(ha);
  2332. done:
  2333. qla82xx_rom_unlock(ha);
  2334. return ret;
  2335. }
  2336. /*
  2337. * Address and length are byte address
  2338. */
  2339. void *
  2340. qla82xx_read_optrom_data(struct scsi_qla_host *vha, void *buf,
  2341. uint32_t offset, uint32_t length)
  2342. {
  2343. scsi_block_requests(vha->host);
  2344. qla82xx_read_flash_data(vha, (uint32_t *)buf, offset, length);
  2345. scsi_unblock_requests(vha->host);
  2346. return buf;
  2347. }
  2348. static int
  2349. qla82xx_write_flash_data(struct scsi_qla_host *vha, uint32_t *dwptr,
  2350. uint32_t faddr, uint32_t dwords)
  2351. {
  2352. int ret;
  2353. uint32_t liter;
  2354. uint32_t rest_addr;
  2355. dma_addr_t optrom_dma;
  2356. void *optrom = NULL;
  2357. int page_mode = 0;
  2358. struct qla_hw_data *ha = vha->hw;
  2359. ret = -1;
  2360. /* Prepare burst-capable write on supported ISPs. */
  2361. if (page_mode && !(faddr & 0xfff) &&
  2362. dwords > OPTROM_BURST_DWORDS) {
  2363. optrom = dma_alloc_coherent(&ha->pdev->dev, OPTROM_BURST_SIZE,
  2364. &optrom_dma, GFP_KERNEL);
  2365. if (!optrom) {
  2366. ql_log(ql_log_warn, vha, 0xb01b,
  2367. "Unable to allocate memory "
  2368. "for optrom burst write (%x KB).\n",
  2369. OPTROM_BURST_SIZE / 1024);
  2370. }
  2371. }
  2372. rest_addr = ha->fdt_block_size - 1;
  2373. ret = qla82xx_unprotect_flash(ha);
  2374. if (ret) {
  2375. ql_log(ql_log_warn, vha, 0xb01c,
  2376. "Unable to unprotect flash for update.\n");
  2377. goto write_done;
  2378. }
  2379. for (liter = 0; liter < dwords; liter++, faddr += 4, dwptr++) {
  2380. /* Are we at the beginning of a sector? */
  2381. if ((faddr & rest_addr) == 0) {
  2382. ret = qla82xx_erase_sector(ha, faddr);
  2383. if (ret) {
  2384. ql_log(ql_log_warn, vha, 0xb01d,
  2385. "Unable to erase sector: address=%x.\n",
  2386. faddr);
  2387. break;
  2388. }
  2389. }
  2390. /* Go with burst-write. */
  2391. if (optrom && (liter + OPTROM_BURST_DWORDS) <= dwords) {
  2392. /* Copy data to DMA'ble buffer. */
  2393. memcpy(optrom, dwptr, OPTROM_BURST_SIZE);
  2394. ret = qla2x00_load_ram(vha, optrom_dma,
  2395. (ha->flash_data_off | faddr),
  2396. OPTROM_BURST_DWORDS);
  2397. if (ret != QLA_SUCCESS) {
  2398. ql_log(ql_log_warn, vha, 0xb01e,
  2399. "Unable to burst-write optrom segment "
  2400. "(%x/%x/%llx).\n", ret,
  2401. (ha->flash_data_off | faddr),
  2402. (unsigned long long)optrom_dma);
  2403. ql_log(ql_log_warn, vha, 0xb01f,
  2404. "Reverting to slow-write.\n");
  2405. dma_free_coherent(&ha->pdev->dev,
  2406. OPTROM_BURST_SIZE, optrom, optrom_dma);
  2407. optrom = NULL;
  2408. } else {
  2409. liter += OPTROM_BURST_DWORDS - 1;
  2410. faddr += OPTROM_BURST_DWORDS - 1;
  2411. dwptr += OPTROM_BURST_DWORDS - 1;
  2412. continue;
  2413. }
  2414. }
  2415. ret = qla82xx_write_flash_dword(ha, faddr,
  2416. cpu_to_le32(*dwptr));
  2417. if (ret) {
  2418. ql_dbg(ql_dbg_p3p, vha, 0xb020,
  2419. "Unable to program flash address=%x data=%x.\n",
  2420. faddr, *dwptr);
  2421. break;
  2422. }
  2423. }
  2424. ret = qla82xx_protect_flash(ha);
  2425. if (ret)
  2426. ql_log(ql_log_warn, vha, 0xb021,
  2427. "Unable to protect flash after update.\n");
  2428. write_done:
  2429. if (optrom)
  2430. dma_free_coherent(&ha->pdev->dev,
  2431. OPTROM_BURST_SIZE, optrom, optrom_dma);
  2432. return ret;
  2433. }
  2434. int
  2435. qla82xx_write_optrom_data(struct scsi_qla_host *vha, void *buf,
  2436. uint32_t offset, uint32_t length)
  2437. {
  2438. int rval;
  2439. /* Suspend HBA. */
  2440. scsi_block_requests(vha->host);
  2441. rval = qla82xx_write_flash_data(vha, buf, offset, length >> 2);
  2442. scsi_unblock_requests(vha->host);
  2443. /* Convert return ISP82xx to generic */
  2444. if (rval)
  2445. rval = QLA_FUNCTION_FAILED;
  2446. else
  2447. rval = QLA_SUCCESS;
  2448. return rval;
  2449. }
  2450. void
  2451. qla82xx_start_iocbs(scsi_qla_host_t *vha)
  2452. {
  2453. struct qla_hw_data *ha = vha->hw;
  2454. struct req_que *req = ha->req_q_map[0];
  2455. uint32_t dbval;
  2456. /* Adjust ring index. */
  2457. req->ring_index++;
  2458. if (req->ring_index == req->length) {
  2459. req->ring_index = 0;
  2460. req->ring_ptr = req->ring;
  2461. } else
  2462. req->ring_ptr++;
  2463. dbval = 0x04 | (ha->portnum << 5);
  2464. dbval = dbval | (req->id << 8) | (req->ring_index << 16);
  2465. if (ql2xdbwr)
  2466. qla82xx_wr_32(ha, (unsigned long)ha->nxdb_wr_ptr, dbval);
  2467. else {
  2468. WRT_REG_DWORD(ha->nxdb_wr_ptr, dbval);
  2469. wmb();
  2470. while (RD_REG_DWORD(ha->nxdb_rd_ptr) != dbval) {
  2471. WRT_REG_DWORD(ha->nxdb_wr_ptr, dbval);
  2472. wmb();
  2473. }
  2474. }
  2475. }
  2476. static void
  2477. qla82xx_rom_lock_recovery(struct qla_hw_data *ha)
  2478. {
  2479. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  2480. uint32_t lock_owner = 0;
  2481. if (qla82xx_rom_lock(ha)) {
  2482. lock_owner = qla82xx_rd_32(ha, QLA82XX_ROM_LOCK_ID);
  2483. /* Someone else is holding the lock. */
  2484. ql_log(ql_log_info, vha, 0xb022,
  2485. "Resetting rom_lock, Lock Owner %u.\n", lock_owner);
  2486. }
  2487. /*
  2488. * Either we got the lock, or someone
  2489. * else died while holding it.
  2490. * In either case, unlock.
  2491. */
  2492. qla82xx_rom_unlock(ha);
  2493. }
  2494. /*
  2495. * qla82xx_device_bootstrap
  2496. * Initialize device, set DEV_READY, start fw
  2497. *
  2498. * Note:
  2499. * IDC lock must be held upon entry
  2500. *
  2501. * Return:
  2502. * Success : 0
  2503. * Failed : 1
  2504. */
  2505. static int
  2506. qla82xx_device_bootstrap(scsi_qla_host_t *vha)
  2507. {
  2508. int rval = QLA_SUCCESS;
  2509. int i;
  2510. uint32_t old_count, count;
  2511. struct qla_hw_data *ha = vha->hw;
  2512. int need_reset = 0;
  2513. need_reset = qla82xx_need_reset(ha);
  2514. if (need_reset) {
  2515. /* We are trying to perform a recovery here. */
  2516. if (ha->flags.isp82xx_fw_hung)
  2517. qla82xx_rom_lock_recovery(ha);
  2518. } else {
  2519. old_count = qla82xx_rd_32(ha, QLA82XX_PEG_ALIVE_COUNTER);
  2520. for (i = 0; i < 10; i++) {
  2521. msleep(200);
  2522. count = qla82xx_rd_32(ha, QLA82XX_PEG_ALIVE_COUNTER);
  2523. if (count != old_count) {
  2524. rval = QLA_SUCCESS;
  2525. goto dev_ready;
  2526. }
  2527. }
  2528. qla82xx_rom_lock_recovery(ha);
  2529. }
  2530. /* set to DEV_INITIALIZING */
  2531. ql_log(ql_log_info, vha, 0x009e,
  2532. "HW State: INITIALIZING.\n");
  2533. qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA8XXX_DEV_INITIALIZING);
  2534. qla82xx_idc_unlock(ha);
  2535. rval = qla82xx_start_firmware(vha);
  2536. qla82xx_idc_lock(ha);
  2537. if (rval != QLA_SUCCESS) {
  2538. ql_log(ql_log_fatal, vha, 0x00ad,
  2539. "HW State: FAILED.\n");
  2540. qla82xx_clear_drv_active(ha);
  2541. qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA8XXX_DEV_FAILED);
  2542. return rval;
  2543. }
  2544. dev_ready:
  2545. ql_log(ql_log_info, vha, 0x00ae,
  2546. "HW State: READY.\n");
  2547. qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA8XXX_DEV_READY);
  2548. return QLA_SUCCESS;
  2549. }
  2550. /*
  2551. * qla82xx_need_qsnt_handler
  2552. * Code to start quiescence sequence
  2553. *
  2554. * Note:
  2555. * IDC lock must be held upon entry
  2556. *
  2557. * Return: void
  2558. */
  2559. static void
  2560. qla82xx_need_qsnt_handler(scsi_qla_host_t *vha)
  2561. {
  2562. struct qla_hw_data *ha = vha->hw;
  2563. uint32_t dev_state, drv_state, drv_active;
  2564. unsigned long reset_timeout;
  2565. if (vha->flags.online) {
  2566. /*Block any further I/O and wait for pending cmnds to complete*/
  2567. qla2x00_quiesce_io(vha);
  2568. }
  2569. /* Set the quiescence ready bit */
  2570. qla82xx_set_qsnt_ready(ha);
  2571. /*wait for 30 secs for other functions to ack */
  2572. reset_timeout = jiffies + (30 * HZ);
  2573. drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2574. drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  2575. /* Its 2 that is written when qsnt is acked, moving one bit */
  2576. drv_active = drv_active << 0x01;
  2577. while (drv_state != drv_active) {
  2578. if (time_after_eq(jiffies, reset_timeout)) {
  2579. /* quiescence timeout, other functions didn't ack
  2580. * changing the state to DEV_READY
  2581. */
  2582. ql_log(ql_log_info, vha, 0xb023,
  2583. "%s : QUIESCENT TIMEOUT DRV_ACTIVE:%d "
  2584. "DRV_STATE:%d.\n", QLA2XXX_DRIVER_NAME,
  2585. drv_active, drv_state);
  2586. qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE,
  2587. QLA8XXX_DEV_READY);
  2588. ql_log(ql_log_info, vha, 0xb025,
  2589. "HW State: DEV_READY.\n");
  2590. qla82xx_idc_unlock(ha);
  2591. qla2x00_perform_loop_resync(vha);
  2592. qla82xx_idc_lock(ha);
  2593. qla82xx_clear_qsnt_ready(vha);
  2594. return;
  2595. }
  2596. qla82xx_idc_unlock(ha);
  2597. msleep(1000);
  2598. qla82xx_idc_lock(ha);
  2599. drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2600. drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  2601. drv_active = drv_active << 0x01;
  2602. }
  2603. dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  2604. /* everyone acked so set the state to DEV_QUIESCENCE */
  2605. if (dev_state == QLA8XXX_DEV_NEED_QUIESCENT) {
  2606. ql_log(ql_log_info, vha, 0xb026,
  2607. "HW State: DEV_QUIESCENT.\n");
  2608. qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA8XXX_DEV_QUIESCENT);
  2609. }
  2610. }
  2611. /*
  2612. * qla82xx_wait_for_state_change
  2613. * Wait for device state to change from given current state
  2614. *
  2615. * Note:
  2616. * IDC lock must not be held upon entry
  2617. *
  2618. * Return:
  2619. * Changed device state.
  2620. */
  2621. uint32_t
  2622. qla82xx_wait_for_state_change(scsi_qla_host_t *vha, uint32_t curr_state)
  2623. {
  2624. struct qla_hw_data *ha = vha->hw;
  2625. uint32_t dev_state;
  2626. do {
  2627. msleep(1000);
  2628. qla82xx_idc_lock(ha);
  2629. dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  2630. qla82xx_idc_unlock(ha);
  2631. } while (dev_state == curr_state);
  2632. return dev_state;
  2633. }
  2634. void
  2635. qla8xxx_dev_failed_handler(scsi_qla_host_t *vha)
  2636. {
  2637. struct qla_hw_data *ha = vha->hw;
  2638. /* Disable the board */
  2639. ql_log(ql_log_fatal, vha, 0x00b8,
  2640. "Disabling the board.\n");
  2641. if (IS_QLA82XX(ha)) {
  2642. qla82xx_clear_drv_active(ha);
  2643. qla82xx_idc_unlock(ha);
  2644. } else if (IS_QLA8044(ha)) {
  2645. qla8044_clear_drv_active(ha);
  2646. qla8044_idc_unlock(ha);
  2647. }
  2648. /* Set DEV_FAILED flag to disable timer */
  2649. vha->device_flags |= DFLG_DEV_FAILED;
  2650. qla2x00_abort_all_cmds(vha, DID_NO_CONNECT << 16);
  2651. qla2x00_mark_all_devices_lost(vha);
  2652. vha->flags.online = 0;
  2653. vha->flags.init_done = 0;
  2654. }
  2655. /*
  2656. * qla82xx_need_reset_handler
  2657. * Code to start reset sequence
  2658. *
  2659. * Note:
  2660. * IDC lock must be held upon entry
  2661. *
  2662. * Return:
  2663. * Success : 0
  2664. * Failed : 1
  2665. */
  2666. static void
  2667. qla82xx_need_reset_handler(scsi_qla_host_t *vha)
  2668. {
  2669. uint32_t dev_state, drv_state, drv_active;
  2670. uint32_t active_mask = 0;
  2671. unsigned long reset_timeout;
  2672. struct qla_hw_data *ha = vha->hw;
  2673. struct req_que *req = ha->req_q_map[0];
  2674. if (vha->flags.online) {
  2675. qla82xx_idc_unlock(ha);
  2676. qla2x00_abort_isp_cleanup(vha);
  2677. ha->isp_ops->get_flash_version(vha, req->ring);
  2678. ha->isp_ops->nvram_config(vha);
  2679. qla82xx_idc_lock(ha);
  2680. }
  2681. drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  2682. if (!ha->flags.nic_core_reset_owner) {
  2683. ql_dbg(ql_dbg_p3p, vha, 0xb028,
  2684. "reset_acknowledged by 0x%x\n", ha->portnum);
  2685. qla82xx_set_rst_ready(ha);
  2686. } else {
  2687. active_mask = ~(QLA82XX_DRV_ACTIVE << (ha->portnum * 4));
  2688. drv_active &= active_mask;
  2689. ql_dbg(ql_dbg_p3p, vha, 0xb029,
  2690. "active_mask: 0x%08x\n", active_mask);
  2691. }
  2692. /* wait for 10 seconds for reset ack from all functions */
  2693. reset_timeout = jiffies + (ha->fcoe_reset_timeout * HZ);
  2694. drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2695. drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  2696. dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  2697. ql_dbg(ql_dbg_p3p, vha, 0xb02a,
  2698. "drv_state: 0x%08x, drv_active: 0x%08x, "
  2699. "dev_state: 0x%08x, active_mask: 0x%08x\n",
  2700. drv_state, drv_active, dev_state, active_mask);
  2701. while (drv_state != drv_active &&
  2702. dev_state != QLA8XXX_DEV_INITIALIZING) {
  2703. if (time_after_eq(jiffies, reset_timeout)) {
  2704. ql_log(ql_log_warn, vha, 0x00b5,
  2705. "Reset timeout.\n");
  2706. break;
  2707. }
  2708. qla82xx_idc_unlock(ha);
  2709. msleep(1000);
  2710. qla82xx_idc_lock(ha);
  2711. drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2712. drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  2713. if (ha->flags.nic_core_reset_owner)
  2714. drv_active &= active_mask;
  2715. dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  2716. }
  2717. ql_dbg(ql_dbg_p3p, vha, 0xb02b,
  2718. "drv_state: 0x%08x, drv_active: 0x%08x, "
  2719. "dev_state: 0x%08x, active_mask: 0x%08x\n",
  2720. drv_state, drv_active, dev_state, active_mask);
  2721. ql_log(ql_log_info, vha, 0x00b6,
  2722. "Device state is 0x%x = %s.\n",
  2723. dev_state,
  2724. dev_state < MAX_STATES ? qdev_state(dev_state) : "Unknown");
  2725. /* Force to DEV_COLD unless someone else is starting a reset */
  2726. if (dev_state != QLA8XXX_DEV_INITIALIZING &&
  2727. dev_state != QLA8XXX_DEV_COLD) {
  2728. ql_log(ql_log_info, vha, 0x00b7,
  2729. "HW State: COLD/RE-INIT.\n");
  2730. qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA8XXX_DEV_COLD);
  2731. qla82xx_set_rst_ready(ha);
  2732. if (ql2xmdenable) {
  2733. if (qla82xx_md_collect(vha))
  2734. ql_log(ql_log_warn, vha, 0xb02c,
  2735. "Minidump not collected.\n");
  2736. } else
  2737. ql_log(ql_log_warn, vha, 0xb04f,
  2738. "Minidump disabled.\n");
  2739. }
  2740. }
  2741. int
  2742. qla82xx_check_md_needed(scsi_qla_host_t *vha)
  2743. {
  2744. struct qla_hw_data *ha = vha->hw;
  2745. uint16_t fw_major_version, fw_minor_version, fw_subminor_version;
  2746. int rval = QLA_SUCCESS;
  2747. fw_major_version = ha->fw_major_version;
  2748. fw_minor_version = ha->fw_minor_version;
  2749. fw_subminor_version = ha->fw_subminor_version;
  2750. rval = qla2x00_get_fw_version(vha);
  2751. if (rval != QLA_SUCCESS)
  2752. return rval;
  2753. if (ql2xmdenable) {
  2754. if (!ha->fw_dumped) {
  2755. if ((fw_major_version != ha->fw_major_version ||
  2756. fw_minor_version != ha->fw_minor_version ||
  2757. fw_subminor_version != ha->fw_subminor_version) ||
  2758. (ha->prev_minidump_failed)) {
  2759. ql_dbg(ql_dbg_p3p, vha, 0xb02d,
  2760. "Firmware version differs Previous version: %d:%d:%d - New version: %d:%d:%d, prev_minidump_failed: %d.\n",
  2761. fw_major_version, fw_minor_version,
  2762. fw_subminor_version,
  2763. ha->fw_major_version,
  2764. ha->fw_minor_version,
  2765. ha->fw_subminor_version,
  2766. ha->prev_minidump_failed);
  2767. /* Release MiniDump resources */
  2768. qla82xx_md_free(vha);
  2769. /* ALlocate MiniDump resources */
  2770. qla82xx_md_prep(vha);
  2771. }
  2772. } else
  2773. ql_log(ql_log_info, vha, 0xb02e,
  2774. "Firmware dump available to retrieve\n");
  2775. }
  2776. return rval;
  2777. }
  2778. static int
  2779. qla82xx_check_fw_alive(scsi_qla_host_t *vha)
  2780. {
  2781. uint32_t fw_heartbeat_counter;
  2782. int status = 0;
  2783. fw_heartbeat_counter = qla82xx_rd_32(vha->hw,
  2784. QLA82XX_PEG_ALIVE_COUNTER);
  2785. /* all 0xff, assume AER/EEH in progress, ignore */
  2786. if (fw_heartbeat_counter == 0xffffffff) {
  2787. ql_dbg(ql_dbg_timer, vha, 0x6003,
  2788. "FW heartbeat counter is 0xffffffff, "
  2789. "returning status=%d.\n", status);
  2790. return status;
  2791. }
  2792. if (vha->fw_heartbeat_counter == fw_heartbeat_counter) {
  2793. vha->seconds_since_last_heartbeat++;
  2794. /* FW not alive after 2 seconds */
  2795. if (vha->seconds_since_last_heartbeat == 2) {
  2796. vha->seconds_since_last_heartbeat = 0;
  2797. status = 1;
  2798. }
  2799. } else
  2800. vha->seconds_since_last_heartbeat = 0;
  2801. vha->fw_heartbeat_counter = fw_heartbeat_counter;
  2802. if (status)
  2803. ql_dbg(ql_dbg_timer, vha, 0x6004,
  2804. "Returning status=%d.\n", status);
  2805. return status;
  2806. }
  2807. /*
  2808. * qla82xx_device_state_handler
  2809. * Main state handler
  2810. *
  2811. * Note:
  2812. * IDC lock must be held upon entry
  2813. *
  2814. * Return:
  2815. * Success : 0
  2816. * Failed : 1
  2817. */
  2818. int
  2819. qla82xx_device_state_handler(scsi_qla_host_t *vha)
  2820. {
  2821. uint32_t dev_state;
  2822. uint32_t old_dev_state;
  2823. int rval = QLA_SUCCESS;
  2824. unsigned long dev_init_timeout;
  2825. struct qla_hw_data *ha = vha->hw;
  2826. int loopcount = 0;
  2827. qla82xx_idc_lock(ha);
  2828. if (!vha->flags.init_done) {
  2829. qla82xx_set_drv_active(vha);
  2830. qla82xx_set_idc_version(vha);
  2831. }
  2832. dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  2833. old_dev_state = dev_state;
  2834. ql_log(ql_log_info, vha, 0x009b,
  2835. "Device state is 0x%x = %s.\n",
  2836. dev_state,
  2837. dev_state < MAX_STATES ? qdev_state(dev_state) : "Unknown");
  2838. /* wait for 30 seconds for device to go ready */
  2839. dev_init_timeout = jiffies + (ha->fcoe_dev_init_timeout * HZ);
  2840. while (1) {
  2841. if (time_after_eq(jiffies, dev_init_timeout)) {
  2842. ql_log(ql_log_fatal, vha, 0x009c,
  2843. "Device init failed.\n");
  2844. rval = QLA_FUNCTION_FAILED;
  2845. break;
  2846. }
  2847. dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  2848. if (old_dev_state != dev_state) {
  2849. loopcount = 0;
  2850. old_dev_state = dev_state;
  2851. }
  2852. if (loopcount < 5) {
  2853. ql_log(ql_log_info, vha, 0x009d,
  2854. "Device state is 0x%x = %s.\n",
  2855. dev_state,
  2856. dev_state < MAX_STATES ? qdev_state(dev_state) :
  2857. "Unknown");
  2858. }
  2859. switch (dev_state) {
  2860. case QLA8XXX_DEV_READY:
  2861. ha->flags.nic_core_reset_owner = 0;
  2862. goto rel_lock;
  2863. case QLA8XXX_DEV_COLD:
  2864. rval = qla82xx_device_bootstrap(vha);
  2865. break;
  2866. case QLA8XXX_DEV_INITIALIZING:
  2867. qla82xx_idc_unlock(ha);
  2868. msleep(1000);
  2869. qla82xx_idc_lock(ha);
  2870. break;
  2871. case QLA8XXX_DEV_NEED_RESET:
  2872. if (!ql2xdontresethba)
  2873. qla82xx_need_reset_handler(vha);
  2874. else {
  2875. qla82xx_idc_unlock(ha);
  2876. msleep(1000);
  2877. qla82xx_idc_lock(ha);
  2878. }
  2879. dev_init_timeout = jiffies +
  2880. (ha->fcoe_dev_init_timeout * HZ);
  2881. break;
  2882. case QLA8XXX_DEV_NEED_QUIESCENT:
  2883. qla82xx_need_qsnt_handler(vha);
  2884. /* Reset timeout value after quiescence handler */
  2885. dev_init_timeout = jiffies + (ha->fcoe_dev_init_timeout
  2886. * HZ);
  2887. break;
  2888. case QLA8XXX_DEV_QUIESCENT:
  2889. /* Owner will exit and other will wait for the state
  2890. * to get changed
  2891. */
  2892. if (ha->flags.quiesce_owner)
  2893. goto rel_lock;
  2894. qla82xx_idc_unlock(ha);
  2895. msleep(1000);
  2896. qla82xx_idc_lock(ha);
  2897. /* Reset timeout value after quiescence handler */
  2898. dev_init_timeout = jiffies + (ha->fcoe_dev_init_timeout
  2899. * HZ);
  2900. break;
  2901. case QLA8XXX_DEV_FAILED:
  2902. qla8xxx_dev_failed_handler(vha);
  2903. rval = QLA_FUNCTION_FAILED;
  2904. goto exit;
  2905. default:
  2906. qla82xx_idc_unlock(ha);
  2907. msleep(1000);
  2908. qla82xx_idc_lock(ha);
  2909. }
  2910. loopcount++;
  2911. }
  2912. rel_lock:
  2913. qla82xx_idc_unlock(ha);
  2914. exit:
  2915. return rval;
  2916. }
  2917. static int qla82xx_check_temp(scsi_qla_host_t *vha)
  2918. {
  2919. uint32_t temp, temp_state, temp_val;
  2920. struct qla_hw_data *ha = vha->hw;
  2921. temp = qla82xx_rd_32(ha, CRB_TEMP_STATE);
  2922. temp_state = qla82xx_get_temp_state(temp);
  2923. temp_val = qla82xx_get_temp_val(temp);
  2924. if (temp_state == QLA82XX_TEMP_PANIC) {
  2925. ql_log(ql_log_warn, vha, 0x600e,
  2926. "Device temperature %d degrees C exceeds "
  2927. " maximum allowed. Hardware has been shut down.\n",
  2928. temp_val);
  2929. return 1;
  2930. } else if (temp_state == QLA82XX_TEMP_WARN) {
  2931. ql_log(ql_log_warn, vha, 0x600f,
  2932. "Device temperature %d degrees C exceeds "
  2933. "operating range. Immediate action needed.\n",
  2934. temp_val);
  2935. }
  2936. return 0;
  2937. }
  2938. int qla82xx_read_temperature(scsi_qla_host_t *vha)
  2939. {
  2940. uint32_t temp;
  2941. temp = qla82xx_rd_32(vha->hw, CRB_TEMP_STATE);
  2942. return qla82xx_get_temp_val(temp);
  2943. }
  2944. void qla82xx_clear_pending_mbx(scsi_qla_host_t *vha)
  2945. {
  2946. struct qla_hw_data *ha = vha->hw;
  2947. if (ha->flags.mbox_busy) {
  2948. ha->flags.mbox_int = 1;
  2949. ha->flags.mbox_busy = 0;
  2950. ql_log(ql_log_warn, vha, 0x6010,
  2951. "Doing premature completion of mbx command.\n");
  2952. if (test_and_clear_bit(MBX_INTR_WAIT, &ha->mbx_cmd_flags))
  2953. complete(&ha->mbx_intr_comp);
  2954. }
  2955. }
  2956. void qla82xx_watchdog(scsi_qla_host_t *vha)
  2957. {
  2958. uint32_t dev_state, halt_status;
  2959. struct qla_hw_data *ha = vha->hw;
  2960. /* don't poll if reset is going on */
  2961. if (!ha->flags.nic_core_reset_hdlr_active) {
  2962. dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  2963. if (qla82xx_check_temp(vha)) {
  2964. set_bit(ISP_UNRECOVERABLE, &vha->dpc_flags);
  2965. ha->flags.isp82xx_fw_hung = 1;
  2966. qla82xx_clear_pending_mbx(vha);
  2967. } else if (dev_state == QLA8XXX_DEV_NEED_RESET &&
  2968. !test_bit(ISP_ABORT_NEEDED, &vha->dpc_flags)) {
  2969. ql_log(ql_log_warn, vha, 0x6001,
  2970. "Adapter reset needed.\n");
  2971. set_bit(ISP_ABORT_NEEDED, &vha->dpc_flags);
  2972. } else if (dev_state == QLA8XXX_DEV_NEED_QUIESCENT &&
  2973. !test_bit(ISP_QUIESCE_NEEDED, &vha->dpc_flags)) {
  2974. ql_log(ql_log_warn, vha, 0x6002,
  2975. "Quiescent needed.\n");
  2976. set_bit(ISP_QUIESCE_NEEDED, &vha->dpc_flags);
  2977. } else if (dev_state == QLA8XXX_DEV_FAILED &&
  2978. !test_bit(ISP_UNRECOVERABLE, &vha->dpc_flags) &&
  2979. vha->flags.online == 1) {
  2980. ql_log(ql_log_warn, vha, 0xb055,
  2981. "Adapter state is failed. Offlining.\n");
  2982. set_bit(ISP_UNRECOVERABLE, &vha->dpc_flags);
  2983. ha->flags.isp82xx_fw_hung = 1;
  2984. qla82xx_clear_pending_mbx(vha);
  2985. } else {
  2986. if (qla82xx_check_fw_alive(vha)) {
  2987. ql_dbg(ql_dbg_timer, vha, 0x6011,
  2988. "disabling pause transmit on port 0 & 1.\n");
  2989. qla82xx_wr_32(ha, QLA82XX_CRB_NIU + 0x98,
  2990. CRB_NIU_XG_PAUSE_CTL_P0|CRB_NIU_XG_PAUSE_CTL_P1);
  2991. halt_status = qla82xx_rd_32(ha,
  2992. QLA82XX_PEG_HALT_STATUS1);
  2993. ql_log(ql_log_info, vha, 0x6005,
  2994. "dumping hw/fw registers:.\n "
  2995. " PEG_HALT_STATUS1: 0x%x, PEG_HALT_STATUS2: 0x%x,.\n "
  2996. " PEG_NET_0_PC: 0x%x, PEG_NET_1_PC: 0x%x,.\n "
  2997. " PEG_NET_2_PC: 0x%x, PEG_NET_3_PC: 0x%x,.\n "
  2998. " PEG_NET_4_PC: 0x%x.\n", halt_status,
  2999. qla82xx_rd_32(ha, QLA82XX_PEG_HALT_STATUS2),
  3000. qla82xx_rd_32(ha,
  3001. QLA82XX_CRB_PEG_NET_0 + 0x3c),
  3002. qla82xx_rd_32(ha,
  3003. QLA82XX_CRB_PEG_NET_1 + 0x3c),
  3004. qla82xx_rd_32(ha,
  3005. QLA82XX_CRB_PEG_NET_2 + 0x3c),
  3006. qla82xx_rd_32(ha,
  3007. QLA82XX_CRB_PEG_NET_3 + 0x3c),
  3008. qla82xx_rd_32(ha,
  3009. QLA82XX_CRB_PEG_NET_4 + 0x3c));
  3010. if (((halt_status & 0x1fffff00) >> 8) == 0x67)
  3011. ql_log(ql_log_warn, vha, 0xb052,
  3012. "Firmware aborted with "
  3013. "error code 0x00006700. Device is "
  3014. "being reset.\n");
  3015. if (halt_status & HALT_STATUS_UNRECOVERABLE) {
  3016. set_bit(ISP_UNRECOVERABLE,
  3017. &vha->dpc_flags);
  3018. } else {
  3019. ql_log(ql_log_info, vha, 0x6006,
  3020. "Detect abort needed.\n");
  3021. set_bit(ISP_ABORT_NEEDED,
  3022. &vha->dpc_flags);
  3023. }
  3024. ha->flags.isp82xx_fw_hung = 1;
  3025. ql_log(ql_log_warn, vha, 0x6007, "Firmware hung.\n");
  3026. qla82xx_clear_pending_mbx(vha);
  3027. }
  3028. }
  3029. }
  3030. }
  3031. int qla82xx_load_risc(scsi_qla_host_t *vha, uint32_t *srisc_addr)
  3032. {
  3033. int rval = -1;
  3034. struct qla_hw_data *ha = vha->hw;
  3035. if (IS_QLA82XX(ha))
  3036. rval = qla82xx_device_state_handler(vha);
  3037. else if (IS_QLA8044(ha)) {
  3038. qla8044_idc_lock(ha);
  3039. /* Decide the reset ownership */
  3040. qla83xx_reset_ownership(vha);
  3041. qla8044_idc_unlock(ha);
  3042. rval = qla8044_device_state_handler(vha);
  3043. }
  3044. return rval;
  3045. }
  3046. void
  3047. qla82xx_set_reset_owner(scsi_qla_host_t *vha)
  3048. {
  3049. struct qla_hw_data *ha = vha->hw;
  3050. uint32_t dev_state = 0;
  3051. if (IS_QLA82XX(ha))
  3052. dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  3053. else if (IS_QLA8044(ha))
  3054. dev_state = qla8044_rd_direct(vha, QLA8044_CRB_DEV_STATE_INDEX);
  3055. if (dev_state == QLA8XXX_DEV_READY) {
  3056. ql_log(ql_log_info, vha, 0xb02f,
  3057. "HW State: NEED RESET\n");
  3058. if (IS_QLA82XX(ha)) {
  3059. qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE,
  3060. QLA8XXX_DEV_NEED_RESET);
  3061. ha->flags.nic_core_reset_owner = 1;
  3062. ql_dbg(ql_dbg_p3p, vha, 0xb030,
  3063. "reset_owner is 0x%x\n", ha->portnum);
  3064. } else if (IS_QLA8044(ha))
  3065. qla8044_wr_direct(vha, QLA8044_CRB_DEV_STATE_INDEX,
  3066. QLA8XXX_DEV_NEED_RESET);
  3067. } else
  3068. ql_log(ql_log_info, vha, 0xb031,
  3069. "Device state is 0x%x = %s.\n",
  3070. dev_state,
  3071. dev_state < MAX_STATES ? qdev_state(dev_state) : "Unknown");
  3072. }
  3073. /*
  3074. * qla82xx_abort_isp
  3075. * Resets ISP and aborts all outstanding commands.
  3076. *
  3077. * Input:
  3078. * ha = adapter block pointer.
  3079. *
  3080. * Returns:
  3081. * 0 = success
  3082. */
  3083. int
  3084. qla82xx_abort_isp(scsi_qla_host_t *vha)
  3085. {
  3086. int rval = -1;
  3087. struct qla_hw_data *ha = vha->hw;
  3088. if (vha->device_flags & DFLG_DEV_FAILED) {
  3089. ql_log(ql_log_warn, vha, 0x8024,
  3090. "Device in failed state, exiting.\n");
  3091. return QLA_SUCCESS;
  3092. }
  3093. ha->flags.nic_core_reset_hdlr_active = 1;
  3094. qla82xx_idc_lock(ha);
  3095. qla82xx_set_reset_owner(vha);
  3096. qla82xx_idc_unlock(ha);
  3097. if (IS_QLA82XX(ha))
  3098. rval = qla82xx_device_state_handler(vha);
  3099. else if (IS_QLA8044(ha)) {
  3100. qla8044_idc_lock(ha);
  3101. /* Decide the reset ownership */
  3102. qla83xx_reset_ownership(vha);
  3103. qla8044_idc_unlock(ha);
  3104. rval = qla8044_device_state_handler(vha);
  3105. }
  3106. qla82xx_idc_lock(ha);
  3107. qla82xx_clear_rst_ready(ha);
  3108. qla82xx_idc_unlock(ha);
  3109. if (rval == QLA_SUCCESS) {
  3110. ha->flags.isp82xx_fw_hung = 0;
  3111. ha->flags.nic_core_reset_hdlr_active = 0;
  3112. qla82xx_restart_isp(vha);
  3113. }
  3114. if (rval) {
  3115. vha->flags.online = 1;
  3116. if (test_bit(ISP_ABORT_RETRY, &vha->dpc_flags)) {
  3117. if (ha->isp_abort_cnt == 0) {
  3118. ql_log(ql_log_warn, vha, 0x8027,
  3119. "ISP error recover failed - board "
  3120. "disabled.\n");
  3121. /*
  3122. * The next call disables the board
  3123. * completely.
  3124. */
  3125. ha->isp_ops->reset_adapter(vha);
  3126. vha->flags.online = 0;
  3127. clear_bit(ISP_ABORT_RETRY,
  3128. &vha->dpc_flags);
  3129. rval = QLA_SUCCESS;
  3130. } else { /* schedule another ISP abort */
  3131. ha->isp_abort_cnt--;
  3132. ql_log(ql_log_warn, vha, 0x8036,
  3133. "ISP abort - retry remaining %d.\n",
  3134. ha->isp_abort_cnt);
  3135. rval = QLA_FUNCTION_FAILED;
  3136. }
  3137. } else {
  3138. ha->isp_abort_cnt = MAX_RETRIES_OF_ISP_ABORT;
  3139. ql_dbg(ql_dbg_taskm, vha, 0x8029,
  3140. "ISP error recovery - retrying (%d) more times.\n",
  3141. ha->isp_abort_cnt);
  3142. set_bit(ISP_ABORT_RETRY, &vha->dpc_flags);
  3143. rval = QLA_FUNCTION_FAILED;
  3144. }
  3145. }
  3146. return rval;
  3147. }
  3148. /*
  3149. * qla82xx_fcoe_ctx_reset
  3150. * Perform a quick reset and aborts all outstanding commands.
  3151. * This will only perform an FCoE context reset and avoids a full blown
  3152. * chip reset.
  3153. *
  3154. * Input:
  3155. * ha = adapter block pointer.
  3156. * is_reset_path = flag for identifying the reset path.
  3157. *
  3158. * Returns:
  3159. * 0 = success
  3160. */
  3161. int qla82xx_fcoe_ctx_reset(scsi_qla_host_t *vha)
  3162. {
  3163. int rval = QLA_FUNCTION_FAILED;
  3164. if (vha->flags.online) {
  3165. /* Abort all outstanding commands, so as to be requeued later */
  3166. qla2x00_abort_isp_cleanup(vha);
  3167. }
  3168. /* Stop currently executing firmware.
  3169. * This will destroy existing FCoE context at the F/W end.
  3170. */
  3171. qla2x00_try_to_stop_firmware(vha);
  3172. /* Restart. Creates a new FCoE context on INIT_FIRMWARE. */
  3173. rval = qla82xx_restart_isp(vha);
  3174. return rval;
  3175. }
  3176. /*
  3177. * qla2x00_wait_for_fcoe_ctx_reset
  3178. * Wait till the FCoE context is reset.
  3179. *
  3180. * Note:
  3181. * Does context switching here.
  3182. * Release SPIN_LOCK (if any) before calling this routine.
  3183. *
  3184. * Return:
  3185. * Success (fcoe_ctx reset is done) : 0
  3186. * Failed (fcoe_ctx reset not completed within max loop timout ) : 1
  3187. */
  3188. int qla2x00_wait_for_fcoe_ctx_reset(scsi_qla_host_t *vha)
  3189. {
  3190. int status = QLA_FUNCTION_FAILED;
  3191. unsigned long wait_reset;
  3192. wait_reset = jiffies + (MAX_LOOP_TIMEOUT * HZ);
  3193. while ((test_bit(FCOE_CTX_RESET_NEEDED, &vha->dpc_flags) ||
  3194. test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags))
  3195. && time_before(jiffies, wait_reset)) {
  3196. set_current_state(TASK_UNINTERRUPTIBLE);
  3197. schedule_timeout(HZ);
  3198. if (!test_bit(FCOE_CTX_RESET_NEEDED, &vha->dpc_flags) &&
  3199. !test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags)) {
  3200. status = QLA_SUCCESS;
  3201. break;
  3202. }
  3203. }
  3204. ql_dbg(ql_dbg_p3p, vha, 0xb027,
  3205. "%s: status=%d.\n", __func__, status);
  3206. return status;
  3207. }
  3208. void
  3209. qla82xx_chip_reset_cleanup(scsi_qla_host_t *vha)
  3210. {
  3211. int i, fw_state = 0;
  3212. unsigned long flags;
  3213. struct qla_hw_data *ha = vha->hw;
  3214. /* Check if 82XX firmware is alive or not
  3215. * We may have arrived here from NEED_RESET
  3216. * detection only
  3217. */
  3218. if (!ha->flags.isp82xx_fw_hung) {
  3219. for (i = 0; i < 2; i++) {
  3220. msleep(1000);
  3221. if (IS_QLA82XX(ha))
  3222. fw_state = qla82xx_check_fw_alive(vha);
  3223. else if (IS_QLA8044(ha))
  3224. fw_state = qla8044_check_fw_alive(vha);
  3225. if (fw_state) {
  3226. ha->flags.isp82xx_fw_hung = 1;
  3227. qla82xx_clear_pending_mbx(vha);
  3228. break;
  3229. }
  3230. }
  3231. }
  3232. ql_dbg(ql_dbg_init, vha, 0x00b0,
  3233. "Entered %s fw_hung=%d.\n",
  3234. __func__, ha->flags.isp82xx_fw_hung);
  3235. /* Abort all commands gracefully if fw NOT hung */
  3236. if (!ha->flags.isp82xx_fw_hung) {
  3237. int cnt, que;
  3238. srb_t *sp;
  3239. struct req_que *req;
  3240. spin_lock_irqsave(&ha->hardware_lock, flags);
  3241. for (que = 0; que < ha->max_req_queues; que++) {
  3242. req = ha->req_q_map[que];
  3243. if (!req)
  3244. continue;
  3245. for (cnt = 1; cnt < req->num_outstanding_cmds; cnt++) {
  3246. sp = req->outstanding_cmds[cnt];
  3247. if (sp) {
  3248. if ((!sp->u.scmd.crc_ctx ||
  3249. (sp->flags &
  3250. SRB_FCP_CMND_DMA_VALID)) &&
  3251. !ha->flags.isp82xx_fw_hung) {
  3252. spin_unlock_irqrestore(
  3253. &ha->hardware_lock, flags);
  3254. if (ha->isp_ops->abort_command(sp)) {
  3255. ql_log(ql_log_info, vha,
  3256. 0x00b1,
  3257. "mbx abort failed.\n");
  3258. } else {
  3259. ql_log(ql_log_info, vha,
  3260. 0x00b2,
  3261. "mbx abort success.\n");
  3262. }
  3263. spin_lock_irqsave(&ha->hardware_lock, flags);
  3264. }
  3265. }
  3266. }
  3267. }
  3268. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  3269. /* Wait for pending cmds (physical and virtual) to complete */
  3270. if (qla2x00_eh_wait_for_pending_commands(vha, 0, 0,
  3271. WAIT_HOST) == QLA_SUCCESS) {
  3272. ql_dbg(ql_dbg_init, vha, 0x00b3,
  3273. "Done wait for "
  3274. "pending commands.\n");
  3275. } else {
  3276. WARN_ON_ONCE(true);
  3277. }
  3278. }
  3279. }
  3280. /* Minidump related functions */
  3281. static int
  3282. qla82xx_minidump_process_control(scsi_qla_host_t *vha,
  3283. qla82xx_md_entry_hdr_t *entry_hdr, uint32_t **d_ptr)
  3284. {
  3285. struct qla_hw_data *ha = vha->hw;
  3286. struct qla82xx_md_entry_crb *crb_entry;
  3287. uint32_t read_value, opcode, poll_time;
  3288. uint32_t addr, index, crb_addr;
  3289. unsigned long wtime;
  3290. struct qla82xx_md_template_hdr *tmplt_hdr;
  3291. uint32_t rval = QLA_SUCCESS;
  3292. int i;
  3293. tmplt_hdr = (struct qla82xx_md_template_hdr *)ha->md_tmplt_hdr;
  3294. crb_entry = (struct qla82xx_md_entry_crb *)entry_hdr;
  3295. crb_addr = crb_entry->addr;
  3296. for (i = 0; i < crb_entry->op_count; i++) {
  3297. opcode = crb_entry->crb_ctrl.opcode;
  3298. if (opcode & QLA82XX_DBG_OPCODE_WR) {
  3299. qla82xx_md_rw_32(ha, crb_addr,
  3300. crb_entry->value_1, 1);
  3301. opcode &= ~QLA82XX_DBG_OPCODE_WR;
  3302. }
  3303. if (opcode & QLA82XX_DBG_OPCODE_RW) {
  3304. read_value = qla82xx_md_rw_32(ha, crb_addr, 0, 0);
  3305. qla82xx_md_rw_32(ha, crb_addr, read_value, 1);
  3306. opcode &= ~QLA82XX_DBG_OPCODE_RW;
  3307. }
  3308. if (opcode & QLA82XX_DBG_OPCODE_AND) {
  3309. read_value = qla82xx_md_rw_32(ha, crb_addr, 0, 0);
  3310. read_value &= crb_entry->value_2;
  3311. opcode &= ~QLA82XX_DBG_OPCODE_AND;
  3312. if (opcode & QLA82XX_DBG_OPCODE_OR) {
  3313. read_value |= crb_entry->value_3;
  3314. opcode &= ~QLA82XX_DBG_OPCODE_OR;
  3315. }
  3316. qla82xx_md_rw_32(ha, crb_addr, read_value, 1);
  3317. }
  3318. if (opcode & QLA82XX_DBG_OPCODE_OR) {
  3319. read_value = qla82xx_md_rw_32(ha, crb_addr, 0, 0);
  3320. read_value |= crb_entry->value_3;
  3321. qla82xx_md_rw_32(ha, crb_addr, read_value, 1);
  3322. opcode &= ~QLA82XX_DBG_OPCODE_OR;
  3323. }
  3324. if (opcode & QLA82XX_DBG_OPCODE_POLL) {
  3325. poll_time = crb_entry->crb_strd.poll_timeout;
  3326. wtime = jiffies + poll_time;
  3327. read_value = qla82xx_md_rw_32(ha, crb_addr, 0, 0);
  3328. do {
  3329. if ((read_value & crb_entry->value_2)
  3330. == crb_entry->value_1)
  3331. break;
  3332. else if (time_after_eq(jiffies, wtime)) {
  3333. /* capturing dump failed */
  3334. rval = QLA_FUNCTION_FAILED;
  3335. break;
  3336. } else
  3337. read_value = qla82xx_md_rw_32(ha,
  3338. crb_addr, 0, 0);
  3339. } while (1);
  3340. opcode &= ~QLA82XX_DBG_OPCODE_POLL;
  3341. }
  3342. if (opcode & QLA82XX_DBG_OPCODE_RDSTATE) {
  3343. if (crb_entry->crb_strd.state_index_a) {
  3344. index = crb_entry->crb_strd.state_index_a;
  3345. addr = tmplt_hdr->saved_state_array[index];
  3346. } else
  3347. addr = crb_addr;
  3348. read_value = qla82xx_md_rw_32(ha, addr, 0, 0);
  3349. index = crb_entry->crb_ctrl.state_index_v;
  3350. tmplt_hdr->saved_state_array[index] = read_value;
  3351. opcode &= ~QLA82XX_DBG_OPCODE_RDSTATE;
  3352. }
  3353. if (opcode & QLA82XX_DBG_OPCODE_WRSTATE) {
  3354. if (crb_entry->crb_strd.state_index_a) {
  3355. index = crb_entry->crb_strd.state_index_a;
  3356. addr = tmplt_hdr->saved_state_array[index];
  3357. } else
  3358. addr = crb_addr;
  3359. if (crb_entry->crb_ctrl.state_index_v) {
  3360. index = crb_entry->crb_ctrl.state_index_v;
  3361. read_value =
  3362. tmplt_hdr->saved_state_array[index];
  3363. } else
  3364. read_value = crb_entry->value_1;
  3365. qla82xx_md_rw_32(ha, addr, read_value, 1);
  3366. opcode &= ~QLA82XX_DBG_OPCODE_WRSTATE;
  3367. }
  3368. if (opcode & QLA82XX_DBG_OPCODE_MDSTATE) {
  3369. index = crb_entry->crb_ctrl.state_index_v;
  3370. read_value = tmplt_hdr->saved_state_array[index];
  3371. read_value <<= crb_entry->crb_ctrl.shl;
  3372. read_value >>= crb_entry->crb_ctrl.shr;
  3373. if (crb_entry->value_2)
  3374. read_value &= crb_entry->value_2;
  3375. read_value |= crb_entry->value_3;
  3376. read_value += crb_entry->value_1;
  3377. tmplt_hdr->saved_state_array[index] = read_value;
  3378. opcode &= ~QLA82XX_DBG_OPCODE_MDSTATE;
  3379. }
  3380. crb_addr += crb_entry->crb_strd.addr_stride;
  3381. }
  3382. return rval;
  3383. }
  3384. static void
  3385. qla82xx_minidump_process_rdocm(scsi_qla_host_t *vha,
  3386. qla82xx_md_entry_hdr_t *entry_hdr, uint32_t **d_ptr)
  3387. {
  3388. struct qla_hw_data *ha = vha->hw;
  3389. uint32_t r_addr, r_stride, loop_cnt, i, r_value;
  3390. struct qla82xx_md_entry_rdocm *ocm_hdr;
  3391. uint32_t *data_ptr = *d_ptr;
  3392. ocm_hdr = (struct qla82xx_md_entry_rdocm *)entry_hdr;
  3393. r_addr = ocm_hdr->read_addr;
  3394. r_stride = ocm_hdr->read_addr_stride;
  3395. loop_cnt = ocm_hdr->op_count;
  3396. for (i = 0; i < loop_cnt; i++) {
  3397. r_value = RD_REG_DWORD(r_addr + ha->nx_pcibase);
  3398. *data_ptr++ = cpu_to_le32(r_value);
  3399. r_addr += r_stride;
  3400. }
  3401. *d_ptr = data_ptr;
  3402. }
  3403. static void
  3404. qla82xx_minidump_process_rdmux(scsi_qla_host_t *vha,
  3405. qla82xx_md_entry_hdr_t *entry_hdr, uint32_t **d_ptr)
  3406. {
  3407. struct qla_hw_data *ha = vha->hw;
  3408. uint32_t r_addr, s_stride, s_addr, s_value, loop_cnt, i, r_value;
  3409. struct qla82xx_md_entry_mux *mux_hdr;
  3410. uint32_t *data_ptr = *d_ptr;
  3411. mux_hdr = (struct qla82xx_md_entry_mux *)entry_hdr;
  3412. r_addr = mux_hdr->read_addr;
  3413. s_addr = mux_hdr->select_addr;
  3414. s_stride = mux_hdr->select_value_stride;
  3415. s_value = mux_hdr->select_value;
  3416. loop_cnt = mux_hdr->op_count;
  3417. for (i = 0; i < loop_cnt; i++) {
  3418. qla82xx_md_rw_32(ha, s_addr, s_value, 1);
  3419. r_value = qla82xx_md_rw_32(ha, r_addr, 0, 0);
  3420. *data_ptr++ = cpu_to_le32(s_value);
  3421. *data_ptr++ = cpu_to_le32(r_value);
  3422. s_value += s_stride;
  3423. }
  3424. *d_ptr = data_ptr;
  3425. }
  3426. static void
  3427. qla82xx_minidump_process_rdcrb(scsi_qla_host_t *vha,
  3428. qla82xx_md_entry_hdr_t *entry_hdr, uint32_t **d_ptr)
  3429. {
  3430. struct qla_hw_data *ha = vha->hw;
  3431. uint32_t r_addr, r_stride, loop_cnt, i, r_value;
  3432. struct qla82xx_md_entry_crb *crb_hdr;
  3433. uint32_t *data_ptr = *d_ptr;
  3434. crb_hdr = (struct qla82xx_md_entry_crb *)entry_hdr;
  3435. r_addr = crb_hdr->addr;
  3436. r_stride = crb_hdr->crb_strd.addr_stride;
  3437. loop_cnt = crb_hdr->op_count;
  3438. for (i = 0; i < loop_cnt; i++) {
  3439. r_value = qla82xx_md_rw_32(ha, r_addr, 0, 0);
  3440. *data_ptr++ = cpu_to_le32(r_addr);
  3441. *data_ptr++ = cpu_to_le32(r_value);
  3442. r_addr += r_stride;
  3443. }
  3444. *d_ptr = data_ptr;
  3445. }
  3446. static int
  3447. qla82xx_minidump_process_l2tag(scsi_qla_host_t *vha,
  3448. qla82xx_md_entry_hdr_t *entry_hdr, uint32_t **d_ptr)
  3449. {
  3450. struct qla_hw_data *ha = vha->hw;
  3451. uint32_t addr, r_addr, c_addr, t_r_addr;
  3452. uint32_t i, k, loop_count, t_value, r_cnt, r_value;
  3453. unsigned long p_wait, w_time, p_mask;
  3454. uint32_t c_value_w, c_value_r;
  3455. struct qla82xx_md_entry_cache *cache_hdr;
  3456. int rval = QLA_FUNCTION_FAILED;
  3457. uint32_t *data_ptr = *d_ptr;
  3458. cache_hdr = (struct qla82xx_md_entry_cache *)entry_hdr;
  3459. loop_count = cache_hdr->op_count;
  3460. r_addr = cache_hdr->read_addr;
  3461. c_addr = cache_hdr->control_addr;
  3462. c_value_w = cache_hdr->cache_ctrl.write_value;
  3463. t_r_addr = cache_hdr->tag_reg_addr;
  3464. t_value = cache_hdr->addr_ctrl.init_tag_value;
  3465. r_cnt = cache_hdr->read_ctrl.read_addr_cnt;
  3466. p_wait = cache_hdr->cache_ctrl.poll_wait;
  3467. p_mask = cache_hdr->cache_ctrl.poll_mask;
  3468. for (i = 0; i < loop_count; i++) {
  3469. qla82xx_md_rw_32(ha, t_r_addr, t_value, 1);
  3470. if (c_value_w)
  3471. qla82xx_md_rw_32(ha, c_addr, c_value_w, 1);
  3472. if (p_mask) {
  3473. w_time = jiffies + p_wait;
  3474. do {
  3475. c_value_r = qla82xx_md_rw_32(ha, c_addr, 0, 0);
  3476. if ((c_value_r & p_mask) == 0)
  3477. break;
  3478. else if (time_after_eq(jiffies, w_time)) {
  3479. /* capturing dump failed */
  3480. ql_dbg(ql_dbg_p3p, vha, 0xb032,
  3481. "c_value_r: 0x%x, poll_mask: 0x%lx, "
  3482. "w_time: 0x%lx\n",
  3483. c_value_r, p_mask, w_time);
  3484. return rval;
  3485. }
  3486. } while (1);
  3487. }
  3488. addr = r_addr;
  3489. for (k = 0; k < r_cnt; k++) {
  3490. r_value = qla82xx_md_rw_32(ha, addr, 0, 0);
  3491. *data_ptr++ = cpu_to_le32(r_value);
  3492. addr += cache_hdr->read_ctrl.read_addr_stride;
  3493. }
  3494. t_value += cache_hdr->addr_ctrl.tag_value_stride;
  3495. }
  3496. *d_ptr = data_ptr;
  3497. return QLA_SUCCESS;
  3498. }
  3499. static void
  3500. qla82xx_minidump_process_l1cache(scsi_qla_host_t *vha,
  3501. qla82xx_md_entry_hdr_t *entry_hdr, uint32_t **d_ptr)
  3502. {
  3503. struct qla_hw_data *ha = vha->hw;
  3504. uint32_t addr, r_addr, c_addr, t_r_addr;
  3505. uint32_t i, k, loop_count, t_value, r_cnt, r_value;
  3506. uint32_t c_value_w;
  3507. struct qla82xx_md_entry_cache *cache_hdr;
  3508. uint32_t *data_ptr = *d_ptr;
  3509. cache_hdr = (struct qla82xx_md_entry_cache *)entry_hdr;
  3510. loop_count = cache_hdr->op_count;
  3511. r_addr = cache_hdr->read_addr;
  3512. c_addr = cache_hdr->control_addr;
  3513. c_value_w = cache_hdr->cache_ctrl.write_value;
  3514. t_r_addr = cache_hdr->tag_reg_addr;
  3515. t_value = cache_hdr->addr_ctrl.init_tag_value;
  3516. r_cnt = cache_hdr->read_ctrl.read_addr_cnt;
  3517. for (i = 0; i < loop_count; i++) {
  3518. qla82xx_md_rw_32(ha, t_r_addr, t_value, 1);
  3519. qla82xx_md_rw_32(ha, c_addr, c_value_w, 1);
  3520. addr = r_addr;
  3521. for (k = 0; k < r_cnt; k++) {
  3522. r_value = qla82xx_md_rw_32(ha, addr, 0, 0);
  3523. *data_ptr++ = cpu_to_le32(r_value);
  3524. addr += cache_hdr->read_ctrl.read_addr_stride;
  3525. }
  3526. t_value += cache_hdr->addr_ctrl.tag_value_stride;
  3527. }
  3528. *d_ptr = data_ptr;
  3529. }
  3530. static void
  3531. qla82xx_minidump_process_queue(scsi_qla_host_t *vha,
  3532. qla82xx_md_entry_hdr_t *entry_hdr, uint32_t **d_ptr)
  3533. {
  3534. struct qla_hw_data *ha = vha->hw;
  3535. uint32_t s_addr, r_addr;
  3536. uint32_t r_stride, r_value, r_cnt, qid = 0;
  3537. uint32_t i, k, loop_cnt;
  3538. struct qla82xx_md_entry_queue *q_hdr;
  3539. uint32_t *data_ptr = *d_ptr;
  3540. q_hdr = (struct qla82xx_md_entry_queue *)entry_hdr;
  3541. s_addr = q_hdr->select_addr;
  3542. r_cnt = q_hdr->rd_strd.read_addr_cnt;
  3543. r_stride = q_hdr->rd_strd.read_addr_stride;
  3544. loop_cnt = q_hdr->op_count;
  3545. for (i = 0; i < loop_cnt; i++) {
  3546. qla82xx_md_rw_32(ha, s_addr, qid, 1);
  3547. r_addr = q_hdr->read_addr;
  3548. for (k = 0; k < r_cnt; k++) {
  3549. r_value = qla82xx_md_rw_32(ha, r_addr, 0, 0);
  3550. *data_ptr++ = cpu_to_le32(r_value);
  3551. r_addr += r_stride;
  3552. }
  3553. qid += q_hdr->q_strd.queue_id_stride;
  3554. }
  3555. *d_ptr = data_ptr;
  3556. }
  3557. static void
  3558. qla82xx_minidump_process_rdrom(scsi_qla_host_t *vha,
  3559. qla82xx_md_entry_hdr_t *entry_hdr, uint32_t **d_ptr)
  3560. {
  3561. struct qla_hw_data *ha = vha->hw;
  3562. uint32_t r_addr, r_value;
  3563. uint32_t i, loop_cnt;
  3564. struct qla82xx_md_entry_rdrom *rom_hdr;
  3565. uint32_t *data_ptr = *d_ptr;
  3566. rom_hdr = (struct qla82xx_md_entry_rdrom *)entry_hdr;
  3567. r_addr = rom_hdr->read_addr;
  3568. loop_cnt = rom_hdr->read_data_size/sizeof(uint32_t);
  3569. for (i = 0; i < loop_cnt; i++) {
  3570. qla82xx_md_rw_32(ha, MD_DIRECT_ROM_WINDOW,
  3571. (r_addr & 0xFFFF0000), 1);
  3572. r_value = qla82xx_md_rw_32(ha,
  3573. MD_DIRECT_ROM_READ_BASE +
  3574. (r_addr & 0x0000FFFF), 0, 0);
  3575. *data_ptr++ = cpu_to_le32(r_value);
  3576. r_addr += sizeof(uint32_t);
  3577. }
  3578. *d_ptr = data_ptr;
  3579. }
  3580. static int
  3581. qla82xx_minidump_process_rdmem(scsi_qla_host_t *vha,
  3582. qla82xx_md_entry_hdr_t *entry_hdr, uint32_t **d_ptr)
  3583. {
  3584. struct qla_hw_data *ha = vha->hw;
  3585. uint32_t r_addr, r_value, r_data;
  3586. uint32_t i, j, loop_cnt;
  3587. struct qla82xx_md_entry_rdmem *m_hdr;
  3588. unsigned long flags;
  3589. int rval = QLA_FUNCTION_FAILED;
  3590. uint32_t *data_ptr = *d_ptr;
  3591. m_hdr = (struct qla82xx_md_entry_rdmem *)entry_hdr;
  3592. r_addr = m_hdr->read_addr;
  3593. loop_cnt = m_hdr->read_data_size/16;
  3594. if (r_addr & 0xf) {
  3595. ql_log(ql_log_warn, vha, 0xb033,
  3596. "Read addr 0x%x not 16 bytes aligned\n", r_addr);
  3597. return rval;
  3598. }
  3599. if (m_hdr->read_data_size % 16) {
  3600. ql_log(ql_log_warn, vha, 0xb034,
  3601. "Read data[0x%x] not multiple of 16 bytes\n",
  3602. m_hdr->read_data_size);
  3603. return rval;
  3604. }
  3605. ql_dbg(ql_dbg_p3p, vha, 0xb035,
  3606. "[%s]: rdmem_addr: 0x%x, read_data_size: 0x%x, loop_cnt: 0x%x\n",
  3607. __func__, r_addr, m_hdr->read_data_size, loop_cnt);
  3608. write_lock_irqsave(&ha->hw_lock, flags);
  3609. for (i = 0; i < loop_cnt; i++) {
  3610. qla82xx_md_rw_32(ha, MD_MIU_TEST_AGT_ADDR_LO, r_addr, 1);
  3611. r_value = 0;
  3612. qla82xx_md_rw_32(ha, MD_MIU_TEST_AGT_ADDR_HI, r_value, 1);
  3613. r_value = MIU_TA_CTL_ENABLE;
  3614. qla82xx_md_rw_32(ha, MD_MIU_TEST_AGT_CTRL, r_value, 1);
  3615. r_value = MIU_TA_CTL_START | MIU_TA_CTL_ENABLE;
  3616. qla82xx_md_rw_32(ha, MD_MIU_TEST_AGT_CTRL, r_value, 1);
  3617. for (j = 0; j < MAX_CTL_CHECK; j++) {
  3618. r_value = qla82xx_md_rw_32(ha,
  3619. MD_MIU_TEST_AGT_CTRL, 0, 0);
  3620. if ((r_value & MIU_TA_CTL_BUSY) == 0)
  3621. break;
  3622. }
  3623. if (j >= MAX_CTL_CHECK) {
  3624. printk_ratelimited(KERN_ERR
  3625. "failed to read through agent\n");
  3626. write_unlock_irqrestore(&ha->hw_lock, flags);
  3627. return rval;
  3628. }
  3629. for (j = 0; j < 4; j++) {
  3630. r_data = qla82xx_md_rw_32(ha,
  3631. MD_MIU_TEST_AGT_RDDATA[j], 0, 0);
  3632. *data_ptr++ = cpu_to_le32(r_data);
  3633. }
  3634. r_addr += 16;
  3635. }
  3636. write_unlock_irqrestore(&ha->hw_lock, flags);
  3637. *d_ptr = data_ptr;
  3638. return QLA_SUCCESS;
  3639. }
  3640. int
  3641. qla82xx_validate_template_chksum(scsi_qla_host_t *vha)
  3642. {
  3643. struct qla_hw_data *ha = vha->hw;
  3644. uint64_t chksum = 0;
  3645. uint32_t *d_ptr = (uint32_t *)ha->md_tmplt_hdr;
  3646. int count = ha->md_template_size/sizeof(uint32_t);
  3647. while (count-- > 0)
  3648. chksum += *d_ptr++;
  3649. while (chksum >> 32)
  3650. chksum = (chksum & 0xFFFFFFFF) + (chksum >> 32);
  3651. return ~chksum;
  3652. }
  3653. static void
  3654. qla82xx_mark_entry_skipped(scsi_qla_host_t *vha,
  3655. qla82xx_md_entry_hdr_t *entry_hdr, int index)
  3656. {
  3657. entry_hdr->d_ctrl.driver_flags |= QLA82XX_DBG_SKIPPED_FLAG;
  3658. ql_dbg(ql_dbg_p3p, vha, 0xb036,
  3659. "Skipping entry[%d]: "
  3660. "ETYPE[0x%x]-ELEVEL[0x%x]\n",
  3661. index, entry_hdr->entry_type,
  3662. entry_hdr->d_ctrl.entry_capture_mask);
  3663. }
  3664. int
  3665. qla82xx_md_collect(scsi_qla_host_t *vha)
  3666. {
  3667. struct qla_hw_data *ha = vha->hw;
  3668. int no_entry_hdr = 0;
  3669. qla82xx_md_entry_hdr_t *entry_hdr;
  3670. struct qla82xx_md_template_hdr *tmplt_hdr;
  3671. uint32_t *data_ptr;
  3672. uint32_t total_data_size = 0, f_capture_mask, data_collected = 0;
  3673. int i = 0, rval = QLA_FUNCTION_FAILED;
  3674. tmplt_hdr = (struct qla82xx_md_template_hdr *)ha->md_tmplt_hdr;
  3675. data_ptr = (uint32_t *)ha->md_dump;
  3676. if (ha->fw_dumped) {
  3677. ql_log(ql_log_warn, vha, 0xb037,
  3678. "Firmware has been previously dumped (%p) "
  3679. "-- ignoring request.\n", ha->fw_dump);
  3680. goto md_failed;
  3681. }
  3682. ha->fw_dumped = 0;
  3683. if (!ha->md_tmplt_hdr || !ha->md_dump) {
  3684. ql_log(ql_log_warn, vha, 0xb038,
  3685. "Memory not allocated for minidump capture\n");
  3686. goto md_failed;
  3687. }
  3688. if (ha->flags.isp82xx_no_md_cap) {
  3689. ql_log(ql_log_warn, vha, 0xb054,
  3690. "Forced reset from application, "
  3691. "ignore minidump capture\n");
  3692. ha->flags.isp82xx_no_md_cap = 0;
  3693. goto md_failed;
  3694. }
  3695. if (qla82xx_validate_template_chksum(vha)) {
  3696. ql_log(ql_log_info, vha, 0xb039,
  3697. "Template checksum validation error\n");
  3698. goto md_failed;
  3699. }
  3700. no_entry_hdr = tmplt_hdr->num_of_entries;
  3701. ql_dbg(ql_dbg_p3p, vha, 0xb03a,
  3702. "No of entry headers in Template: 0x%x\n", no_entry_hdr);
  3703. ql_dbg(ql_dbg_p3p, vha, 0xb03b,
  3704. "Capture Mask obtained: 0x%x\n", tmplt_hdr->capture_debug_level);
  3705. f_capture_mask = tmplt_hdr->capture_debug_level & 0xFF;
  3706. /* Validate whether required debug level is set */
  3707. if ((f_capture_mask & 0x3) != 0x3) {
  3708. ql_log(ql_log_warn, vha, 0xb03c,
  3709. "Minimum required capture mask[0x%x] level not set\n",
  3710. f_capture_mask);
  3711. goto md_failed;
  3712. }
  3713. tmplt_hdr->driver_capture_mask = ql2xmdcapmask;
  3714. tmplt_hdr->driver_info[0] = vha->host_no;
  3715. tmplt_hdr->driver_info[1] = (QLA_DRIVER_MAJOR_VER << 24) |
  3716. (QLA_DRIVER_MINOR_VER << 16) | (QLA_DRIVER_PATCH_VER << 8) |
  3717. QLA_DRIVER_BETA_VER;
  3718. total_data_size = ha->md_dump_size;
  3719. ql_dbg(ql_dbg_p3p, vha, 0xb03d,
  3720. "Total minidump data_size 0x%x to be captured\n", total_data_size);
  3721. /* Check whether template obtained is valid */
  3722. if (tmplt_hdr->entry_type != QLA82XX_TLHDR) {
  3723. ql_log(ql_log_warn, vha, 0xb04e,
  3724. "Bad template header entry type: 0x%x obtained\n",
  3725. tmplt_hdr->entry_type);
  3726. goto md_failed;
  3727. }
  3728. entry_hdr = (qla82xx_md_entry_hdr_t *)
  3729. (((uint8_t *)ha->md_tmplt_hdr) + tmplt_hdr->first_entry_offset);
  3730. /* Walk through the entry headers */
  3731. for (i = 0; i < no_entry_hdr; i++) {
  3732. if (data_collected > total_data_size) {
  3733. ql_log(ql_log_warn, vha, 0xb03e,
  3734. "More MiniDump data collected: [0x%x]\n",
  3735. data_collected);
  3736. goto md_failed;
  3737. }
  3738. if (!(entry_hdr->d_ctrl.entry_capture_mask &
  3739. ql2xmdcapmask)) {
  3740. entry_hdr->d_ctrl.driver_flags |=
  3741. QLA82XX_DBG_SKIPPED_FLAG;
  3742. ql_dbg(ql_dbg_p3p, vha, 0xb03f,
  3743. "Skipping entry[%d]: "
  3744. "ETYPE[0x%x]-ELEVEL[0x%x]\n",
  3745. i, entry_hdr->entry_type,
  3746. entry_hdr->d_ctrl.entry_capture_mask);
  3747. goto skip_nxt_entry;
  3748. }
  3749. ql_dbg(ql_dbg_p3p, vha, 0xb040,
  3750. "[%s]: data ptr[%d]: %p, entry_hdr: %p\n"
  3751. "entry_type: 0x%x, capture_mask: 0x%x\n",
  3752. __func__, i, data_ptr, entry_hdr,
  3753. entry_hdr->entry_type,
  3754. entry_hdr->d_ctrl.entry_capture_mask);
  3755. ql_dbg(ql_dbg_p3p, vha, 0xb041,
  3756. "Data collected: [0x%x], Dump size left:[0x%x]\n",
  3757. data_collected, (ha->md_dump_size - data_collected));
  3758. /* Decode the entry type and take
  3759. * required action to capture debug data */
  3760. switch (entry_hdr->entry_type) {
  3761. case QLA82XX_RDEND:
  3762. qla82xx_mark_entry_skipped(vha, entry_hdr, i);
  3763. break;
  3764. case QLA82XX_CNTRL:
  3765. rval = qla82xx_minidump_process_control(vha,
  3766. entry_hdr, &data_ptr);
  3767. if (rval != QLA_SUCCESS) {
  3768. qla82xx_mark_entry_skipped(vha, entry_hdr, i);
  3769. goto md_failed;
  3770. }
  3771. break;
  3772. case QLA82XX_RDCRB:
  3773. qla82xx_minidump_process_rdcrb(vha,
  3774. entry_hdr, &data_ptr);
  3775. break;
  3776. case QLA82XX_RDMEM:
  3777. rval = qla82xx_minidump_process_rdmem(vha,
  3778. entry_hdr, &data_ptr);
  3779. if (rval != QLA_SUCCESS) {
  3780. qla82xx_mark_entry_skipped(vha, entry_hdr, i);
  3781. goto md_failed;
  3782. }
  3783. break;
  3784. case QLA82XX_BOARD:
  3785. case QLA82XX_RDROM:
  3786. qla82xx_minidump_process_rdrom(vha,
  3787. entry_hdr, &data_ptr);
  3788. break;
  3789. case QLA82XX_L2DTG:
  3790. case QLA82XX_L2ITG:
  3791. case QLA82XX_L2DAT:
  3792. case QLA82XX_L2INS:
  3793. rval = qla82xx_minidump_process_l2tag(vha,
  3794. entry_hdr, &data_ptr);
  3795. if (rval != QLA_SUCCESS) {
  3796. qla82xx_mark_entry_skipped(vha, entry_hdr, i);
  3797. goto md_failed;
  3798. }
  3799. break;
  3800. case QLA82XX_L1DAT:
  3801. case QLA82XX_L1INS:
  3802. qla82xx_minidump_process_l1cache(vha,
  3803. entry_hdr, &data_ptr);
  3804. break;
  3805. case QLA82XX_RDOCM:
  3806. qla82xx_minidump_process_rdocm(vha,
  3807. entry_hdr, &data_ptr);
  3808. break;
  3809. case QLA82XX_RDMUX:
  3810. qla82xx_minidump_process_rdmux(vha,
  3811. entry_hdr, &data_ptr);
  3812. break;
  3813. case QLA82XX_QUEUE:
  3814. qla82xx_minidump_process_queue(vha,
  3815. entry_hdr, &data_ptr);
  3816. break;
  3817. case QLA82XX_RDNOP:
  3818. default:
  3819. qla82xx_mark_entry_skipped(vha, entry_hdr, i);
  3820. break;
  3821. }
  3822. ql_dbg(ql_dbg_p3p, vha, 0xb042,
  3823. "[%s]: data ptr[%d]: %p\n", __func__, i, data_ptr);
  3824. data_collected = (uint8_t *)data_ptr -
  3825. (uint8_t *)ha->md_dump;
  3826. skip_nxt_entry:
  3827. entry_hdr = (qla82xx_md_entry_hdr_t *)
  3828. (((uint8_t *)entry_hdr) + entry_hdr->entry_size);
  3829. }
  3830. if (data_collected != total_data_size) {
  3831. ql_dbg(ql_dbg_p3p, vha, 0xb043,
  3832. "MiniDump data mismatch: Data collected: [0x%x],"
  3833. "total_data_size:[0x%x]\n",
  3834. data_collected, total_data_size);
  3835. goto md_failed;
  3836. }
  3837. ql_log(ql_log_info, vha, 0xb044,
  3838. "Firmware dump saved to temp buffer (%ld/%p %ld/%p).\n",
  3839. vha->host_no, ha->md_tmplt_hdr, vha->host_no, ha->md_dump);
  3840. ha->fw_dumped = 1;
  3841. qla2x00_post_uevent_work(vha, QLA_UEVENT_CODE_FW_DUMP);
  3842. md_failed:
  3843. return rval;
  3844. }
  3845. int
  3846. qla82xx_md_alloc(scsi_qla_host_t *vha)
  3847. {
  3848. struct qla_hw_data *ha = vha->hw;
  3849. int i, k;
  3850. struct qla82xx_md_template_hdr *tmplt_hdr;
  3851. tmplt_hdr = (struct qla82xx_md_template_hdr *)ha->md_tmplt_hdr;
  3852. if (ql2xmdcapmask < 0x3 || ql2xmdcapmask > 0x7F) {
  3853. ql2xmdcapmask = tmplt_hdr->capture_debug_level & 0xFF;
  3854. ql_log(ql_log_info, vha, 0xb045,
  3855. "Forcing driver capture mask to firmware default capture mask: 0x%x.\n",
  3856. ql2xmdcapmask);
  3857. }
  3858. for (i = 0x2, k = 1; (i & QLA82XX_DEFAULT_CAP_MASK); i <<= 1, k++) {
  3859. if (i & ql2xmdcapmask)
  3860. ha->md_dump_size += tmplt_hdr->capture_size_array[k];
  3861. }
  3862. if (ha->md_dump) {
  3863. ql_log(ql_log_warn, vha, 0xb046,
  3864. "Firmware dump previously allocated.\n");
  3865. return 1;
  3866. }
  3867. ha->md_dump = vmalloc(ha->md_dump_size);
  3868. if (ha->md_dump == NULL) {
  3869. ql_log(ql_log_warn, vha, 0xb047,
  3870. "Unable to allocate memory for Minidump size "
  3871. "(0x%x).\n", ha->md_dump_size);
  3872. return 1;
  3873. }
  3874. return 0;
  3875. }
  3876. void
  3877. qla82xx_md_free(scsi_qla_host_t *vha)
  3878. {
  3879. struct qla_hw_data *ha = vha->hw;
  3880. /* Release the template header allocated */
  3881. if (ha->md_tmplt_hdr) {
  3882. ql_log(ql_log_info, vha, 0xb048,
  3883. "Free MiniDump template: %p, size (%d KB)\n",
  3884. ha->md_tmplt_hdr, ha->md_template_size / 1024);
  3885. dma_free_coherent(&ha->pdev->dev, ha->md_template_size,
  3886. ha->md_tmplt_hdr, ha->md_tmplt_hdr_dma);
  3887. ha->md_tmplt_hdr = NULL;
  3888. }
  3889. /* Release the template data buffer allocated */
  3890. if (ha->md_dump) {
  3891. ql_log(ql_log_info, vha, 0xb049,
  3892. "Free MiniDump memory: %p, size (%d KB)\n",
  3893. ha->md_dump, ha->md_dump_size / 1024);
  3894. vfree(ha->md_dump);
  3895. ha->md_dump_size = 0;
  3896. ha->md_dump = NULL;
  3897. }
  3898. }
  3899. void
  3900. qla82xx_md_prep(scsi_qla_host_t *vha)
  3901. {
  3902. struct qla_hw_data *ha = vha->hw;
  3903. int rval;
  3904. /* Get Minidump template size */
  3905. rval = qla82xx_md_get_template_size(vha);
  3906. if (rval == QLA_SUCCESS) {
  3907. ql_log(ql_log_info, vha, 0xb04a,
  3908. "MiniDump Template size obtained (%d KB)\n",
  3909. ha->md_template_size / 1024);
  3910. /* Get Minidump template */
  3911. if (IS_QLA8044(ha))
  3912. rval = qla8044_md_get_template(vha);
  3913. else
  3914. rval = qla82xx_md_get_template(vha);
  3915. if (rval == QLA_SUCCESS) {
  3916. ql_dbg(ql_dbg_p3p, vha, 0xb04b,
  3917. "MiniDump Template obtained\n");
  3918. /* Allocate memory for minidump */
  3919. rval = qla82xx_md_alloc(vha);
  3920. if (rval == QLA_SUCCESS)
  3921. ql_log(ql_log_info, vha, 0xb04c,
  3922. "MiniDump memory allocated (%d KB)\n",
  3923. ha->md_dump_size / 1024);
  3924. else {
  3925. ql_log(ql_log_info, vha, 0xb04d,
  3926. "Free MiniDump template: %p, size: (%d KB)\n",
  3927. ha->md_tmplt_hdr,
  3928. ha->md_template_size / 1024);
  3929. dma_free_coherent(&ha->pdev->dev,
  3930. ha->md_template_size,
  3931. ha->md_tmplt_hdr, ha->md_tmplt_hdr_dma);
  3932. ha->md_tmplt_hdr = NULL;
  3933. }
  3934. }
  3935. }
  3936. }
  3937. int
  3938. qla82xx_beacon_on(struct scsi_qla_host *vha)
  3939. {
  3940. int rval;
  3941. struct qla_hw_data *ha = vha->hw;
  3942. qla82xx_idc_lock(ha);
  3943. rval = qla82xx_mbx_beacon_ctl(vha, 1);
  3944. if (rval) {
  3945. ql_log(ql_log_warn, vha, 0xb050,
  3946. "mbx set led config failed in %s\n", __func__);
  3947. goto exit;
  3948. }
  3949. ha->beacon_blink_led = 1;
  3950. exit:
  3951. qla82xx_idc_unlock(ha);
  3952. return rval;
  3953. }
  3954. int
  3955. qla82xx_beacon_off(struct scsi_qla_host *vha)
  3956. {
  3957. int rval;
  3958. struct qla_hw_data *ha = vha->hw;
  3959. qla82xx_idc_lock(ha);
  3960. rval = qla82xx_mbx_beacon_ctl(vha, 0);
  3961. if (rval) {
  3962. ql_log(ql_log_warn, vha, 0xb051,
  3963. "mbx set led config failed in %s\n", __func__);
  3964. goto exit;
  3965. }
  3966. ha->beacon_blink_led = 0;
  3967. exit:
  3968. qla82xx_idc_unlock(ha);
  3969. return rval;
  3970. }
  3971. void
  3972. qla82xx_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  3973. {
  3974. struct qla_hw_data *ha = vha->hw;
  3975. if (!ha->allow_cna_fw_dump)
  3976. return;
  3977. scsi_block_requests(vha->host);
  3978. ha->flags.isp82xx_no_md_cap = 1;
  3979. qla82xx_idc_lock(ha);
  3980. qla82xx_set_reset_owner(vha);
  3981. qla82xx_idc_unlock(ha);
  3982. qla2x00_wait_for_chip_reset(vha);
  3983. scsi_unblock_requests(vha->host);
  3984. }