PageRenderTime 168ms CodeModel.GetById 40ms RepoModel.GetById 1ms app.codeStats 0ms

/arch/blackfin/mach-bf518/include/mach/defBF51x_base.h

https://bitbucket.org/thekraven/iscream_thunderc-2.6.35
C++ Header | 1730 lines | 1392 code | 201 blank | 137 comment | 0 complexity | 08254aefcebe27b3da872b7248951370 MD5 | raw file
Possible License(s): GPL-2.0, LGPL-2.0, AGPL-1.0
  1. /*
  2. * Copyright 2008 Analog Devices Inc.
  3. *
  4. * Licensed under the ADI BSD license or the GPL-2 (or later)
  5. */
  6. #ifndef _DEF_BF51X_H
  7. #define _DEF_BF51X_H
  8. /* ************************************************************** */
  9. /* SYSTEM & MMR ADDRESS DEFINITIONS COMMON TO ALL ADSP-BF51x */
  10. /* ************************************************************** */
  11. /* Clock and System Control (0xFFC00000 - 0xFFC000FF) */
  12. #define PLL_CTL 0xFFC00000 /* PLL Control Register */
  13. #define PLL_DIV 0xFFC00004 /* PLL Divide Register */
  14. #define VR_CTL 0xFFC00008 /* Voltage Regulator Control Register */
  15. #define PLL_STAT 0xFFC0000C /* PLL Status Register */
  16. #define PLL_LOCKCNT 0xFFC00010 /* PLL Lock Count Register */
  17. #define CHIPID 0xFFC00014 /* Device ID Register */
  18. /* System Interrupt Controller (0xFFC00100 - 0xFFC001FF) */
  19. #define SWRST 0xFFC00100 /* Software Reset Register */
  20. #define SYSCR 0xFFC00104 /* System Configuration Register */
  21. #define SIC_RVECT 0xFFC00108 /* Interrupt Reset Vector Address Register */
  22. #define SIC_IMASK0 0xFFC0010C /* Interrupt Mask Register */
  23. #define SIC_IAR0 0xFFC00110 /* Interrupt Assignment Register 0 */
  24. #define SIC_IAR1 0xFFC00114 /* Interrupt Assignment Register 1 */
  25. #define SIC_IAR2 0xFFC00118 /* Interrupt Assignment Register 2 */
  26. #define SIC_IAR3 0xFFC0011C /* Interrupt Assignment Register 3 */
  27. #define SIC_ISR0 0xFFC00120 /* Interrupt Status Register */
  28. #define SIC_IWR0 0xFFC00124 /* Interrupt Wakeup Register */
  29. /* SIC Additions to ADSP-BF51x (0xFFC0014C - 0xFFC00162) */
  30. #define SIC_IMASK1 0xFFC0014C /* Interrupt Mask register of SIC2 */
  31. #define SIC_IAR4 0xFFC00150 /* Interrupt Assignment register4 */
  32. #define SIC_IAR5 0xFFC00154 /* Interrupt Assignment register5 */
  33. #define SIC_IAR6 0xFFC00158 /* Interrupt Assignment register6 */
  34. #define SIC_IAR7 0xFFC0015C /* Interrupt Assignment register7 */
  35. #define SIC_ISR1 0xFFC00160 /* Interrupt Statur register */
  36. #define SIC_IWR1 0xFFC00164 /* Interrupt Wakeup register */
  37. /* Watchdog Timer (0xFFC00200 - 0xFFC002FF) */
  38. #define WDOG_CTL 0xFFC00200 /* Watchdog Control Register */
  39. #define WDOG_CNT 0xFFC00204 /* Watchdog Count Register */
  40. #define WDOG_STAT 0xFFC00208 /* Watchdog Status Register */
  41. /* Real Time Clock (0xFFC00300 - 0xFFC003FF) */
  42. #define RTC_STAT 0xFFC00300 /* RTC Status Register */
  43. #define RTC_ICTL 0xFFC00304 /* RTC Interrupt Control Register */
  44. #define RTC_ISTAT 0xFFC00308 /* RTC Interrupt Status Register */
  45. #define RTC_SWCNT 0xFFC0030C /* RTC Stopwatch Count Register */
  46. #define RTC_ALARM 0xFFC00310 /* RTC Alarm Time Register */
  47. #define RTC_FAST 0xFFC00314 /* RTC Prescaler Enable Register */
  48. #define RTC_PREN 0xFFC00314 /* RTC Prescaler Enable Alternate Macro */
  49. /* UART0 Controller (0xFFC00400 - 0xFFC004FF) */
  50. #define UART0_THR 0xFFC00400 /* Transmit Holding register */
  51. #define UART0_RBR 0xFFC00400 /* Receive Buffer register */
  52. #define UART0_DLL 0xFFC00400 /* Divisor Latch (Low-Byte) */
  53. #define UART0_IER 0xFFC00404 /* Interrupt Enable Register */
  54. #define UART0_DLH 0xFFC00404 /* Divisor Latch (High-Byte) */
  55. #define UART0_IIR 0xFFC00408 /* Interrupt Identification Register */
  56. #define UART0_LCR 0xFFC0040C /* Line Control Register */
  57. #define UART0_MCR 0xFFC00410 /* Modem Control Register */
  58. #define UART0_LSR 0xFFC00414 /* Line Status Register */
  59. #define UART0_MSR 0xFFC00418 /* Modem Status Register */
  60. #define UART0_SCR 0xFFC0041C /* SCR Scratch Register */
  61. #define UART0_GCTL 0xFFC00424 /* Global Control Register */
  62. /* SPI0 Controller (0xFFC00500 - 0xFFC005FF) */
  63. #define SPI0_REGBASE 0xFFC00500
  64. #define SPI0_CTL 0xFFC00500 /* SPI Control Register */
  65. #define SPI0_FLG 0xFFC00504 /* SPI Flag register */
  66. #define SPI0_STAT 0xFFC00508 /* SPI Status register */
  67. #define SPI0_TDBR 0xFFC0050C /* SPI Transmit Data Buffer Register */
  68. #define SPI0_RDBR 0xFFC00510 /* SPI Receive Data Buffer Register */
  69. #define SPI0_BAUD 0xFFC00514 /* SPI Baud rate Register */
  70. #define SPI0_SHADOW 0xFFC00518 /* SPI_RDBR Shadow Register */
  71. /* SPI1 Controller (0xFFC03400 - 0xFFC034FF) */
  72. #define SPI1_REGBASE 0xFFC03400
  73. #define SPI1_CTL 0xFFC03400 /* SPI Control Register */
  74. #define SPI1_FLG 0xFFC03404 /* SPI Flag register */
  75. #define SPI1_STAT 0xFFC03408 /* SPI Status register */
  76. #define SPI1_TDBR 0xFFC0340C /* SPI Transmit Data Buffer Register */
  77. #define SPI1_RDBR 0xFFC03410 /* SPI Receive Data Buffer Register */
  78. #define SPI1_BAUD 0xFFC03414 /* SPI Baud rate Register */
  79. #define SPI1_SHADOW 0xFFC03418 /* SPI_RDBR Shadow Register */
  80. /* TIMER0-7 Registers (0xFFC00600 - 0xFFC006FF) */
  81. #define TIMER0_CONFIG 0xFFC00600 /* Timer 0 Configuration Register */
  82. #define TIMER0_COUNTER 0xFFC00604 /* Timer 0 Counter Register */
  83. #define TIMER0_PERIOD 0xFFC00608 /* Timer 0 Period Register */
  84. #define TIMER0_WIDTH 0xFFC0060C /* Timer 0 Width Register */
  85. #define TIMER1_CONFIG 0xFFC00610 /* Timer 1 Configuration Register */
  86. #define TIMER1_COUNTER 0xFFC00614 /* Timer 1 Counter Register */
  87. #define TIMER1_PERIOD 0xFFC00618 /* Timer 1 Period Register */
  88. #define TIMER1_WIDTH 0xFFC0061C /* Timer 1 Width Register */
  89. #define TIMER2_CONFIG 0xFFC00620 /* Timer 2 Configuration Register */
  90. #define TIMER2_COUNTER 0xFFC00624 /* Timer 2 Counter Register */
  91. #define TIMER2_PERIOD 0xFFC00628 /* Timer 2 Period Register */
  92. #define TIMER2_WIDTH 0xFFC0062C /* Timer 2 Width Register */
  93. #define TIMER3_CONFIG 0xFFC00630 /* Timer 3 Configuration Register */
  94. #define TIMER3_COUNTER 0xFFC00634 /* Timer 3 Counter Register */
  95. #define TIMER3_PERIOD 0xFFC00638 /* Timer 3 Period Register */
  96. #define TIMER3_WIDTH 0xFFC0063C /* Timer 3 Width Register */
  97. #define TIMER4_CONFIG 0xFFC00640 /* Timer 4 Configuration Register */
  98. #define TIMER4_COUNTER 0xFFC00644 /* Timer 4 Counter Register */
  99. #define TIMER4_PERIOD 0xFFC00648 /* Timer 4 Period Register */
  100. #define TIMER4_WIDTH 0xFFC0064C /* Timer 4 Width Register */
  101. #define TIMER5_CONFIG 0xFFC00650 /* Timer 5 Configuration Register */
  102. #define TIMER5_COUNTER 0xFFC00654 /* Timer 5 Counter Register */
  103. #define TIMER5_PERIOD 0xFFC00658 /* Timer 5 Period Register */
  104. #define TIMER5_WIDTH 0xFFC0065C /* Timer 5 Width Register */
  105. #define TIMER6_CONFIG 0xFFC00660 /* Timer 6 Configuration Register */
  106. #define TIMER6_COUNTER 0xFFC00664 /* Timer 6 Counter Register */
  107. #define TIMER6_PERIOD 0xFFC00668 /* Timer 6 Period Register */
  108. #define TIMER6_WIDTH 0xFFC0066C /* Timer 6 Width Register */
  109. #define TIMER7_CONFIG 0xFFC00670 /* Timer 7 Configuration Register */
  110. #define TIMER7_COUNTER 0xFFC00674 /* Timer 7 Counter Register */
  111. #define TIMER7_PERIOD 0xFFC00678 /* Timer 7 Period Register */
  112. #define TIMER7_WIDTH 0xFFC0067C /* Timer 7 Width Register */
  113. #define TIMER_ENABLE 0xFFC00680 /* Timer Enable Register */
  114. #define TIMER_DISABLE 0xFFC00684 /* Timer Disable Register */
  115. #define TIMER_STATUS 0xFFC00688 /* Timer Status Register */
  116. /* General Purpose I/O Port F (0xFFC00700 - 0xFFC007FF) */
  117. #define PORTFIO 0xFFC00700 /* Port F I/O Pin State Specify Register */
  118. #define PORTFIO_CLEAR 0xFFC00704 /* Port F I/O Peripheral Interrupt Clear Register */
  119. #define PORTFIO_SET 0xFFC00708 /* Port F I/O Peripheral Interrupt Set Register */
  120. #define PORTFIO_TOGGLE 0xFFC0070C /* Port F I/O Pin State Toggle Register */
  121. #define PORTFIO_MASKA 0xFFC00710 /* Port F I/O Mask State Specify Interrupt A Register */
  122. #define PORTFIO_MASKA_CLEAR 0xFFC00714 /* Port F I/O Mask Disable Interrupt A Register */
  123. #define PORTFIO_MASKA_SET 0xFFC00718 /* Port F I/O Mask Enable Interrupt A Register */
  124. #define PORTFIO_MASKA_TOGGLE 0xFFC0071C /* Port F I/O Mask Toggle Enable Interrupt A Register */
  125. #define PORTFIO_MASKB 0xFFC00720 /* Port F I/O Mask State Specify Interrupt B Register */
  126. #define PORTFIO_MASKB_CLEAR 0xFFC00724 /* Port F I/O Mask Disable Interrupt B Register */
  127. #define PORTFIO_MASKB_SET 0xFFC00728 /* Port F I/O Mask Enable Interrupt B Register */
  128. #define PORTFIO_MASKB_TOGGLE 0xFFC0072C /* Port F I/O Mask Toggle Enable Interrupt B Register */
  129. #define PORTFIO_DIR 0xFFC00730 /* Port F I/O Direction Register */
  130. #define PORTFIO_POLAR 0xFFC00734 /* Port F I/O Source Polarity Register */
  131. #define PORTFIO_EDGE 0xFFC00738 /* Port F I/O Source Sensitivity Register */
  132. #define PORTFIO_BOTH 0xFFC0073C /* Port F I/O Set on BOTH Edges Register */
  133. #define PORTFIO_INEN 0xFFC00740 /* Port F I/O Input Enable Register */
  134. /* SPORT0 Controller (0xFFC00800 - 0xFFC008FF) */
  135. #define SPORT0_TCR1 0xFFC00800 /* SPORT0 Transmit Configuration 1 Register */
  136. #define SPORT0_TCR2 0xFFC00804 /* SPORT0 Transmit Configuration 2 Register */
  137. #define SPORT0_TCLKDIV 0xFFC00808 /* SPORT0 Transmit Clock Divider */
  138. #define SPORT0_TFSDIV 0xFFC0080C /* SPORT0 Transmit Frame Sync Divider */
  139. #define SPORT0_TX 0xFFC00810 /* SPORT0 TX Data Register */
  140. #define SPORT0_RX 0xFFC00818 /* SPORT0 RX Data Register */
  141. #define SPORT0_RCR1 0xFFC00820 /* SPORT0 Transmit Configuration 1 Register */
  142. #define SPORT0_RCR2 0xFFC00824 /* SPORT0 Transmit Configuration 2 Register */
  143. #define SPORT0_RCLKDIV 0xFFC00828 /* SPORT0 Receive Clock Divider */
  144. #define SPORT0_RFSDIV 0xFFC0082C /* SPORT0 Receive Frame Sync Divider */
  145. #define SPORT0_STAT 0xFFC00830 /* SPORT0 Status Register */
  146. #define SPORT0_CHNL 0xFFC00834 /* SPORT0 Current Channel Register */
  147. #define SPORT0_MCMC1 0xFFC00838 /* SPORT0 Multi-Channel Configuration Register 1 */
  148. #define SPORT0_MCMC2 0xFFC0083C /* SPORT0 Multi-Channel Configuration Register 2 */
  149. #define SPORT0_MTCS0 0xFFC00840 /* SPORT0 Multi-Channel Transmit Select Register 0 */
  150. #define SPORT0_MTCS1 0xFFC00844 /* SPORT0 Multi-Channel Transmit Select Register 1 */
  151. #define SPORT0_MTCS2 0xFFC00848 /* SPORT0 Multi-Channel Transmit Select Register 2 */
  152. #define SPORT0_MTCS3 0xFFC0084C /* SPORT0 Multi-Channel Transmit Select Register 3 */
  153. #define SPORT0_MRCS0 0xFFC00850 /* SPORT0 Multi-Channel Receive Select Register 0 */
  154. #define SPORT0_MRCS1 0xFFC00854 /* SPORT0 Multi-Channel Receive Select Register 1 */
  155. #define SPORT0_MRCS2 0xFFC00858 /* SPORT0 Multi-Channel Receive Select Register 2 */
  156. #define SPORT0_MRCS3 0xFFC0085C /* SPORT0 Multi-Channel Receive Select Register 3 */
  157. /* SPORT1 Controller (0xFFC00900 - 0xFFC009FF) */
  158. #define SPORT1_TCR1 0xFFC00900 /* SPORT1 Transmit Configuration 1 Register */
  159. #define SPORT1_TCR2 0xFFC00904 /* SPORT1 Transmit Configuration 2 Register */
  160. #define SPORT1_TCLKDIV 0xFFC00908 /* SPORT1 Transmit Clock Divider */
  161. #define SPORT1_TFSDIV 0xFFC0090C /* SPORT1 Transmit Frame Sync Divider */
  162. #define SPORT1_TX 0xFFC00910 /* SPORT1 TX Data Register */
  163. #define SPORT1_RX 0xFFC00918 /* SPORT1 RX Data Register */
  164. #define SPORT1_RCR1 0xFFC00920 /* SPORT1 Transmit Configuration 1 Register */
  165. #define SPORT1_RCR2 0xFFC00924 /* SPORT1 Transmit Configuration 2 Register */
  166. #define SPORT1_RCLKDIV 0xFFC00928 /* SPORT1 Receive Clock Divider */
  167. #define SPORT1_RFSDIV 0xFFC0092C /* SPORT1 Receive Frame Sync Divider */
  168. #define SPORT1_STAT 0xFFC00930 /* SPORT1 Status Register */
  169. #define SPORT1_CHNL 0xFFC00934 /* SPORT1 Current Channel Register */
  170. #define SPORT1_MCMC1 0xFFC00938 /* SPORT1 Multi-Channel Configuration Register 1 */
  171. #define SPORT1_MCMC2 0xFFC0093C /* SPORT1 Multi-Channel Configuration Register 2 */
  172. #define SPORT1_MTCS0 0xFFC00940 /* SPORT1 Multi-Channel Transmit Select Register 0 */
  173. #define SPORT1_MTCS1 0xFFC00944 /* SPORT1 Multi-Channel Transmit Select Register 1 */
  174. #define SPORT1_MTCS2 0xFFC00948 /* SPORT1 Multi-Channel Transmit Select Register 2 */
  175. #define SPORT1_MTCS3 0xFFC0094C /* SPORT1 Multi-Channel Transmit Select Register 3 */
  176. #define SPORT1_MRCS0 0xFFC00950 /* SPORT1 Multi-Channel Receive Select Register 0 */
  177. #define SPORT1_MRCS1 0xFFC00954 /* SPORT1 Multi-Channel Receive Select Register 1 */
  178. #define SPORT1_MRCS2 0xFFC00958 /* SPORT1 Multi-Channel Receive Select Register 2 */
  179. #define SPORT1_MRCS3 0xFFC0095C /* SPORT1 Multi-Channel Receive Select Register 3 */
  180. /* External Bus Interface Unit (0xFFC00A00 - 0xFFC00AFF) */
  181. #define EBIU_AMGCTL 0xFFC00A00 /* Asynchronous Memory Global Control Register */
  182. #define EBIU_AMBCTL0 0xFFC00A04 /* Asynchronous Memory Bank Control Register 0 */
  183. #define EBIU_AMBCTL1 0xFFC00A08 /* Asynchronous Memory Bank Control Register 1 */
  184. #define EBIU_SDGCTL 0xFFC00A10 /* SDRAM Global Control Register */
  185. #define EBIU_SDBCTL 0xFFC00A14 /* SDRAM Bank Control Register */
  186. #define EBIU_SDRRC 0xFFC00A18 /* SDRAM Refresh Rate Control Register */
  187. #define EBIU_SDSTAT 0xFFC00A1C /* SDRAM Status Register */
  188. /* DMA Traffic Control Registers */
  189. #define DMA_TC_PER 0xFFC00B0C /* Traffic Control Periods Register */
  190. #define DMA_TC_CNT 0xFFC00B10 /* Traffic Control Current Counts Register */
  191. /* Alternate deprecated register names (below) provided for backwards code compatibility */
  192. #define DMA_TCPER 0xFFC00B0C /* Traffic Control Periods Register */
  193. #define DMA_TCCNT 0xFFC00B10 /* Traffic Control Current Counts Register */
  194. /* DMA Controller (0xFFC00C00 - 0xFFC00FFF) */
  195. #define DMA0_NEXT_DESC_PTR 0xFFC00C00 /* DMA Channel 0 Next Descriptor Pointer Register */
  196. #define DMA0_START_ADDR 0xFFC00C04 /* DMA Channel 0 Start Address Register */
  197. #define DMA0_CONFIG 0xFFC00C08 /* DMA Channel 0 Configuration Register */
  198. #define DMA0_X_COUNT 0xFFC00C10 /* DMA Channel 0 X Count Register */
  199. #define DMA0_X_MODIFY 0xFFC00C14 /* DMA Channel 0 X Modify Register */
  200. #define DMA0_Y_COUNT 0xFFC00C18 /* DMA Channel 0 Y Count Register */
  201. #define DMA0_Y_MODIFY 0xFFC00C1C /* DMA Channel 0 Y Modify Register */
  202. #define DMA0_CURR_DESC_PTR 0xFFC00C20 /* DMA Channel 0 Current Descriptor Pointer Register */
  203. #define DMA0_CURR_ADDR 0xFFC00C24 /* DMA Channel 0 Current Address Register */
  204. #define DMA0_IRQ_STATUS 0xFFC00C28 /* DMA Channel 0 Interrupt/Status Register */
  205. #define DMA0_PERIPHERAL_MAP 0xFFC00C2C /* DMA Channel 0 Peripheral Map Register */
  206. #define DMA0_CURR_X_COUNT 0xFFC00C30 /* DMA Channel 0 Current X Count Register */
  207. #define DMA0_CURR_Y_COUNT 0xFFC00C38 /* DMA Channel 0 Current Y Count Register */
  208. #define DMA1_NEXT_DESC_PTR 0xFFC00C40 /* DMA Channel 1 Next Descriptor Pointer Register */
  209. #define DMA1_START_ADDR 0xFFC00C44 /* DMA Channel 1 Start Address Register */
  210. #define DMA1_CONFIG 0xFFC00C48 /* DMA Channel 1 Configuration Register */
  211. #define DMA1_X_COUNT 0xFFC00C50 /* DMA Channel 1 X Count Register */
  212. #define DMA1_X_MODIFY 0xFFC00C54 /* DMA Channel 1 X Modify Register */
  213. #define DMA1_Y_COUNT 0xFFC00C58 /* DMA Channel 1 Y Count Register */
  214. #define DMA1_Y_MODIFY 0xFFC00C5C /* DMA Channel 1 Y Modify Register */
  215. #define DMA1_CURR_DESC_PTR 0xFFC00C60 /* DMA Channel 1 Current Descriptor Pointer Register */
  216. #define DMA1_CURR_ADDR 0xFFC00C64 /* DMA Channel 1 Current Address Register */
  217. #define DMA1_IRQ_STATUS 0xFFC00C68 /* DMA Channel 1 Interrupt/Status Register */
  218. #define DMA1_PERIPHERAL_MAP 0xFFC00C6C /* DMA Channel 1 Peripheral Map Register */
  219. #define DMA1_CURR_X_COUNT 0xFFC00C70 /* DMA Channel 1 Current X Count Register */
  220. #define DMA1_CURR_Y_COUNT 0xFFC00C78 /* DMA Channel 1 Current Y Count Register */
  221. #define DMA2_NEXT_DESC_PTR 0xFFC00C80 /* DMA Channel 2 Next Descriptor Pointer Register */
  222. #define DMA2_START_ADDR 0xFFC00C84 /* DMA Channel 2 Start Address Register */
  223. #define DMA2_CONFIG 0xFFC00C88 /* DMA Channel 2 Configuration Register */
  224. #define DMA2_X_COUNT 0xFFC00C90 /* DMA Channel 2 X Count Register */
  225. #define DMA2_X_MODIFY 0xFFC00C94 /* DMA Channel 2 X Modify Register */
  226. #define DMA2_Y_COUNT 0xFFC00C98 /* DMA Channel 2 Y Count Register */
  227. #define DMA2_Y_MODIFY 0xFFC00C9C /* DMA Channel 2 Y Modify Register */
  228. #define DMA2_CURR_DESC_PTR 0xFFC00CA0 /* DMA Channel 2 Current Descriptor Pointer Register */
  229. #define DMA2_CURR_ADDR 0xFFC00CA4 /* DMA Channel 2 Current Address Register */
  230. #define DMA2_IRQ_STATUS 0xFFC00CA8 /* DMA Channel 2 Interrupt/Status Register */
  231. #define DMA2_PERIPHERAL_MAP 0xFFC00CAC /* DMA Channel 2 Peripheral Map Register */
  232. #define DMA2_CURR_X_COUNT 0xFFC00CB0 /* DMA Channel 2 Current X Count Register */
  233. #define DMA2_CURR_Y_COUNT 0xFFC00CB8 /* DMA Channel 2 Current Y Count Register */
  234. #define DMA3_NEXT_DESC_PTR 0xFFC00CC0 /* DMA Channel 3 Next Descriptor Pointer Register */
  235. #define DMA3_START_ADDR 0xFFC00CC4 /* DMA Channel 3 Start Address Register */
  236. #define DMA3_CONFIG 0xFFC00CC8 /* DMA Channel 3 Configuration Register */
  237. #define DMA3_X_COUNT 0xFFC00CD0 /* DMA Channel 3 X Count Register */
  238. #define DMA3_X_MODIFY 0xFFC00CD4 /* DMA Channel 3 X Modify Register */
  239. #define DMA3_Y_COUNT 0xFFC00CD8 /* DMA Channel 3 Y Count Register */
  240. #define DMA3_Y_MODIFY 0xFFC00CDC /* DMA Channel 3 Y Modify Register */
  241. #define DMA3_CURR_DESC_PTR 0xFFC00CE0 /* DMA Channel 3 Current Descriptor Pointer Register */
  242. #define DMA3_CURR_ADDR 0xFFC00CE4 /* DMA Channel 3 Current Address Register */
  243. #define DMA3_IRQ_STATUS 0xFFC00CE8 /* DMA Channel 3 Interrupt/Status Register */
  244. #define DMA3_PERIPHERAL_MAP 0xFFC00CEC /* DMA Channel 3 Peripheral Map Register */
  245. #define DMA3_CURR_X_COUNT 0xFFC00CF0 /* DMA Channel 3 Current X Count Register */
  246. #define DMA3_CURR_Y_COUNT 0xFFC00CF8 /* DMA Channel 3 Current Y Count Register */
  247. #define DMA4_NEXT_DESC_PTR 0xFFC00D00 /* DMA Channel 4 Next Descriptor Pointer Register */
  248. #define DMA4_START_ADDR 0xFFC00D04 /* DMA Channel 4 Start Address Register */
  249. #define DMA4_CONFIG 0xFFC00D08 /* DMA Channel 4 Configuration Register */
  250. #define DMA4_X_COUNT 0xFFC00D10 /* DMA Channel 4 X Count Register */
  251. #define DMA4_X_MODIFY 0xFFC00D14 /* DMA Channel 4 X Modify Register */
  252. #define DMA4_Y_COUNT 0xFFC00D18 /* DMA Channel 4 Y Count Register */
  253. #define DMA4_Y_MODIFY 0xFFC00D1C /* DMA Channel 4 Y Modify Register */
  254. #define DMA4_CURR_DESC_PTR 0xFFC00D20 /* DMA Channel 4 Current Descriptor Pointer Register */
  255. #define DMA4_CURR_ADDR 0xFFC00D24 /* DMA Channel 4 Current Address Register */
  256. #define DMA4_IRQ_STATUS 0xFFC00D28 /* DMA Channel 4 Interrupt/Status Register */
  257. #define DMA4_PERIPHERAL_MAP 0xFFC00D2C /* DMA Channel 4 Peripheral Map Register */
  258. #define DMA4_CURR_X_COUNT 0xFFC00D30 /* DMA Channel 4 Current X Count Register */
  259. #define DMA4_CURR_Y_COUNT 0xFFC00D38 /* DMA Channel 4 Current Y Count Register */
  260. #define DMA5_NEXT_DESC_PTR 0xFFC00D40 /* DMA Channel 5 Next Descriptor Pointer Register */
  261. #define DMA5_START_ADDR 0xFFC00D44 /* DMA Channel 5 Start Address Register */
  262. #define DMA5_CONFIG 0xFFC00D48 /* DMA Channel 5 Configuration Register */
  263. #define DMA5_X_COUNT 0xFFC00D50 /* DMA Channel 5 X Count Register */
  264. #define DMA5_X_MODIFY 0xFFC00D54 /* DMA Channel 5 X Modify Register */
  265. #define DMA5_Y_COUNT 0xFFC00D58 /* DMA Channel 5 Y Count Register */
  266. #define DMA5_Y_MODIFY 0xFFC00D5C /* DMA Channel 5 Y Modify Register */
  267. #define DMA5_CURR_DESC_PTR 0xFFC00D60 /* DMA Channel 5 Current Descriptor Pointer Register */
  268. #define DMA5_CURR_ADDR 0xFFC00D64 /* DMA Channel 5 Current Address Register */
  269. #define DMA5_IRQ_STATUS 0xFFC00D68 /* DMA Channel 5 Interrupt/Status Register */
  270. #define DMA5_PERIPHERAL_MAP 0xFFC00D6C /* DMA Channel 5 Peripheral Map Register */
  271. #define DMA5_CURR_X_COUNT 0xFFC00D70 /* DMA Channel 5 Current X Count Register */
  272. #define DMA5_CURR_Y_COUNT 0xFFC00D78 /* DMA Channel 5 Current Y Count Register */
  273. #define DMA6_NEXT_DESC_PTR 0xFFC00D80 /* DMA Channel 6 Next Descriptor Pointer Register */
  274. #define DMA6_START_ADDR 0xFFC00D84 /* DMA Channel 6 Start Address Register */
  275. #define DMA6_CONFIG 0xFFC00D88 /* DMA Channel 6 Configuration Register */
  276. #define DMA6_X_COUNT 0xFFC00D90 /* DMA Channel 6 X Count Register */
  277. #define DMA6_X_MODIFY 0xFFC00D94 /* DMA Channel 6 X Modify Register */
  278. #define DMA6_Y_COUNT 0xFFC00D98 /* DMA Channel 6 Y Count Register */
  279. #define DMA6_Y_MODIFY 0xFFC00D9C /* DMA Channel 6 Y Modify Register */
  280. #define DMA6_CURR_DESC_PTR 0xFFC00DA0 /* DMA Channel 6 Current Descriptor Pointer Register */
  281. #define DMA6_CURR_ADDR 0xFFC00DA4 /* DMA Channel 6 Current Address Register */
  282. #define DMA6_IRQ_STATUS 0xFFC00DA8 /* DMA Channel 6 Interrupt/Status Register */
  283. #define DMA6_PERIPHERAL_MAP 0xFFC00DAC /* DMA Channel 6 Peripheral Map Register */
  284. #define DMA6_CURR_X_COUNT 0xFFC00DB0 /* DMA Channel 6 Current X Count Register */
  285. #define DMA6_CURR_Y_COUNT 0xFFC00DB8 /* DMA Channel 6 Current Y Count Register */
  286. #define DMA7_NEXT_DESC_PTR 0xFFC00DC0 /* DMA Channel 7 Next Descriptor Pointer Register */
  287. #define DMA7_START_ADDR 0xFFC00DC4 /* DMA Channel 7 Start Address Register */
  288. #define DMA7_CONFIG 0xFFC00DC8 /* DMA Channel 7 Configuration Register */
  289. #define DMA7_X_COUNT 0xFFC00DD0 /* DMA Channel 7 X Count Register */
  290. #define DMA7_X_MODIFY 0xFFC00DD4 /* DMA Channel 7 X Modify Register */
  291. #define DMA7_Y_COUNT 0xFFC00DD8 /* DMA Channel 7 Y Count Register */
  292. #define DMA7_Y_MODIFY 0xFFC00DDC /* DMA Channel 7 Y Modify Register */
  293. #define DMA7_CURR_DESC_PTR 0xFFC00DE0 /* DMA Channel 7 Current Descriptor Pointer Register */
  294. #define DMA7_CURR_ADDR 0xFFC00DE4 /* DMA Channel 7 Current Address Register */
  295. #define DMA7_IRQ_STATUS 0xFFC00DE8 /* DMA Channel 7 Interrupt/Status Register */
  296. #define DMA7_PERIPHERAL_MAP 0xFFC00DEC /* DMA Channel 7 Peripheral Map Register */
  297. #define DMA7_CURR_X_COUNT 0xFFC00DF0 /* DMA Channel 7 Current X Count Register */
  298. #define DMA7_CURR_Y_COUNT 0xFFC00DF8 /* DMA Channel 7 Current Y Count Register */
  299. #define DMA8_NEXT_DESC_PTR 0xFFC00E00 /* DMA Channel 8 Next Descriptor Pointer Register */
  300. #define DMA8_START_ADDR 0xFFC00E04 /* DMA Channel 8 Start Address Register */
  301. #define DMA8_CONFIG 0xFFC00E08 /* DMA Channel 8 Configuration Register */
  302. #define DMA8_X_COUNT 0xFFC00E10 /* DMA Channel 8 X Count Register */
  303. #define DMA8_X_MODIFY 0xFFC00E14 /* DMA Channel 8 X Modify Register */
  304. #define DMA8_Y_COUNT 0xFFC00E18 /* DMA Channel 8 Y Count Register */
  305. #define DMA8_Y_MODIFY 0xFFC00E1C /* DMA Channel 8 Y Modify Register */
  306. #define DMA8_CURR_DESC_PTR 0xFFC00E20 /* DMA Channel 8 Current Descriptor Pointer Register */
  307. #define DMA8_CURR_ADDR 0xFFC00E24 /* DMA Channel 8 Current Address Register */
  308. #define DMA8_IRQ_STATUS 0xFFC00E28 /* DMA Channel 8 Interrupt/Status Register */
  309. #define DMA8_PERIPHERAL_MAP 0xFFC00E2C /* DMA Channel 8 Peripheral Map Register */
  310. #define DMA8_CURR_X_COUNT 0xFFC00E30 /* DMA Channel 8 Current X Count Register */
  311. #define DMA8_CURR_Y_COUNT 0xFFC00E38 /* DMA Channel 8 Current Y Count Register */
  312. #define DMA9_NEXT_DESC_PTR 0xFFC00E40 /* DMA Channel 9 Next Descriptor Pointer Register */
  313. #define DMA9_START_ADDR 0xFFC00E44 /* DMA Channel 9 Start Address Register */
  314. #define DMA9_CONFIG 0xFFC00E48 /* DMA Channel 9 Configuration Register */
  315. #define DMA9_X_COUNT 0xFFC00E50 /* DMA Channel 9 X Count Register */
  316. #define DMA9_X_MODIFY 0xFFC00E54 /* DMA Channel 9 X Modify Register */
  317. #define DMA9_Y_COUNT 0xFFC00E58 /* DMA Channel 9 Y Count Register */
  318. #define DMA9_Y_MODIFY 0xFFC00E5C /* DMA Channel 9 Y Modify Register */
  319. #define DMA9_CURR_DESC_PTR 0xFFC00E60 /* DMA Channel 9 Current Descriptor Pointer Register */
  320. #define DMA9_CURR_ADDR 0xFFC00E64 /* DMA Channel 9 Current Address Register */
  321. #define DMA9_IRQ_STATUS 0xFFC00E68 /* DMA Channel 9 Interrupt/Status Register */
  322. #define DMA9_PERIPHERAL_MAP 0xFFC00E6C /* DMA Channel 9 Peripheral Map Register */
  323. #define DMA9_CURR_X_COUNT 0xFFC00E70 /* DMA Channel 9 Current X Count Register */
  324. #define DMA9_CURR_Y_COUNT 0xFFC00E78 /* DMA Channel 9 Current Y Count Register */
  325. #define DMA10_NEXT_DESC_PTR 0xFFC00E80 /* DMA Channel 10 Next Descriptor Pointer Register */
  326. #define DMA10_START_ADDR 0xFFC00E84 /* DMA Channel 10 Start Address Register */
  327. #define DMA10_CONFIG 0xFFC00E88 /* DMA Channel 10 Configuration Register */
  328. #define DMA10_X_COUNT 0xFFC00E90 /* DMA Channel 10 X Count Register */
  329. #define DMA10_X_MODIFY 0xFFC00E94 /* DMA Channel 10 X Modify Register */
  330. #define DMA10_Y_COUNT 0xFFC00E98 /* DMA Channel 10 Y Count Register */
  331. #define DMA10_Y_MODIFY 0xFFC00E9C /* DMA Channel 10 Y Modify Register */
  332. #define DMA10_CURR_DESC_PTR 0xFFC00EA0 /* DMA Channel 10 Current Descriptor Pointer Register */
  333. #define DMA10_CURR_ADDR 0xFFC00EA4 /* DMA Channel 10 Current Address Register */
  334. #define DMA10_IRQ_STATUS 0xFFC00EA8 /* DMA Channel 10 Interrupt/Status Register */
  335. #define DMA10_PERIPHERAL_MAP 0xFFC00EAC /* DMA Channel 10 Peripheral Map Register */
  336. #define DMA10_CURR_X_COUNT 0xFFC00EB0 /* DMA Channel 10 Current X Count Register */
  337. #define DMA10_CURR_Y_COUNT 0xFFC00EB8 /* DMA Channel 10 Current Y Count Register */
  338. #define DMA11_NEXT_DESC_PTR 0xFFC00EC0 /* DMA Channel 11 Next Descriptor Pointer Register */
  339. #define DMA11_START_ADDR 0xFFC00EC4 /* DMA Channel 11 Start Address Register */
  340. #define DMA11_CONFIG 0xFFC00EC8 /* DMA Channel 11 Configuration Register */
  341. #define DMA11_X_COUNT 0xFFC00ED0 /* DMA Channel 11 X Count Register */
  342. #define DMA11_X_MODIFY 0xFFC00ED4 /* DMA Channel 11 X Modify Register */
  343. #define DMA11_Y_COUNT 0xFFC00ED8 /* DMA Channel 11 Y Count Register */
  344. #define DMA11_Y_MODIFY 0xFFC00EDC /* DMA Channel 11 Y Modify Register */
  345. #define DMA11_CURR_DESC_PTR 0xFFC00EE0 /* DMA Channel 11 Current Descriptor Pointer Register */
  346. #define DMA11_CURR_ADDR 0xFFC00EE4 /* DMA Channel 11 Current Address Register */
  347. #define DMA11_IRQ_STATUS 0xFFC00EE8 /* DMA Channel 11 Interrupt/Status Register */
  348. #define DMA11_PERIPHERAL_MAP 0xFFC00EEC /* DMA Channel 11 Peripheral Map Register */
  349. #define DMA11_CURR_X_COUNT 0xFFC00EF0 /* DMA Channel 11 Current X Count Register */
  350. #define DMA11_CURR_Y_COUNT 0xFFC00EF8 /* DMA Channel 11 Current Y Count Register */
  351. #define MDMA_D0_NEXT_DESC_PTR 0xFFC00F00 /* MemDMA Stream 0 Destination Next Descriptor Pointer Register */
  352. #define MDMA_D0_START_ADDR 0xFFC00F04 /* MemDMA Stream 0 Destination Start Address Register */
  353. #define MDMA_D0_CONFIG 0xFFC00F08 /* MemDMA Stream 0 Destination Configuration Register */
  354. #define MDMA_D0_X_COUNT 0xFFC00F10 /* MemDMA Stream 0 Destination X Count Register */
  355. #define MDMA_D0_X_MODIFY 0xFFC00F14 /* MemDMA Stream 0 Destination X Modify Register */
  356. #define MDMA_D0_Y_COUNT 0xFFC00F18 /* MemDMA Stream 0 Destination Y Count Register */
  357. #define MDMA_D0_Y_MODIFY 0xFFC00F1C /* MemDMA Stream 0 Destination Y Modify Register */
  358. #define MDMA_D0_CURR_DESC_PTR 0xFFC00F20 /* MemDMA Stream 0 Destination Current Descriptor Pointer Register */
  359. #define MDMA_D0_CURR_ADDR 0xFFC00F24 /* MemDMA Stream 0 Destination Current Address Register */
  360. #define MDMA_D0_IRQ_STATUS 0xFFC00F28 /* MemDMA Stream 0 Destination Interrupt/Status Register */
  361. #define MDMA_D0_PERIPHERAL_MAP 0xFFC00F2C /* MemDMA Stream 0 Destination Peripheral Map Register */
  362. #define MDMA_D0_CURR_X_COUNT 0xFFC00F30 /* MemDMA Stream 0 Destination Current X Count Register */
  363. #define MDMA_D0_CURR_Y_COUNT 0xFFC00F38 /* MemDMA Stream 0 Destination Current Y Count Register */
  364. #define MDMA_S0_NEXT_DESC_PTR 0xFFC00F40 /* MemDMA Stream 0 Source Next Descriptor Pointer Register */
  365. #define MDMA_S0_START_ADDR 0xFFC00F44 /* MemDMA Stream 0 Source Start Address Register */
  366. #define MDMA_S0_CONFIG 0xFFC00F48 /* MemDMA Stream 0 Source Configuration Register */
  367. #define MDMA_S0_X_COUNT 0xFFC00F50 /* MemDMA Stream 0 Source X Count Register */
  368. #define MDMA_S0_X_MODIFY 0xFFC00F54 /* MemDMA Stream 0 Source X Modify Register */
  369. #define MDMA_S0_Y_COUNT 0xFFC00F58 /* MemDMA Stream 0 Source Y Count Register */
  370. #define MDMA_S0_Y_MODIFY 0xFFC00F5C /* MemDMA Stream 0 Source Y Modify Register */
  371. #define MDMA_S0_CURR_DESC_PTR 0xFFC00F60 /* MemDMA Stream 0 Source Current Descriptor Pointer Register */
  372. #define MDMA_S0_CURR_ADDR 0xFFC00F64 /* MemDMA Stream 0 Source Current Address Register */
  373. #define MDMA_S0_IRQ_STATUS 0xFFC00F68 /* MemDMA Stream 0 Source Interrupt/Status Register */
  374. #define MDMA_S0_PERIPHERAL_MAP 0xFFC00F6C /* MemDMA Stream 0 Source Peripheral Map Register */
  375. #define MDMA_S0_CURR_X_COUNT 0xFFC00F70 /* MemDMA Stream 0 Source Current X Count Register */
  376. #define MDMA_S0_CURR_Y_COUNT 0xFFC00F78 /* MemDMA Stream 0 Source Current Y Count Register */
  377. #define MDMA_D1_NEXT_DESC_PTR 0xFFC00F80 /* MemDMA Stream 1 Destination Next Descriptor Pointer Register */
  378. #define MDMA_D1_START_ADDR 0xFFC00F84 /* MemDMA Stream 1 Destination Start Address Register */
  379. #define MDMA_D1_CONFIG 0xFFC00F88 /* MemDMA Stream 1 Destination Configuration Register */
  380. #define MDMA_D1_X_COUNT 0xFFC00F90 /* MemDMA Stream 1 Destination X Count Register */
  381. #define MDMA_D1_X_MODIFY 0xFFC00F94 /* MemDMA Stream 1 Destination X Modify Register */
  382. #define MDMA_D1_Y_COUNT 0xFFC00F98 /* MemDMA Stream 1 Destination Y Count Register */
  383. #define MDMA_D1_Y_MODIFY 0xFFC00F9C /* MemDMA Stream 1 Destination Y Modify Register */
  384. #define MDMA_D1_CURR_DESC_PTR 0xFFC00FA0 /* MemDMA Stream 1 Destination Current Descriptor Pointer Register */
  385. #define MDMA_D1_CURR_ADDR 0xFFC00FA4 /* MemDMA Stream 1 Destination Current Address Register */
  386. #define MDMA_D1_IRQ_STATUS 0xFFC00FA8 /* MemDMA Stream 1 Destination Interrupt/Status Register */
  387. #define MDMA_D1_PERIPHERAL_MAP 0xFFC00FAC /* MemDMA Stream 1 Destination Peripheral Map Register */
  388. #define MDMA_D1_CURR_X_COUNT 0xFFC00FB0 /* MemDMA Stream 1 Destination Current X Count Register */
  389. #define MDMA_D1_CURR_Y_COUNT 0xFFC00FB8 /* MemDMA Stream 1 Destination Current Y Count Register */
  390. #define MDMA_S1_NEXT_DESC_PTR 0xFFC00FC0 /* MemDMA Stream 1 Source Next Descriptor Pointer Register */
  391. #define MDMA_S1_START_ADDR 0xFFC00FC4 /* MemDMA Stream 1 Source Start Address Register */
  392. #define MDMA_S1_CONFIG 0xFFC00FC8 /* MemDMA Stream 1 Source Configuration Register */
  393. #define MDMA_S1_X_COUNT 0xFFC00FD0 /* MemDMA Stream 1 Source X Count Register */
  394. #define MDMA_S1_X_MODIFY 0xFFC00FD4 /* MemDMA Stream 1 Source X Modify Register */
  395. #define MDMA_S1_Y_COUNT 0xFFC00FD8 /* MemDMA Stream 1 Source Y Count Register */
  396. #define MDMA_S1_Y_MODIFY 0xFFC00FDC /* MemDMA Stream 1 Source Y Modify Register */
  397. #define MDMA_S1_CURR_DESC_PTR 0xFFC00FE0 /* MemDMA Stream 1 Source Current Descriptor Pointer Register */
  398. #define MDMA_S1_CURR_ADDR 0xFFC00FE4 /* MemDMA Stream 1 Source Current Address Register */
  399. #define MDMA_S1_IRQ_STATUS 0xFFC00FE8 /* MemDMA Stream 1 Source Interrupt/Status Register */
  400. #define MDMA_S1_PERIPHERAL_MAP 0xFFC00FEC /* MemDMA Stream 1 Source Peripheral Map Register */
  401. #define MDMA_S1_CURR_X_COUNT 0xFFC00FF0 /* MemDMA Stream 1 Source Current X Count Register */
  402. #define MDMA_S1_CURR_Y_COUNT 0xFFC00FF8 /* MemDMA Stream 1 Source Current Y Count Register */
  403. /* Parallel Peripheral Interface (0xFFC01000 - 0xFFC010FF) */
  404. #define PPI_CONTROL 0xFFC01000 /* PPI Control Register */
  405. #define PPI_STATUS 0xFFC01004 /* PPI Status Register */
  406. #define PPI_COUNT 0xFFC01008 /* PPI Transfer Count Register */
  407. #define PPI_DELAY 0xFFC0100C /* PPI Delay Count Register */
  408. #define PPI_FRAME 0xFFC01010 /* PPI Frame Length Register */
  409. /* Two-Wire Interface (0xFFC01400 - 0xFFC014FF) */
  410. #define TWI0_REGBASE 0xFFC01400
  411. #define TWI_CLKDIV 0xFFC01400 /* Serial Clock Divider Register */
  412. #define TWI_CONTROL 0xFFC01404 /* TWI Control Register */
  413. #define TWI_SLAVE_CTL 0xFFC01408 /* Slave Mode Control Register */
  414. #define TWI_SLAVE_STAT 0xFFC0140C /* Slave Mode Status Register */
  415. #define TWI_SLAVE_ADDR 0xFFC01410 /* Slave Mode Address Register */
  416. #define TWI_MASTER_CTL 0xFFC01414 /* Master Mode Control Register */
  417. #define TWI_MASTER_STAT 0xFFC01418 /* Master Mode Status Register */
  418. #define TWI_MASTER_ADDR 0xFFC0141C /* Master Mode Address Register */
  419. #define TWI_INT_STAT 0xFFC01420 /* TWI Interrupt Status Register */
  420. #define TWI_INT_MASK 0xFFC01424 /* TWI Master Interrupt Mask Register */
  421. #define TWI_FIFO_CTL 0xFFC01428 /* FIFO Control Register */
  422. #define TWI_FIFO_STAT 0xFFC0142C /* FIFO Status Register */
  423. #define TWI_XMT_DATA8 0xFFC01480 /* FIFO Transmit Data Single Byte Register */
  424. #define TWI_XMT_DATA16 0xFFC01484 /* FIFO Transmit Data Double Byte Register */
  425. #define TWI_RCV_DATA8 0xFFC01488 /* FIFO Receive Data Single Byte Register */
  426. #define TWI_RCV_DATA16 0xFFC0148C /* FIFO Receive Data Double Byte Register */
  427. /* General Purpose I/O Port G (0xFFC01500 - 0xFFC015FF) */
  428. #define PORTGIO 0xFFC01500 /* Port G I/O Pin State Specify Register */
  429. #define PORTGIO_CLEAR 0xFFC01504 /* Port G I/O Peripheral Interrupt Clear Register */
  430. #define PORTGIO_SET 0xFFC01508 /* Port G I/O Peripheral Interrupt Set Register */
  431. #define PORTGIO_TOGGLE 0xFFC0150C /* Port G I/O Pin State Toggle Register */
  432. #define PORTGIO_MASKA 0xFFC01510 /* Port G I/O Mask State Specify Interrupt A Register */
  433. #define PORTGIO_MASKA_CLEAR 0xFFC01514 /* Port G I/O Mask Disable Interrupt A Register */
  434. #define PORTGIO_MASKA_SET 0xFFC01518 /* Port G I/O Mask Enable Interrupt A Register */
  435. #define PORTGIO_MASKA_TOGGLE 0xFFC0151C /* Port G I/O Mask Toggle Enable Interrupt A Register */
  436. #define PORTGIO_MASKB 0xFFC01520 /* Port G I/O Mask State Specify Interrupt B Register */
  437. #define PORTGIO_MASKB_CLEAR 0xFFC01524 /* Port G I/O Mask Disable Interrupt B Register */
  438. #define PORTGIO_MASKB_SET 0xFFC01528 /* Port G I/O Mask Enable Interrupt B Register */
  439. #define PORTGIO_MASKB_TOGGLE 0xFFC0152C /* Port G I/O Mask Toggle Enable Interrupt B Register */
  440. #define PORTGIO_DIR 0xFFC01530 /* Port G I/O Direction Register */
  441. #define PORTGIO_POLAR 0xFFC01534 /* Port G I/O Source Polarity Register */
  442. #define PORTGIO_EDGE 0xFFC01538 /* Port G I/O Source Sensitivity Register */
  443. #define PORTGIO_BOTH 0xFFC0153C /* Port G I/O Set on BOTH Edges Register */
  444. #define PORTGIO_INEN 0xFFC01540 /* Port G I/O Input Enable Register */
  445. /* General Purpose I/O Port H (0xFFC01700 - 0xFFC017FF) */
  446. #define PORTHIO 0xFFC01700 /* Port H I/O Pin State Specify Register */
  447. #define PORTHIO_CLEAR 0xFFC01704 /* Port H I/O Peripheral Interrupt Clear Register */
  448. #define PORTHIO_SET 0xFFC01708 /* Port H I/O Peripheral Interrupt Set Register */
  449. #define PORTHIO_TOGGLE 0xFFC0170C /* Port H I/O Pin State Toggle Register */
  450. #define PORTHIO_MASKA 0xFFC01710 /* Port H I/O Mask State Specify Interrupt A Register */
  451. #define PORTHIO_MASKA_CLEAR 0xFFC01714 /* Port H I/O Mask Disable Interrupt A Register */
  452. #define PORTHIO_MASKA_SET 0xFFC01718 /* Port H I/O Mask Enable Interrupt A Register */
  453. #define PORTHIO_MASKA_TOGGLE 0xFFC0171C /* Port H I/O Mask Toggle Enable Interrupt A Register */
  454. #define PORTHIO_MASKB 0xFFC01720 /* Port H I/O Mask State Specify Interrupt B Register */
  455. #define PORTHIO_MASKB_CLEAR 0xFFC01724 /* Port H I/O Mask Disable Interrupt B Register */
  456. #define PORTHIO_MASKB_SET 0xFFC01728 /* Port H I/O Mask Enable Interrupt B Register */
  457. #define PORTHIO_MASKB_TOGGLE 0xFFC0172C /* Port H I/O Mask Toggle Enable Interrupt B Register */
  458. #define PORTHIO_DIR 0xFFC01730 /* Port H I/O Direction Register */
  459. #define PORTHIO_POLAR 0xFFC01734 /* Port H I/O Source Polarity Register */
  460. #define PORTHIO_EDGE 0xFFC01738 /* Port H I/O Source Sensitivity Register */
  461. #define PORTHIO_BOTH 0xFFC0173C /* Port H I/O Set on BOTH Edges Register */
  462. #define PORTHIO_INEN 0xFFC01740 /* Port H I/O Input Enable Register */
  463. /* UART1 Controller (0xFFC02000 - 0xFFC020FF) */
  464. #define UART1_THR 0xFFC02000 /* Transmit Holding register */
  465. #define UART1_RBR 0xFFC02000 /* Receive Buffer register */
  466. #define UART1_DLL 0xFFC02000 /* Divisor Latch (Low-Byte) */
  467. #define UART1_IER 0xFFC02004 /* Interrupt Enable Register */
  468. #define UART1_DLH 0xFFC02004 /* Divisor Latch (High-Byte) */
  469. #define UART1_IIR 0xFFC02008 /* Interrupt Identification Register */
  470. #define UART1_LCR 0xFFC0200C /* Line Control Register */
  471. #define UART1_MCR 0xFFC02010 /* Modem Control Register */
  472. #define UART1_LSR 0xFFC02014 /* Line Status Register */
  473. #define UART1_MSR 0xFFC02018 /* Modem Status Register */
  474. #define UART1_SCR 0xFFC0201C /* SCR Scratch Register */
  475. #define UART1_GCTL 0xFFC02024 /* Global Control Register */
  476. /* Pin Control Registers (0xFFC03200 - 0xFFC032FF) */
  477. #define PORTF_FER 0xFFC03200 /* Port F Function Enable Register (Alternate/Flag*) */
  478. #define PORTG_FER 0xFFC03204 /* Port G Function Enable Register (Alternate/Flag*) */
  479. #define PORTH_FER 0xFFC03208 /* Port H Function Enable Register (Alternate/Flag*) */
  480. #define BFIN_PORT_MUX 0xFFC0320C /* Port Multiplexer Control Register */
  481. /* Handshake MDMA Registers (0xFFC03300 - 0xFFC033FF) */
  482. #define HMDMA0_CONTROL 0xFFC03300 /* Handshake MDMA0 Control Register */
  483. #define HMDMA0_ECINIT 0xFFC03304 /* HMDMA0 Initial Edge Count Register */
  484. #define HMDMA0_BCINIT 0xFFC03308 /* HMDMA0 Initial Block Count Register */
  485. #define HMDMA0_ECURGENT 0xFFC0330C /* HMDMA0 Urgent Edge Count Threshold Register */
  486. #define HMDMA0_ECOVERFLOW 0xFFC03310 /* HMDMA0 Edge Count Overflow Interrupt Register */
  487. #define HMDMA0_ECOUNT 0xFFC03314 /* HMDMA0 Current Edge Count Register */
  488. #define HMDMA0_BCOUNT 0xFFC03318 /* HMDMA0 Current Block Count Register */
  489. #define HMDMA1_CONTROL 0xFFC03340 /* Handshake MDMA1 Control Register */
  490. #define HMDMA1_ECINIT 0xFFC03344 /* HMDMA1 Initial Edge Count Register */
  491. #define HMDMA1_BCINIT 0xFFC03348 /* HMDMA1 Initial Block Count Register */
  492. #define HMDMA1_ECURGENT 0xFFC0334C /* HMDMA1 Urgent Edge Count Threshold Register */
  493. #define HMDMA1_ECOVERFLOW 0xFFC03350 /* HMDMA1 Edge Count Overflow Interrupt Register */
  494. #define HMDMA1_ECOUNT 0xFFC03354 /* HMDMA1 Current Edge Count Register */
  495. #define HMDMA1_BCOUNT 0xFFC03358 /* HMDMA1 Current Block Count Register */
  496. /* GPIO PIN mux (0xFFC03210 - OxFFC03288) */
  497. #define PORTF_MUX 0xFFC03210 /* Port F mux control */
  498. #define PORTG_MUX 0xFFC03214 /* Port G mux control */
  499. #define PORTH_MUX 0xFFC03218 /* Port H mux control */
  500. #define PORTF_DRIVE 0xFFC03220 /* Port F drive strength control */
  501. #define PORTG_DRIVE 0xFFC03224 /* Port G drive strength control */
  502. #define PORTH_DRIVE 0xFFC03228 /* Port H drive strength control */
  503. #define PORTF_SLEW 0xFFC03230 /* Port F slew control */
  504. #define PORTG_SLEW 0xFFC03234 /* Port G slew control */
  505. #define PORTH_SLEW 0xFFC03238 /* Port H slew control */
  506. #define PORTF_HYSTERISIS 0xFFC03240 /* Port F Schmitt trigger control */
  507. #define PORTG_HYSTERISIS 0xFFC03244 /* Port G Schmitt trigger control */
  508. #define PORTH_HYSTERISIS 0xFFC03248 /* Port H Schmitt trigger control */
  509. #define MISCPORT_DRIVE 0xFFC03280 /* Misc Port drive strength control */
  510. #define MISCPORT_SLEW 0xFFC03284 /* Misc Port slew control */
  511. #define MISCPORT_HYSTERISIS 0xFFC03288 /* Misc Port Schmitt trigger control */
  512. /***********************************************************************************
  513. ** System MMR Register Bits And Macros
  514. **
  515. ** Disclaimer: All macros are intended to make C and Assembly code more readable.
  516. ** Use these macros carefully, as any that do left shifts for field
  517. ** depositing will result in the lower order bits being destroyed. Any
  518. ** macro that shifts left to properly position the bit-field should be
  519. ** used as part of an OR to initialize a register and NOT as a dynamic
  520. ** modifier UNLESS the lower order bits are saved and ORed back in when
  521. ** the macro is used.
  522. *************************************************************************************/
  523. /* CHIPID Masks */
  524. #define CHIPID_VERSION 0xF0000000
  525. #define CHIPID_FAMILY 0x0FFFF000
  526. #define CHIPID_MANUFACTURE 0x00000FFE
  527. /* SWRST Masks */
  528. #define SYSTEM_RESET 0x0007 /* Initiates A System Software Reset */
  529. #define DOUBLE_FAULT 0x0008 /* Core Double Fault Causes Reset */
  530. #define RESET_DOUBLE 0x2000 /* SW Reset Generated By Core Double-Fault */
  531. #define RESET_WDOG 0x4000 /* SW Reset Generated By Watchdog Timer */
  532. #define RESET_SOFTWARE 0x8000 /* SW Reset Occurred Since Last Read Of SWRST */
  533. /* SYSCR Masks */
  534. #define BMODE 0x0007 /* Boot Mode - Latched During HW Reset From Mode Pins */
  535. #define NOBOOT 0x0010 /* Execute From L1 or ASYNC Bank 0 When BMODE = 0 */
  536. /* ************* SYSTEM INTERRUPT CONTROLLER MASKS *************************************/
  537. /* Peripheral Masks For SIC_ISR, SIC_IWR, SIC_IMASK */
  538. #if 0
  539. #define IRQ_PLL_WAKEUP 0x00000001 /* PLL Wakeup Interrupt */
  540. #define IRQ_ERROR1 0x00000002 /* Error Interrupt (DMA, DMARx Block, DMARx Overflow) */
  541. #define IRQ_ERROR2 0x00000004 /* Error Interrupt (CAN, Ethernet, SPORTx, PPI, SPI, UARTx) */
  542. #define IRQ_RTC 0x00000008 /* Real Time Clock Interrupt */
  543. #define IRQ_DMA0 0x00000010 /* DMA Channel 0 (PPI) Interrupt */
  544. #define IRQ_DMA3 0x00000020 /* DMA Channel 3 (SPORT0 RX) Interrupt */
  545. #define IRQ_DMA4 0x00000040 /* DMA Channel 4 (SPORT0 TX) Interrupt */
  546. #define IRQ_DMA5 0x00000080 /* DMA Channel 5 (SPORT1 RX) Interrupt */
  547. #define IRQ_DMA6 0x00000100 /* DMA Channel 6 (SPORT1 TX) Interrupt */
  548. #define IRQ_TWI 0x00000200 /* TWI Interrupt */
  549. #define IRQ_DMA7 0x00000400 /* DMA Channel 7 (SPI) Interrupt */
  550. #define IRQ_DMA8 0x00000800 /* DMA Channel 8 (UART0 RX) Interrupt */
  551. #define IRQ_DMA9 0x00001000 /* DMA Channel 9 (UART0 TX) Interrupt */
  552. #define IRQ_DMA10 0x00002000 /* DMA Channel 10 (UART1 RX) Interrupt */
  553. #define IRQ_DMA11 0x00004000 /* DMA Channel 11 (UART1 TX) Interrupt */
  554. #define IRQ_CAN_RX 0x00008000 /* CAN Receive Interrupt */
  555. #define IRQ_CAN_TX 0x00010000 /* CAN Transmit Interrupt */
  556. #define IRQ_DMA1 0x00020000 /* DMA Channel 1 (Ethernet RX) Interrupt */
  557. #define IRQ_PFA_PORTH 0x00020000 /* PF Port H (PF47:32) Interrupt A */
  558. #define IRQ_DMA2 0x00040000 /* DMA Channel 2 (Ethernet TX) Interrupt */
  559. #define IRQ_PFB_PORTH 0x00040000 /* PF Port H (PF47:32) Interrupt B */
  560. #define IRQ_TIMER0 0x00080000 /* Timer 0 Interrupt */
  561. #define IRQ_TIMER1 0x00100000 /* Timer 1 Interrupt */
  562. #define IRQ_TIMER2 0x00200000 /* Timer 2 Interrupt */
  563. #define IRQ_TIMER3 0x00400000 /* Timer 3 Interrupt */
  564. #define IRQ_TIMER4 0x00800000 /* Timer 4 Interrupt */
  565. #define IRQ_TIMER5 0x01000000 /* Timer 5 Interrupt */
  566. #define IRQ_TIMER6 0x02000000 /* Timer 6 Interrupt */
  567. #define IRQ_TIMER7 0x04000000 /* Timer 7 Interrupt */
  568. #define IRQ_PFA_PORTFG 0x08000000 /* PF Ports F&G (PF31:0) Interrupt A */
  569. #define IRQ_PFB_PORTF 0x80000000 /* PF Port F (PF15:0) Interrupt B */
  570. #define IRQ_DMA12 0x20000000 /* DMA Channels 12 (MDMA1 Source) RX Interrupt */
  571. #define IRQ_DMA13 0x20000000 /* DMA Channels 13 (MDMA1 Destination) TX Interrupt */
  572. #define IRQ_DMA14 0x40000000 /* DMA Channels 14 (MDMA0 Source) RX Interrupt */
  573. #define IRQ_DMA15 0x40000000 /* DMA Channels 15 (MDMA0 Destination) TX Interrupt */
  574. #define IRQ_WDOG 0x80000000 /* Software Watchdog Timer Interrupt */
  575. #define IRQ_PFB_PORTG 0x10000000 /* PF Port G (PF31:16) Interrupt B */
  576. #endif
  577. /* SIC_IAR0 Macros */
  578. #define P0_IVG(x) (((x)&0xF)-7) /* Peripheral #0 assigned IVG #x */
  579. #define P1_IVG(x) (((x)&0xF)-7) << 0x4 /* Peripheral #1 assigned IVG #x */
  580. #define P2_IVG(x) (((x)&0xF)-7) << 0x8 /* Peripheral #2 assigned IVG #x */
  581. #define P3_IVG(x) (((x)&0xF)-7) << 0xC /* Peripheral #3 assigned IVG #x */
  582. #define P4_IVG(x) (((x)&0xF)-7) << 0x10 /* Peripheral #4 assigned IVG #x */
  583. #define P5_IVG(x) (((x)&0xF)-7) << 0x14 /* Peripheral #5 assigned IVG #x */
  584. #define P6_IVG(x) (((x)&0xF)-7) << 0x18 /* Peripheral #6 assigned IVG #x */
  585. #define P7_IVG(x) (((x)&0xF)-7) << 0x1C /* Peripheral #7 assigned IVG #x */
  586. /* SIC_IAR1 Macros */
  587. #define P8_IVG(x) (((x)&0xF)-7) /* Peripheral #8 assigned IVG #x */
  588. #define P9_IVG(x) (((x)&0xF)-7) << 0x4 /* Peripheral #9 assigned IVG #x */
  589. #define P10_IVG(x) (((x)&0xF)-7) << 0x8 /* Peripheral #10 assigned IVG #x */
  590. #define P11_IVG(x) (((x)&0xF)-7) << 0xC /* Peripheral #11 assigned IVG #x */
  591. #define P12_IVG(x) (((x)&0xF)-7) << 0x10 /* Peripheral #12 assigned IVG #x */
  592. #define P13_IVG(x) (((x)&0xF)-7) << 0x14 /* Peripheral #13 assigned IVG #x */
  593. #define P14_IVG(x) (((x)&0xF)-7) << 0x18 /* Peripheral #14 assigned IVG #x */
  594. #define P15_IVG(x) (((x)&0xF)-7) << 0x1C /* Peripheral #15 assigned IVG #x */
  595. /* SIC_IAR2 Macros */
  596. #define P16_IVG(x) (((x)&0xF)-7) /* Peripheral #16 assigned IVG #x */
  597. #define P17_IVG(x) (((x)&0xF)-7) << 0x4 /* Peripheral #17 assigned IVG #x */
  598. #define P18_IVG(x) (((x)&0xF)-7) << 0x8 /* Peripheral #18 assigned IVG #x */
  599. #define P19_IVG(x) (((x)&0xF)-7) << 0xC /* Peripheral #19 assigned IVG #x */
  600. #define P20_IVG(x) (((x)&0xF)-7) << 0x10 /* Peripheral #20 assigned IVG #x */
  601. #define P21_IVG(x) (((x)&0xF)-7) << 0x14 /* Peripheral #21 assigned IVG #x */
  602. #define P22_IVG(x) (((x)&0xF)-7) << 0x18 /* Peripheral #22 assigned IVG #x */
  603. #define P23_IVG(x) (((x)&0xF)-7) << 0x1C /* Peripheral #23 assigned IVG #x */
  604. /* SIC_IAR3 Macros */
  605. #define P24_IVG(x) (((x)&0xF)-7) /* Peripheral #24 assigned IVG #x */
  606. #define P25_IVG(x) (((x)&0xF)-7) << 0x4 /* Peripheral #25 assigned IVG #x */
  607. #define P26_IVG(x) (((x)&0xF)-7) << 0x8 /* Peripheral #26 assigned IVG #x */
  608. #define P27_IVG(x) (((x)&0xF)-7) << 0xC /* Peripheral #27 assigned IVG #x */
  609. #define P28_IVG(x) (((x)&0xF)-7) << 0x10 /* Peripheral #28 assigned IVG #x */
  610. #define P29_IVG(x) (((x)&0xF)-7) << 0x14 /* Peripheral #29 assigned IVG #x */
  611. #define P30_IVG(x) (((x)&0xF)-7) << 0x18 /* Peripheral #30 assigned IVG #x */
  612. #define P31_IVG(x) (((x)&0xF)-7) << 0x1C /* Peripheral #31 assigned IVG #x */
  613. /* SIC_IMASK Masks */
  614. #define SIC_UNMASK_ALL 0x00000000 /* Unmask all peripheral interrupts */
  615. #define SIC_MASK_ALL 0xFFFFFFFF /* Mask all peripheral interrupts */
  616. #define SIC_MASK(x) (1 << ((x)&0x1F)) /* Mask Peripheral #x interrupt */
  617. #define SIC_UNMASK(x) (0xFFFFFFFF ^ (1 << ((x)&0x1F))) /* Unmask Peripheral #x interrupt */
  618. /* SIC_IWR Masks */
  619. #define IWR_DISABLE_ALL 0x00000000 /* Wakeup Disable all peripherals */
  620. #define IWR_ENABLE_ALL 0xFFFFFFFF /* Wakeup Enable all peripherals */
  621. #define IWR_ENABLE(x) (1 << ((x)&0x1F)) /* Wakeup Enable Peripheral #x */
  622. #define IWR_DISABLE(x) (0xFFFFFFFF ^ (1 << ((x)&0x1F))) /* Wakeup Disable Peripheral #x */
  623. /* ************** UART CONTROLLER MASKS *************************/
  624. /* UARTx_LCR Masks */
  625. #define WLS(x) (((x)-5) & 0x03) /* Word Length Select */
  626. #define STB 0x04 /* Stop Bits */
  627. #define PEN 0x08 /* Parity Enable */
  628. #define EPS 0x10 /* Even Parity Select */
  629. #define STP 0x20 /* Stick Parity */
  630. #define SB 0x40 /* Set Break */
  631. #define DLAB 0x80 /* Divisor Latch Access */
  632. /* UARTx_MCR Mask */
  633. #define LOOP_ENA 0x10 /* Loopback Mode Enable */
  634. #define LOOP_ENA_P 0x04
  635. /* UARTx_LSR Masks */
  636. #define DR 0x01 /* Data Ready */
  637. #define OE 0x02 /* Overrun Error */
  638. #define PE 0x04 /* Parity Error */
  639. #define FE 0x08 /* Framing Error */
  640. #define BI 0x10 /* Break Interrupt */
  641. #define THRE 0x20 /* THR Empty */
  642. #define TEMT 0x40 /* TSR and UART_THR Empty */
  643. /* UARTx_IER Masks */
  644. #define ERBFI 0x01 /* Enable Receive Buffer Full Interrupt */
  645. #define ETBEI 0x02 /* Enable Transmit Buffer Empty Interrupt */
  646. #define ELSI 0x04 /* Enable RX Status Interrupt */
  647. /* UARTx_IIR Masks */
  648. #define NINT 0x01 /* Pending Interrupt */
  649. #define IIR_TX_READY 0x02 /* UART_THR empty */
  650. #define IIR_RX_READY 0x04 /* Receive data ready */
  651. #define IIR_LINE_CHANGE 0x06 /* Receive line status */
  652. #define IIR_STATUS 0x06 /* Highest Priority Pending Interrupt */
  653. /* UARTx_GCTL Masks */
  654. #define UCEN 0x01 /* Enable UARTx Clocks */
  655. #define IREN 0x02 /* Enable IrDA Mode */
  656. #define TPOLC 0x04 /* IrDA TX Polarity Change */
  657. #define RPOLC 0x08 /* IrDA RX Polarity Change */
  658. #define FPE 0x10 /* Force Parity Error On Transmit */
  659. #define FFE 0x20 /* Force Framing Error On Transmit */
  660. /* *********** SERIAL PERIPHERAL INTERFACE (SPI) MASKS ****************************/
  661. /* SPI_CTL Masks */
  662. #define TIMOD 0x0003 /* Transfer Initiate Mode */
  663. #define RDBR_CORE 0x0000 /* RDBR Read Initiates, IRQ When RDBR Full */
  664. #define TDBR_CORE 0x0001 /* TDBR Write Initiates, IRQ When TDBR Empty */
  665. #define RDBR_DMA 0x0002 /* DMA Read, DMA Until FIFO Empty */
  666. #define TDBR_DMA 0x0003 /* DMA Write, DMA Until FIFO Full */
  667. #define SZ 0x0004 /* Send Zero (When TDBR Empty, Send Zero/Last*) */
  668. #define GM 0x0008 /* Get More (When RDBR Full, Overwrite/Discard*) */
  669. #define PSSE 0x0010 /* Slave-Select Input Enable */
  670. #define EMISO 0x0020 /* Enable MISO As Output */
  671. #define SIZE 0x0100 /* Size of Words (16/8* Bits) */
  672. #define LSBF 0x0200 /* LSB First */
  673. #define CPHA 0x0400 /* Clock Phase */
  674. #define CPOL 0x0800 /* Clock Polarity */
  675. #define MSTR 0x1000 /* Master/Slave* */
  676. #define WOM 0x2000 /* Write Open Drain Master */
  677. #define SPE 0x4000 /* SPI Enable */
  678. /* SPI_FLG Masks */
  679. #define FLS1 0x0002 /* Enables SPI_FLOUT1 as SPI Slave-Select Output */
  680. #define FLS2 0x0004 /* Enables SPI_FLOUT2 as SPI Slave-Select Output */
  681. #define FLS3 0x0008 /* Enables SPI_FLOUT3 as SPI Slave-Select Output */
  682. #define FLS4 0x0010 /* Enables SPI_FLOUT4 as SPI Slave-Select Output */
  683. #define FLS5 0x0020 /* Enables SPI_FLOUT5 as SPI Slave-Select Output */
  684. #define FLS6 0x0040 /* Enables SPI_FLOUT6 as SPI Slave-Select Output */
  685. #define FLS7 0x0080 /* Enables SPI_FLOUT7 as SPI Slave-Select Output */
  686. #define FLG1 0xFDFF /* Activates SPI_FLOUT1 */
  687. #define FLG2 0xFBFF /* Activates SPI_FLOUT2 */
  688. #define FLG3 0xF7FF /* Activates SPI_FLOUT3 */
  689. #define FLG4 0xEFFF /* Activates SPI_FLOUT4 */
  690. #define FLG5 0xDFFF /* Activates SPI_FLOUT5 */
  691. #define FLG6 0xBFFF /* Activates SPI_FLOUT6 */
  692. #define FLG7 0x7FFF /* Activates SPI_FLOUT7 */
  693. /* SPI_STAT Masks */
  694. #define SPIF 0x0001 /* SPI Finished (Single-Word Transfer Complete) */
  695. #define MODF 0x0002 /* Mode Fault Error (Another Device Tried To Become Master) */
  696. #define TXE 0x0004 /* Transmission Error (Data Sent With No New Data In TDBR) */
  697. #define TXS 0x0008 /* SPI_TDBR Data Buffer Status (Full/Empty*) */
  698. #define RBSY 0x0010 /* Receive Error (Data Received With RDBR Full) */
  699. #define RXS 0x0020 /* SPI_RDBR Data Buffer Status (Full/Empty*) */
  700. #define TXCOL 0x0040 /* Transmit Collision Error (Corrupt Data May Have Been Sent) */
  701. /* **************** GENERAL PURPOSE TIMER MASKS **********************/
  702. /* TIMER_ENABLE Masks */
  703. #define TIMEN0 0x0001 /* Enable Timer 0 */
  704. #define TIMEN1 0x0002 /* Enable Timer 1 */
  705. #define TIMEN2 0x0004 /* Enable Timer 2 */
  706. #define TIMEN3 0x0008 /* Enable Timer 3 */
  707. #define TIMEN4 0x0010 /* Enable Timer 4 */
  708. #define TIMEN5 0x0020 /* Enable Timer 5 */
  709. #define TIMEN6 0x0040 /* Enable Timer 6 */
  710. #define TIMEN7 0x0080 /* Enable Timer 7 */
  711. /* TIMER_DISABLE Masks */
  712. #define TIMDIS0 TIMEN0 /* Disable Timer 0 */
  713. #define TIMDIS1 TIMEN1 /* Disable Timer 1 */
  714. #define TIMDIS2 TIMEN2 /* Disable Timer 2 */
  715. #define TIMDIS3 TIMEN3 /* Disable Timer 3 */
  716. #define TIMDIS4 TIMEN4 /* Disable Timer 4 */
  717. #define TIMDIS5 TIMEN5 /* Disable Timer 5 */
  718. #define TIMDIS6 TIMEN6 /* Disable Timer 6 */
  719. #define TIMDIS7 TIMEN7 /* Disable Timer 7 */
  720. /* TIMER_STATUS Masks */
  721. #define TIMIL0 0x00000001 /* Timer 0 Interrupt */
  722. #define TIMIL1 0x00000002 /* Timer 1 Interrupt */
  723. #define TIMIL2 0x00000004 /* Timer 2 Interrupt */
  724. #define TIMIL3 0x00000008 /* Timer 3 Interrupt */
  725. #define TOVF_ERR0 0x00000010 /* Timer 0 Counter Overflow */
  726. #define TOVF_ERR1 0x00000020 /* Timer 1 Counter Overflow */
  727. #define TOVF_ERR2 0x00000040 /* Timer 2 Counter Overflow */
  728. #define TOVF_ERR3 0x00000080 /* Timer 3 Counter Overflow */
  729. #define TRUN0 0x00001000 /* Timer 0 Slave Enable Status */
  730. #define TRUN1 0x00002000 /* Timer 1 Slave Enable Status */
  731. #define TRUN2 0x00004000 /* Timer 2 Slave Enable Status */
  732. #define TRUN3 0x00008000 /* Timer 3 Slave Enable Status */
  733. #define TIMIL4 0x00010000 /* Timer 4 Interrupt */
  734. #define TIMIL5 0x00020000 /* Timer 5 Interrupt */
  735. #define TIMIL6 0x00040000 /* Timer 6 Interrupt */
  736. #define TIMIL7 0x00080000 /* Timer 7 Interrupt */
  737. #define TOVF_ERR4 0x00100000 /* Timer 4 Counter Overflow */
  738. #define TOVF_ERR5 0x00200000 /* Timer 5 Counter Overflow */
  739. #define TOVF_ERR6 0x00400000 /* Timer 6 Counter Overflow */
  740. #define TOVF_ERR7 0x00800000 /* Timer 7 Counter Overflow */
  741. #define TRUN4 0x10000000 /* Timer 4 Slave Enable Status */
  742. #define TRUN5 0x20000000 /* Timer 5 Slave Enable Status */
  743. #define TRUN6 0x40000000 /* Timer 6 Slave Enable Status */
  744. #define TRUN7 0x80000000 /* Timer 7 Slave Enable Status */
  745. /* Alternate Deprecated Macros Provided For Backwards Code Compatibility */
  746. #define TOVL_ERR0 TOVF_ERR0
  747. #define TOVL_ERR1 TOVF_ERR1
  748. #define TOVL_ERR2 TOVF_ERR2
  749. #define TOVL_ERR3 TOVF_ERR3
  750. #define TOVL_ERR4 TOVF_ERR4
  751. #define TOVL_ERR5 TOVF_ERR5
  752. #define TOVL_ERR6 TOVF_ERR6
  753. #define TOVL_ERR7 TOVF_ERR7
  754. /* TIMERx_CONFIG Masks */
  755. #define PWM_OUT 0x0001 /* Pulse-Width Modulation Output Mode */
  756. #define WDTH_CAP 0x0002 /* Width Capture Input Mode */
  757. #define EXT_CLK 0x0003 /* External Clock Mode */
  758. #define PULSE_HI 0x0004 /* Action Pulse (Positive/Negative*) */
  759. #define PERIOD_CNT 0x0008 /* Period Count */
  760. #define IRQ_ENA 0x0010 /* Interrupt Request Enable */
  761. #define TIN_SEL 0x0020 /* Timer Input Select */
  762. #define OUT_DIS 0x0040 /* Output Pad Disable */
  763. #define CLK_SEL 0x0080 /* Timer Clock Select */
  764. #define TOGGLE_HI 0x0100 /* PWM_OUT PULSE_HI Toggle Mode */
  765. #define EMU_RUN 0x0200 /* Emulation Behavior Select */
  766. #define ERR_TYP 0xC000 /* Error Type */
  767. /* ****************** GPIO PORTS F, G, H MASKS ***********************/
  768. /* General Purpose IO (0xFFC00700 - 0xFFC007FF) Masks */
  769. /* Port F Masks */
  770. #define PF0 0x0001
  771. #define PF1 0x0002
  772. #define PF2 0x0004
  773. #define PF3 0x0008
  774. #define PF4 0x0010
  775. #define PF5 0x0020
  776. #define PF6 0x0040
  777. #define PF7 0x0080
  778. #define PF8 0x0100
  779. #define PF9 0x0200
  780. #define PF10 0x0400
  781. #define PF11 0x0800
  782. #define PF12 0x1000
  783. #define PF13 0x2000
  784. #define PF14 0x4000
  785. #define PF15 0x8000
  786. /* Port G Masks */
  787. #define PG0 0x0001
  788. #define PG1 0x0002
  789. #define PG2 0x0004
  790. #define PG3 0x0008
  791. #define PG4 0x0010
  792. #define PG5 0x0020
  793. #define PG6 0x0040
  794. #define PG7 0x0080
  795. #define PG8 0x0100
  796. #define PG9 0x0200
  797. #define PG10 0x0400
  798. #define PG11 0x0800
  799. #define PG12 0x1000
  800. #define PG13 0x2000
  801. #define PG14 0x4000
  802. #define PG15 0x8000
  803. /* Port H Masks */
  804. #define PH0 0x0001
  805. #define PH1 0x0002
  806. #define PH2 0x0004
  807. #define PH3 0x0008
  808. #define PH4 0x0010
  809. #define PH5 0x0020
  810. #define PH6 0x0040
  811. #define PH7 0x0080
  812. /* ******************* SERIAL PORT MASKS **************************************/
  813. /* SPORTx_TCR1 Masks */
  814. #define TSPEN 0x0001 /* Transmit Enable */
  815. #define ITCLK 0x0002 /* Internal Transmit Clock Select */
  816. #define DTYPE_NORM 0x0004 /* Data Format Normal */
  817. #define DTYPE_ULAW 0x0008 /* Compand Using u-Law */
  818. #define DTYPE_ALAW 0x000C /* Compand Using A-Law */
  819. #define TLSBIT 0x0010 /* Transmit Bit Order */
  820. #define ITFS 0x0200 /* Internal Transmit Frame Sync Select */
  821. #define TFSR 0x0400 /* Transmit Frame Sync Required Select */
  822. #define DITFS 0x0800 /* Data-Independent Transmit Frame Sync Select */
  823. #define LTFS 0x1000 /* Low Transmit Frame Sync Select */
  824. #define LATFS 0x2000 /* Late Transmit Frame Sync Select */
  825. #define TCKFE 0x4000 /* Clock Falling Edge Select */
  826. /* SPORTx_TCR2 Masks and Macro */
  827. #define SLEN(x) ((x)&0x1F) /* SPORT TX Word Length (2 - 31) */
  828. #define TXSE 0x0100 /* TX Secondary Enable */
  829. #define TSFSE 0x0200 /* Transmit Stereo Frame Sync Enable */
  830. #define TRFST 0x0400 /* Left/Right Order (1 = Right Channel 1st) */
  831. /* SPORTx_RCR1 Masks */
  832. #define RSPEN 0x0001 /* Receive Enable */
  833. #define IRCLK 0x0002 /* Internal Receive Clock Select */
  834. #define DTYPE_NORM 0x0004 /* Data Format Normal */
  835. #define DTYPE_ULAW 0x0008 /* Compand Using u-Law */
  836. #define DTYPE_ALAW 0x000C /* Compand Using A-Law */
  837. #define RLSBIT 0x0010 /* Receive Bit Order */
  838. #define IRFS 0x0200 /* Internal Receive Frame Sync Select */
  839. #define RFSR 0x0400 /* Receive Frame Sync Required Select */
  840. #define LRFS 0x1000 /* Low Receive Frame Sync Select */
  841. #define LARFS 0x2000 /* Late Receive Frame Sync Select */
  842. #define RCKFE 0x4000 /* Clock Falling Edge Select */
  843. /* SPORTx_RCR2 Masks */
  844. #define SLEN(x) ((x)&0x1F) /* SPORT RX Word Length (2 - 31) */
  845. #define RXSE 0x0100 /* RX Secondary Enable */
  846. #define RSFSE 0x0200 /* RX Stereo Frame Sync Enable */
  847. #define RRFST 0x0400 /* Right-First Data Order */
  848. /* SPORTx_STAT Masks */
  849. #define RXNE 0x0001 /* Receive FIFO Not Empty Status */
  850. #define RUVF 0x0002 /* Sticky Receive Underflow Status */
  851. #define ROVF 0x0004 /* Sticky Receive Overflow Status */
  852. #define TXF 0x0008 /* Transmit FIFO Full Status */
  853. #define TUVF 0x0010 /* Sticky Transmit Underflow Status */
  854. #define TOVF 0x0020 /* Sticky Transmit Overflow Status */
  855. #define TXHRE 0x0040 /* Transmit Hold Register Empty */
  856. /* SPORTx_MCMC1 Macros */
  857. #define SP_WOFF(x) ((x) & 0x3FF) /* Multichannel Window Offset Field */
  858. /* Only use WSIZE Macro With Logic OR While Setting Lower Order Bits */
  859. #define SP_WSIZE(x) (((((x)>>0x3)-1)&0xF) << 0xC) /* Multichannel Window Size = (x/8)-1 */
  860. /* SPORTx_MCMC2 Masks */
  861. #define REC_BYPASS 0x0000 /* Bypass Mode (No Clock Recovery) */
  862. #define REC_2FROM4 0x0002 /* Recover 2 MHz Clock from 4 MHz Clock */
  863. #define REC_8FROM16 0x0003 /* Recover 8 MHz Clock from 16 MHz Clock */
  864. #define MCDTXPE 0x0004 /* Multichannel DMA Transmit Packing */
  865. #define MCDRXPE 0x0008 /* Multichannel DMA Receive Packing */
  866. #define MCMEN 0x0010 /* Multichannel Frame Mode Enable */
  867. #define FSDR 0x0080 /* Multichannel Frame Sync to Data Relationship */
  868. #define MFD_0 0x0000 /* Multichannel Frame Delay = 0 */
  869. #define MFD_1 0x1000 /* Multichannel Frame Delay = 1 */
  870. #define MFD_2 0x2000 /* Multichannel Frame Delay = 2 */
  871. #define MFD_3 0x3000 /* Multichannel Frame Delay = 3 */
  872. #define MFD_4 0x4000 /* Multichannel Frame Delay = 4 */
  873. #define MFD_5 0x5000 /* Multichannel Frame Delay = 5 */
  874. #define MFD_6 0x6000 /* Multichannel Frame Delay = 6 */
  875. #define MFD_7 0x7000 /* Multichannel Frame Delay = 7 */
  876. #define MFD_8 0x8000 /* Multichannel Frame Delay = 8 */
  877. #define MFD_9 0x9000 /* Multichannel Frame Delay = 9 */
  878. #define MFD_10 0xA000 /* Multichannel Frame Delay = 10 */
  879. #define MFD_11 0xB000 /* Multichannel Frame Delay = 11 */
  880. #define MFD_12 0xC000 /* Multichannel Frame Delay = 12 */
  881. #define MFD_13 0xD000 /* Multichannel Frame Delay = 13 */
  882. #define MFD_14 0xE000 /* Multichannel Frame Delay = 14 */
  883. #define MFD_15 0xF000 /* Multichannel Frame Delay = 15 */
  884. /* ********************* ASYNCHRONOUS MEMORY CONTROLLER MASKS *************************/
  885. /* EBIU_AMGCTL Masks */
  886. #define AMCKEN 0x0001 /* Enable CLKOUT */
  887. #define AMBEN_NONE 0x0000 /* All Banks Disabled */
  888. #define AMBEN_B0 0x0002 /* Enable Async Memory Bank 0 only */
  889. #define AMBEN_B0_B1 0x0004 /* Enable Async Memory Banks 0 & 1 only */
  890. #define AMBEN_B0_B1_B2 0x0006 /* Enable Async Memory Banks 0, 1, and 2 */
  891. #define AMBEN_ALL 0x0008 /* Enable Async Memory Banks (all) 0, 1, 2, and 3 */
  892. /* EBIU_AMBCTL0 Masks */
  893. #define B0RDYEN 0x00000001 /* Bank 0 (B0) RDY Enable */
  894. #define B0RDYPOL 0x00000002 /* B0 RDY Active High */
  895. #define B0TT_1 0x00000004 /* B0 Transition Time (Read to Write) = 1 cycle */
  896. #define B0TT_2 0x00000008 /* B0 Transition Time (Read to Write) = 2 cycles */
  897. #define B0TT_3 0x0000000C /* B0 Transition Time (Read to Write) = 3 cycles */
  898. #define B0TT_4 0x00000000 /* B0 Transition Time (Read to Write) = 4 cycles */
  899. #define B0ST_1 0x00000010 /* B0 Setup Time (AOE to Read/Write) = 1 cycle */
  900. #define B0ST_2 0x00000020 /* B0 Setup Time (AOE to Read/Write) = 2 cycles */
  901. #define B0ST_3 0x00000030 /* B0 Setup Time (AOE to Read/Write) = 3 cycles */
  902. #define B0ST_4 0x00000000 /* B0 Setup Time (AOE to Read/Write) = 4 cycles */
  903. #define B0HT_1 0x00000040 /* B0 Hold Time (~Read/Write to ~AOE) = 1 cycle */
  904. #define B0HT_2 0x00000080 /* B0 Hold Time (~Read/Write to ~AOE) = 2 cycles */
  905. #define B0HT_3 0x000000C0 /* B0 Hold Time (~Read/Write to ~AOE) = 3 cycles */
  906. #define B0HT_0 0x00000000 /* B0 Hold Time (~Read/Write to ~AOE) = 0 cycles */
  907. #define B0RAT_1 0x00000100 /* B0 Read Access Time = 1 cycle */
  908. #define B0RAT_2 0x00000200 /* B0 Read Access Time = 2 cycles */
  909. #define B0RAT_3 0x00000300 /* B0 Read Access Time = 3 cycles */
  910. #define B0RAT_4 0x00000400 /* B0 Read Access Time = 4 cycles */
  911. #define B0RAT_5 0x00000500 /* B0 Read Access Time = 5 cycles */
  912. #define B0RAT_6 0x00000600 /* B0 Read Access Time = 6 cycles */
  913. #define B0RAT_7 0x00000700 /* B0 Read Access Time = 7 cycles */
  914. #define B0RAT_8 0x00000800 /* B0 Read Access Time = 8 cycles */
  915. #define B0RAT_9 0x00000900 /* B0 Read Access Time = 9 cycles */
  916. #define B0RAT_10 0x00000A00 /* B0 Read Access Time = 10 cycles */
  917. #define B0RAT_11 0x00000B00 /* B0 Read Access Time = 11 cycles */
  918. #define B0RAT_12 0x00000C00 /* B0 Read Access Time = 12 cycles */
  919. #define B0RAT_13 0x00000D00 /* B0 Read Access Time = 13 cycles */
  920. #define B0RAT_14 0x00000E00 /* B0 Read Access Time = 14 cycles */
  921. #define B0RAT_15 0x00000F00 /* B0 Read Access Time = 15 cycles */
  922. #define B0WAT_1 0x00001000 /* B0 Write Access Time = 1 cycle */
  923. #define B0WAT_2 0x00002000 /* B0 Write Access Time = 2 cycles */
  924. #define B0WAT_3 0x00003000 /* B0 Write Access Time = 3 cycles */
  925. #define B0WAT_4 0x00004000 /* B0 Write Access Time = 4 cycles */
  926. #define B0WAT_5 0x00005000 /* B0 Write Access Time = 5 cycles */
  927. #define B0WAT_6 0x00006000 /* B0 Write Access Time = 6 cycles */
  928. #define B0WAT_7 0x00007000 /* B0 Write Access Time = 7 cycles */
  929. #define B0WAT_8 0x00008000 /* B0 Write Access Time = 8 cycles */
  930. #define B0WAT_9 0x00009000 /* B0 Write Access Time = 9 cycles */
  931. #define B0WAT_10 0x0000A000 /* B0 Write Access Time = 10 cycles */
  932. #define B0WAT_11 0x0000B000 /* B0 Write Access Time = 11 cycles */
  933. #define B0WAT_12 0x0000C000 /* B0 Write Access Time = 12 cycles */
  934. #define B0WAT_13 0x0000D000 /* B0 Write Access Time = 13 cycles */
  935. #define B0WAT_14 0x0000E000 /* B0 Write Access Time = 14 cycles */
  936. #define B0WAT_15 0x0000F000 /* B0 Write Access Time = 15 cycles */
  937. #define B1RDYEN 0x00010000 /* Bank 1 (B1) RDY Enable */
  938. #define B1RDYPOL 0x00020000 /* B1 RDY Active High */
  939. #define B1TT_1 0x00040000 /* B1 Transition Time (Read to Write) = 1 cycle */
  940. #define B1TT_2 0x00080000 /* B1 Transition Time (Read to Write) = 2 cycles */
  941. #define B1TT_3 0x000C0000 /* B1 Transition Time (Read to Write) = 3 cycles */
  942. #define B1TT_4 0x00000000 /* B1 Transition Time (Read to Write) = 4 cycles */
  943. #define B1ST_1 0x00100000 /* B1 Setup Time (AOE to Read/Write) = 1 cycle */
  944. #define B1ST_2 0x00200000 /* B1 Setup Time (AOE to Read/Write) = 2 cycles */
  945. #define B1ST_3 0x00300000 /* B1 Setup Time (AOE to Read/Write) = 3 cycles */
  946. #define B1ST_4 0x00000000 /* B1 Setup Time (AOE to Read/Write) = 4 cycles */
  947. #define B1HT_1 0x00400000 /* B1 Hold Time (~Read/Write to ~AOE) = 1 cycle */
  948. #define B1HT_2 0x00800000 /* B1 Hold Time (~Read/Write to ~AOE) = 2 cycles */
  949. #define B1HT_3 0x00C00000 /* B1 Hold Time (~Read/Write to ~AOE) = 3 cycles */
  950. #define B1HT_0 0x00000000 /* B1 Hold Time (~Read/Write to ~AOE) = 0 cycles */
  951. #define B1RAT_1 0x01000000 /* B1 Read Access Time = 1 cycle */
  952. #define B1RAT_2 0x02000000 /* B1 Read Access Time = 2 cycles */
  953. #define B1RAT_3 0x03000000 /* B1 Read Access Time = 3 cycles */
  954. #define B1RAT_4 0x04000000 /* B1 Read Access Time = 4 cycles */
  955. #define B1RAT_5 0x05000000 /* B1 Read Access Time = 5 cycles */
  956. #define B1RAT_6 0x06000000 /* B1 Read Access Time = 6 cycles */
  957. #define B1RAT_7 0x07000000 /* B1 Read Access Time = 7 cycles */
  958. #define B1RAT_8 0x08000000 /* B1 Read Access Time = 8 cycles */
  959. #define B1RAT_9 0x09000000 /* B1 Read Access Time = 9 cycles */
  960. #define B1RAT_10 0x0A000000 /* B1 Read Access Time = 10 cycles */
  961. #define B1RAT_11 0x0B000000 /* B1 Read Access Time = 11 cycles */
  962. #define B1RAT_12 0x0C000000 /* B1 Read Access Time = 12 cycles */
  963. #define B1RAT_13 0x0D000000 /* B1 Read Access Time = 13 cycles */
  964. #define B1RAT_14 0x0E000000 /* B1 Read Access Time = 14 cycles */
  965. #define B1RAT_15 0x0F000000 /* B1 Read Access Time = 15 cycles */
  966. #define B1WAT_1 0x10000000 /* B1 Write Access Time = 1 cycle */
  967. #define B1WAT_2 0x20000000 /* B1 Write Access Time = 2 cycles */
  968. #define B1WAT_3 0x30000000 /* B1 Write Access Time = 3 cycles */
  969. #define B1WAT_4 0x40000000 /* B1 Write Access Time = 4 cycles */
  970. #define B1WAT_5 0x50000000 /* B1 Write Access Time = 5 cycles */
  971. #define B1WAT_6 0x60000000 /* B1 Write Access Time = 6 cycles */
  972. #define B1WAT_7 0x70000000 /* B1 Write Access Time = 7 cycles */
  973. #define B1WAT_8 0x80000000 /* B1 Write Access Time = 8 cycles */
  974. #define B1WAT_9 0x90000000 /* B1 Write Access Time = 9 cycles */
  975. #define B1WAT_10 0xA0000000 /* B1 Write Access Time = 10 cycles */
  976. #define B1WAT_11 0xB0000000 /* B1 Write Access Time = 11 cycles */
  977. #define B1WAT_12 0xC0000000 /* B1 Write Access Time = 12 cycles */
  978. #define B1WAT_13 0xD0000000 /* B1 Write Access Time = 13 cycles */
  979. #define B1WAT_14 0xE0000000 /* B1 Write Access Time = 14 cycles */
  980. #define B1WAT_15 0xF0000000 /* B1 Write Access Time = 15 cycles */
  981. /* EBIU_AMBCTL1 Masks */
  982. #define B2RDYEN 0x00000001 /* Bank 2 (B2) RDY Enable */
  983. #define B2RDYPOL 0x00000002 /* B2 RDY Active High */
  984. #define B2TT_1 0x00000004 /* B2 Transition Time (Read to Write) = 1 cycle */
  985. #define B2TT_2 0x00000008 /* B2 Transition Time (Read to Write) = 2 cycles */
  986. #define B2TT_3 0x0000000C /* B2 Transition Time (Read to Write) = 3 cycles */
  987. #define B2TT_4 0x00000000 /* B2 Transition Time (Read to Write) = 4 cycles */
  988. #define B2ST_1 0x00000010 /* B2 Setup Time (AOE to Read/Write) = 1 cycle */
  989. #define B2ST_2 0x00000020 /* B2 Setup Time (AOE to Read/Write) = 2 cycles */
  990. #define B2ST_3 0x00000030 /* B2 Setup Time (AOE to Read/Write) = 3 cycles */
  991. #define B2ST_4 0x00000000 /* B2 Setup Time (AOE to Read/Write) = 4 cycles */
  992. #define B2HT_1 0x00000040 /* B2 Hold Time (~Read/Write to ~AOE) = 1 cycle */
  993. #define B2HT_2 0x00000080 /* B2 Hold Time (~Read/Write to ~AOE) = 2 cycles */
  994. #define B2HT_3 0x000000C0 /* B2 Hold Time (~Read/Write to ~AOE) = 3 cycles */
  995. #define B2HT_0 0x00000000 /* B2 Hold Time (~Read/Write to ~AOE) = 0 cycles */
  996. #define B2RAT_1 0x00000100 /* B2 Read Access Time = 1 cycle */
  997. #define B2RAT_2 0x00000200 /* B2 Read Access Time = 2 cycles */
  998. #define B2RAT_3 0x00000300 /* B2 Read Access Time = 3 cycles */
  999. #define B2RAT_4 0x00000400 /* B2 Read Access Time = 4 cycles */
  1000. #define B2RAT_5 0x00000500 /* B2 Read Access Time = 5 cycles */
  1001. #define B2RAT_6 0x00000600 /* B2 Read Access Time = 6 cycles */
  1002. #define B2RAT_7 0x00000700 /* B2 Read Access Time = 7 cycles */
  1003. #define B2RAT_8 0x00000800 /* B2 Read Access Time = 8 cycles */
  1004. #define B2RAT_9 0x00000900 /* B2 Read Access Time = 9 cycles */
  1005. #define B2RAT_10 0x00000A00 /* B2 Read Access Time = 10 cycles */
  1006. #define B2RAT_11 0x00000B00 /* B2 Read Access Time = 11 cycles */
  1007. #define B2RAT_12 0x00000C00 /* B2 Read Access Time = 12 cycles */
  1008. #define B2RAT_13 0x00000D00 /* B2 Read Access Time = 13 cycles */
  1009. #define B2RAT_14 0x00000E00 /* B2 Read Access Time = 14 cycles */
  1010. #define B2RAT_15 0x00000F00 /* B2 Read Access Time = 15 cycles */
  1011. #define B2WAT_1 0x00001000 /* B2 Write Access Time = 1 cycle */
  1012. #define B2WAT_2 0x00002000 /* B2 Write Access Time = 2 cycles */
  1013. #define B2WAT_3 0x00003000 /* B2 Write Access Time = 3 cycles */
  1014. #define B2WAT_4 0x00004000 /* B2 Write Access Time = 4 cycles */
  1015. #define B2WAT_5 0x00005000 /* B2 Write Access Time = 5 cycles */
  1016. #define B2WAT_6 0x00006000 /* B2 Write Access Time = 6 cycles */
  1017. #define B2WAT_7 0x00007000 /* B2 Write Access Time = 7 cycles */
  1018. #define B2WAT_8 0x00008000 /* B2 Write Access Time = 8 cycles */
  1019. #define B2WAT_9 0x00009000 /* B2 Write Access Time = 9 cycles */
  1020. #define B2WAT_10 0x0000A000 /* B2 Write Access Time = 10 cycles */
  1021. #define B2WAT_11 0x0000B000 /* B2 Write Access Time = 11 cycles */
  1022. #define B2WAT_12 0x0000C000 /* B2 Write Access Time = 12 cycles */
  1023. #define B2WAT_13 0x0000D000 /* B2 Write Access Time = 13 cycles */
  1024. #define B2WAT_14 0x0000E000 /* B2 Write Access Time = 14 cycles */
  1025. #define B2WAT_15 0x0000F000 /* B2 Write Access Time = 15 cycles */
  1026. #define B3RDYEN 0x00010000 /* Bank 3 (B3) RDY Enable */
  1027. #define B3RDYPOL 0x00020000 /* B3 RDY Active High */
  1028. #define B3TT_1 0x00040000 /* B3 Transition Time (Read to Write) = 1 cycle */
  1029. #define B3TT_2 0x00080000 /* B3 Transition Time (Read to Write) = 2 cycles */
  1030. #define B3TT_3 0x000C0000 /* B3 Transition Time (Read to Write) = 3 cycles */
  1031. #define B3TT_4 0x00000000 /* B3 Transition Time (Read to Write) = 4 cycles */
  1032. #define B3ST_1 0x00100000 /* B3 Setup Time (AOE to Read/Write) = 1 cycle */
  1033. #define B3ST_2 0x00200000 /* B3 Setup Time (AOE to Read/Write) = 2 cycles */
  1034. #define B3ST_3 0x00300000 /* B3 Setup Time (AOE to Read/Write) = 3 cycles */
  1035. #define B3ST_4 0x00000000 /* B3 Setup Time (AOE to Read/Write) = 4 cycles */
  1036. #define B3HT_1 0x00400000 /* B3 Hold Time (~Read/Write to ~AOE) = 1 cycle */
  1037. #define B3HT_2 0x00800000 /* B3 Hold Time (~Read/Write to ~AOE) = 2 cycles */
  1038. #define B3HT_3 0x00C00000 /* B3 Hold Time (~Read/Write to ~AOE) = 3 cycles */
  1039. #define B3HT_0 0x00000000 /* B3 Hold Time (~Read/Write to ~AOE) = 0 cycles */
  1040. #define B3RAT_1 0x01000000 /* B3 Read Access Time = 1 cycle */
  1041. #define B3RAT_2 0x02000000 /* B3 Read Access Time = 2 cycles */
  1042. #define B3RAT_3 0x03000000 /* B3 Read Access Time = 3 cycles */
  1043. #define B3RAT_4 0x04000000 /* B3 Read Access Time = 4 cycles */
  1044. #define B3RAT_5 0x05000000 /* B3 Read Access Time = 5 cycles */
  1045. #define B3RAT_6 0x06000000 /* B3 Read Access Time = 6 cycles */
  1046. #define B3RAT_7 0x07000000 /* B3 Read Access Time = 7 cycles */
  1047. #define B3RAT_8 0x08000000 /* B3 Read Access Time = 8 cycles */
  1048. #define B3RAT_9 0x09000000 /* B3 Read Access Time = 9 cycles */
  1049. #define B3RAT_10 0x0A000000 /* B3 Read Access Time = 10 cycles */
  1050. #define B3RAT_11 0x0B000000 /* B3 Read Access Time = 11 cycles */
  1051. #define B3RAT_12 0x0C000000 /* B3 Read Access Time = 12 cycles */
  1052. #define B3RAT_13 0x0D000000 /* B3 Read Access Time = 13 cycles */
  1053. #define B3RAT_14 0x0E000000 /* B3 Read Access Time = 14 cycles */
  1054. #define B3RAT_15 0x0F000000 /* B3 Read Access Time = 15 cycles */
  1055. #define B3WAT_1 0x10000000 /* B3 Write Access Time = 1 cycle */
  1056. #define B3WAT_2 0x20000000 /* B3 Write Access Time = 2 cycles */
  1057. #define B3WAT_3 0x30000000 /* B3 Write Access Time = 3 cycles */
  1058. #define B3WAT_4 0x40000000 /* B3 Write Access Time = 4 cycles */
  1059. #define B3WAT_5 0x50000000 /* B3 Write Access Time = 5 cycles */
  1060. #define B3WAT_6 0x60000000 /* B3 Write Access Time = 6 cycles */
  1061. #define B3WAT_7 0x70000000 /* B3 Write Access Time = 7 cycles */
  1062. #define B3WAT_8 0x80000000 /* B3 Write Access Time = 8 cycles */
  1063. #define B3WAT_9 0x90000000 /* B3 Write Access Time = 9 cycles */
  1064. #define B3WAT_10 0xA0000000 /* B3 Write Access Time = 10 cycles */
  1065. #define B3WAT_11 0xB0000000 /* B3 Write Access Time = 11 cycles */
  1066. #define B3WAT_12 0xC0000000 /* B3 Write Access Time = 12 cycles */
  1067. #define B3WAT_13 0xD0000000 /* B3 Write Access Time = 13 cycles */
  1068. #define B3WAT_14 0xE0000000 /* B3 Write Access Time = 14 cycles */
  1069. #define B3WAT_15 0xF0000000 /* B3 Write Access Time = 15 cycles */
  1070. /* ********************** SDRAM CONTROLLER MASKS **********************************************/
  1071. /* EBIU_SDGCTL Masks */
  1072. #define SCTLE 0x00000001 /* Enable SDRAM Signals */
  1073. #define CL_2 0x00000008 /* SDRAM CAS Latency = 2 cycles */
  1074. #define CL_3 0x0000000C /* SDRAM CAS Latency = 3 cycles */
  1075. #define PASR_ALL 0x00000000 /* All 4 SDRAM Banks Refreshed In Self-Refresh */
  1076. #define PASR_B0_B1 0x00000010 /* SDRAM Banks 0 and 1 Are Refreshed In Self-Refresh */
  1077. #define PASR_B0 0x00000020 /* Only SDRAM Bank 0 Is Refreshed In Self-Refresh */
  1078. #define TRAS_1 0x00000040 /* SDRAM tRAS = 1 cycle */
  1079. #define TRAS_2 0x00000080 /* SDRAM tRAS = 2 cycles */
  1080. #define TRAS_3 0x000000C0 /* SDRAM tRAS = 3 cycles */
  1081. #define TRAS_4 0x00000100 /* SDRAM tRAS = 4 cycles */
  1082. #define TRAS_5 0x00000140 /* SDRAM tRAS = 5 cycles */
  1083. #define TRAS_6 0x00000180 /* SDRAM tRAS = 6 cycles */
  1084. #define TRAS_7 0x000001C0 /* SDRAM tRAS = 7 cycles */
  1085. #define TRAS_8 0x00000200 /* SDRAM tRAS = 8 cycles */
  1086. #define TRAS_9 0x00000240 /* SDRAM tRAS = 9 cycles */
  1087. #define TRAS_10 0x00000280 /* SDRAM tRAS = 10 cycles */
  1088. #define TRAS_11 0x000002C0 /* SDRAM tRAS = 11 cycles */
  1089. #define TRAS_12 0x00000300 /* SDRAM tRAS = 12 cycles */
  1090. #define TRAS_13 0x00000340 /* SDRAM tRAS = 13 cycles */
  1091. #define TRAS_14 0x00000380 /* SDRAM tRAS = 14 cycles */
  1092. #define TRAS_15 0x000003C0 /* SDRAM tRAS = 15 cycles */
  1093. #define TRP_1 0x00000800 /* SDRAM tRP = 1 cycle */
  1094. #define TRP_2 0x00001000 /* SDRAM tRP = 2 cycles */
  1095. #define TRP_3 0x00001800 /* SDRAM tRP = 3 cycles */
  1096. #define TRP_4 0x00002000 /* SDRAM tRP = 4 cycles */
  1097. #define TRP_5 0x00002800 /* SDRAM tRP = 5 cycles */
  1098. #define TRP_6 0x00003000 /* SDRAM tRP = 6 cycles */
  1099. #define TRP_7 0x00003800 /* SDRAM tRP = 7 cycles */
  1100. #define TRCD_1 0x00008000 /* SDRAM tRCD = 1 cycle */
  1101. #define TRCD_2 0x00010000 /* SDRAM tRCD = 2 cycles */
  1102. #define TRCD_3 0x00018000 /* SDRAM tRCD = 3 cycles */
  1103. #define TRCD_4 0x00020000 /* SDRAM tRCD = 4 cycles */
  1104. #define TRCD_5 0x00028000 /* SDRAM tRCD = 5 cycles */
  1105. #define TRCD_6 0x00030000 /* SDRAM tRCD = 6 cycles */
  1106. #define TRCD_7 0x00038000 /* SDRAM tRCD = 7 cycles */
  1107. #define TWR_1 0x00080000 /* SDRAM tWR = 1 cycle */
  1108. #define TWR_2 0x00100000 /* SDRAM tWR = 2 cycles */
  1109. #define TWR_3 0x00180000 /* SDRAM tWR = 3 cycles */
  1110. #define PUPSD 0x00200000 /* Power-Up Start Delay (15 SCLK Cycles Delay) */
  1111. #define PSM 0x00400000 /* Power-Up Sequence (Mode Register Before/After* Refresh) */
  1112. #define PSS 0x00800000 /* Enable Power-Up Sequence on Next SDRAM Access */
  1113. #define SRFS 0x01000000 /* Enable SDRAM Self-Refresh Mode */
  1114. #define EBUFE 0x02000000 /* Enable External Buffering Timing */
  1115. #define FBBRW 0x04000000 /* Enable Fast Back-To-Back Read To Write */
  1116. #define EMREN 0x10000000 /* Extended Mode Register Enable */
  1117. #define TCSR 0x20000000 /* Temp-Compensated Self-Refresh Value (85/45* Deg C) */
  1118. #define CDDBG 0x40000000 /* Tristate SDRAM Controls During Bus Grant */
  1119. /* EBIU_SDBCTL Masks */
  1120. #define EBE 0x0001 /* Enable SDRAM External Bank */
  1121. #define EBSZ_16 0x0000 /* SDRAM External Bank Size = 16MB */
  1122. #define EBSZ_32 0x0002 /* SDRAM External Bank Size = 32MB */
  1123. #define EBSZ_64 0x0004 /* SDRAM External Bank Size = 64MB */
  1124. #define EBSZ_128 0x0006 /* SDRAM External Bank Size = 128MB */
  1125. #define EBSZ_256 0x0008 /* SDRAM External Bank Size = 256MB */
  1126. #define EBSZ_512 0x000A /* SDRAM External Bank Size = 512MB */
  1127. #define EBCAW_8 0x0000 /* SDRAM External Bank Column Address Width = 8 Bits */
  1128. #define EBCAW_9 0x0010 /* SDRAM External Bank Column Address Width = 9 Bits */
  1129. #define EBCAW_10 0x0020 /* SDRAM External Bank Column Address Width = 10 Bits */
  1130. #define EBCAW_11 0x0030 /* SDRAM External Bank Column Address Width = 11 Bits */
  1131. /* EBIU_SDSTAT Masks */
  1132. #define SDCI 0x0001 /* SDRAM Controller Idle */
  1133. #define SDSRA 0x0002 /* SDRAM Self-Refresh Active */
  1134. #define SDPUA 0x0004 /* SDRAM Power-Up Active */
  1135. #define SDRS 0x0008 /* SDRAM Will Power-Up On Next Access */
  1136. #define SDEASE 0x0010 /* SDRAM EAB Sticky Error Status */
  1137. #define BGSTAT 0x0020 /* Bus Grant Status */
  1138. /* ************************** DMA CONTROLLER MASKS ********************************/
  1139. /* DMAx_PERIPHERAL_MAP, MDMA_yy_PERIPHERAL_MAP Masks */
  1140. #define CTYPE 0x0040 /* DMA Channel Type Indicator (Memory/Peripheral*) */
  1141. #define PMAP 0xF000 /* Peripheral Mapped To This Channel */
  1142. #define PMAP_PPI 0x0000 /* PPI Port DMA */
  1143. #define PMAP_EMACRX 0x1000 /* Ethernet Receive DMA */
  1144. #define PMAP_EMACTX 0x2000 /* Ethernet Transmit DMA */
  1145. #define PMAP_SPORT0RX 0x3000 /* SPORT0 Receive DMA */
  1146. #define PMAP_SPORT0TX 0x4000 /* SPORT0 Transmit DMA */
  1147. #define PMAP_SPORT1RX 0x5000 /* SPORT1 Receive DMA */
  1148. #define PMAP_SPORT1TX 0x6000 /* SPORT1 Transmit DMA */
  1149. #define PMAP_SPI 0x7000 /* SPI Port DMA */
  1150. #define PMAP_UART0RX 0x8000 /* UART0 Port Receive DMA */
  1151. #define PMAP_UART0TX 0x9000 /* UART0 Port Transmit DMA */
  1152. #define PMAP_UART1RX 0xA000 /* UART1 Port Receive DMA */
  1153. #define PMAP_UART1TX 0xB000 /* UART1 Port Transmit DMA */
  1154. /* ************ PARALLEL PERIPHERAL INTERFACE (PPI) MASKS *************/
  1155. /* PPI_CONTROL Masks */
  1156. #define PORT_EN 0x0001 /* PPI Port Enable */
  1157. #define PORT_DIR 0x0002 /* PPI Port Direction */
  1158. #define XFR_TYPE 0x000C /* PPI Transfer Type */
  1159. #define PORT_CFG 0x0030 /* PPI Port Configuration */
  1160. #define FLD_SEL 0x0040 /* PPI Active Field Select */
  1161. #define PACK_EN 0x0080 /* PPI Packing Mode */
  1162. #define DMA32 0x0100 /* PPI 32-bit DMA Enable */
  1163. #define SKIP_EN 0x0200 /* PPI Skip Element Enable */
  1164. #define SKIP_EO 0x0400 /* PPI Skip Even/Odd Elements */
  1165. #define DLEN_8 0x0000 /* Data Length = 8 Bits */
  1166. #define DLEN_10 0x0800 /* Data Length = 10 Bits */
  1167. #define DLEN_11 0x1000 /* Data Length = 11 Bits */
  1168. #define DLEN_12 0x1800 /* Data Length = 12 Bits */
  1169. #define DLEN_13 0x2000 /* Data Length = 13 Bits */
  1170. #define DLEN_14 0x2800 /* Data Length = 14 Bits */
  1171. #define DLEN_15 0x3000 /* Data Length = 15 Bits */
  1172. #define DLEN_16 0x3800 /* Data Length = 16 Bits */
  1173. #define DLENGTH 0x3800 /* PPI Data Length */
  1174. #define POLC 0x4000 /* PPI Clock Polarity */
  1175. #define POLS 0x8000 /* PPI Frame Sync Polarity */
  1176. /* PPI_STATUS Masks */
  1177. #define FLD 0x0400 /* Field Indicator */
  1178. #define FT_ERR 0x0800 /* Frame Track Error */
  1179. #define OVR 0x1000 /* FIFO Overflow Error */
  1180. #define UNDR 0x2000 /* FIFO Underrun Error */
  1181. #define ERR_DET 0x4000 /* Error Detected Indicator */
  1182. #define ERR_NCOR 0x8000 /* Error Not Corrected Indicator */
  1183. /* ******************** TWO-WIRE INTERFACE (TWI) MASKS ***********************/
  1184. /* TWI_CLKDIV Macros (Use: *pTWI_CLKDIV = CLKLOW(x)|CLKHI(y); ) */
  1185. #define CLKLOW(x) ((x) & 0xFF) /* Periods Clock Is Held Low */
  1186. #define CLKHI(y) (((y)&0xFF)<<0x8) /* Periods Before New Clock Low */
  1187. /* TWI_PRESCALE Masks */
  1188. #define PRESCALE 0x007F /* SCLKs Per Internal Time Reference (10MHz) */
  1189. #define TWI_ENA 0x0080 /* TWI Enable */
  1190. #define SCCB 0x0200 /* SCCB Compatibility Enable */
  1191. /* TWI_SLAVE_CTRL Masks */
  1192. #define SEN 0x0001 /* Slave Enable */
  1193. #define SADD_LEN 0x0002 /* Slave Address Length */
  1194. #define STDVAL 0x0004 /* Slave Transmit Data Valid */
  1195. #define NAK 0x0008 /* NAK/ACK* Generated At Conclusion Of Transfer */
  1196. #define GEN 0x0010 /* General Call Adrress Matching Enabled */
  1197. /* TWI_SLAVE_STAT Masks */
  1198. #define SDIR 0x0001 /* Slave Transfer Direction (Transmit/Receive*) */
  1199. #define GCALL 0x0002 /* General Call Indicator */
  1200. /* TWI_MASTER_CTRL Masks */
  1201. #define MEN 0x0001 /* Master Mode Enable */
  1202. #define MADD_LEN 0x0002 /* Master Address Length */
  1203. #define MDIR 0x0004 /* Master Transmit Direction (RX/TX*) */
  1204. #define FAST 0x0008 /* Use Fast Mode Timing Specs */
  1205. #define STOP 0x0010 /* Issue Stop Condition */
  1206. #define RSTART 0x0020 /* Repeat Start or Stop* At End Of Transfer */
  1207. #define DCNT 0x3FC0 /* Data Bytes To Transfer */
  1208. #define SDAOVR 0x4000 /* Serial Data Override */
  1209. #define SCLOVR 0x8000 /* Serial Clock Override */
  1210. /* TWI_MASTER_STAT Masks */
  1211. #define MPROG 0x0001 /* Master Transfer In Progress */
  1212. #define LOSTARB 0x0002 /* Lost Arbitration Indicator (Xfer Aborted) */
  1213. #define ANAK 0x0004 /* Address Not Acknowledged */
  1214. #define DNAK 0x0008 /* Data Not Acknowledged */
  1215. #define BUFRDERR 0x0010 /* Buffer Read Error */
  1216. #define BUFWRERR 0x0020 /* Buffer Write Error */
  1217. #define SDASEN 0x0040 /* Serial Data Sense */
  1218. #define SCLSEN 0x0080 /* Serial Clock Sense */
  1219. #define BUSBUSY 0x0100 /* Bus Busy Indicator */
  1220. /* TWI_INT_SRC and TWI_INT_ENABLE Masks */
  1221. #define SINIT 0x0001 /* Slave Transfer Initiated */
  1222. #define SCOMP 0x0002 /* Slave Transfer Complete */
  1223. #define SERR 0x0004 /* Slave Transfer Error */
  1224. #define SOVF 0x0008 /* Slave Overflow */
  1225. #define MCOMP 0x0010 /* Master Transfer Complete */
  1226. #define MERR 0x0020 /* Master Transfer Error */
  1227. #define XMTSERV 0x0040 /* Transmit FIFO Service */
  1228. #define RCVSERV 0x0080 /* Receive FIFO Service */
  1229. /* TWI_FIFO_CTRL Masks */
  1230. #define XMTFLUSH 0x0001 /* Transmit Buffer Flush */
  1231. #define RCVFLUSH 0x0002 /* Receive Buffer Flush */
  1232. #define XMTINTLEN 0x0004 /* Transmit Buffer Interrupt Length */
  1233. #define RCVINTLEN 0x0008 /* Receive Buffer Interrupt Length */
  1234. /* TWI_FIFO_STAT Masks */
  1235. #define XMTSTAT 0x0003 /* Transmit FIFO Status */
  1236. #define XMT_EMPTY 0x0000 /* Transmit FIFO Empty */
  1237. #define XMT_HALF 0x0001 /* Transmit FIFO Has 1 Byte To Write */
  1238. #define XMT_FULL 0x0003 /* Transmit FIFO Full (2 Bytes To Write) */
  1239. #define RCVSTAT 0x000C /* Receive FIFO Status */
  1240. #define RCV_EMPTY 0x0000 /* Receive FIFO Empty */
  1241. #define RCV_HALF 0x0004 /* Receive FIFO Has 1 Byte To Read */
  1242. #define RCV_FULL 0x000C /* Receive FIFO Full (2 Bytes To Read) */
  1243. /* ******************* PIN CONTROL REGISTER MASKS ************************/
  1244. /* PORT_MUX Masks */
  1245. #define PJSE 0x0001 /* Port J SPI/SPORT Enable */
  1246. #define PJSE_SPORT 0x0000 /* Enable TFS0/DT0PRI */
  1247. #define PJSE_SPI 0x0001 /* Enable SPI_SSEL3:2 */
  1248. #define PJCE(x) (((x)&0x3)<<1) /* Port J CAN/SPI/SPORT Enable */
  1249. #define PJCE_SPORT 0x0000 /* Enable DR0SEC/DT0SEC */
  1250. #define PJCE_CAN 0x0002 /* Enable CAN RX/TX */
  1251. #define PJCE_SPI 0x0004 /* Enable SPI_SSEL7 */
  1252. #define PFDE 0x0008 /* Port F DMA Request Enable */
  1253. #define PFDE_UART 0x0000 /* Enable UART0 RX/TX */
  1254. #define PFDE_DMA 0x0008 /* Enable DMAR1:0 */
  1255. #define PFTE 0x0010 /* Port F Timer Enable */
  1256. #define PFTE_UART 0x0000 /* Enable UART1 RX/TX */
  1257. #define PFTE_TIMER 0x0010 /* Enable TMR7:6 */
  1258. #define PFS6E 0x0020 /* Port F SPI SSEL 6 Enable */
  1259. #define PFS6E_TIMER 0x0000 /* Enable TMR5 */
  1260. #define PFS6E_SPI 0x0020 /* Enable SPI_SSEL6 */
  1261. #define PFS5E 0x0040 /* Port F SPI SSEL 5 Enable */
  1262. #define PFS5E_TIMER 0x0000 /* Enable TMR4 */
  1263. #define PFS5E_SPI 0x0040 /* Enable SPI_SSEL5 */
  1264. #define PFS4E 0x0080 /* Port F SPI SSEL 4 Enable */
  1265. #define PFS4E_TIMER 0x0000 /* Enable TMR3 */
  1266. #define PFS4E_SPI 0x0080 /* Enable SPI_SSEL4 */
  1267. #define PFFE 0x0100 /* Port F PPI Frame Sync Enable */
  1268. #define PFFE_TIMER 0x0000 /* Enable TMR2 */
  1269. #define PFFE_PPI 0x0100 /* Enable PPI FS3 */
  1270. #define PGSE 0x0200 /* Port G SPORT1 Secondary Enable */
  1271. #define PGSE_PPI 0x0000 /* Enable PPI D9:8 */
  1272. #define PGSE_SPORT 0x0200 /* Enable DR1SEC/DT1SEC */
  1273. #define PGRE 0x0400 /* Port G SPORT1 Receive Enable */
  1274. #define PGRE_PPI 0x0000 /* Enable PPI D12:10 */
  1275. #define PGRE_SPORT 0x0400 /* Enable DR1PRI/RFS1/RSCLK1 */
  1276. #define PGTE 0x0800 /* Port G SPORT1 Transmit Enable */
  1277. #define PGTE_PPI 0x0000 /* Enable PPI D15:13 */
  1278. #define PGTE_SPORT 0x0800 /* Enable DT1PRI/TFS1/TSCLK1 */
  1279. /* ****************** HANDSHAKE DMA (HDMA) MASKS *********************/
  1280. /* HDMAx_CTL Masks */
  1281. #define HMDMAEN 0x0001 /* Enable Handshake DMA 0/1 */
  1282. #define REP 0x0002 /* HDMA Request Polarity */
  1283. #define UTE 0x0004 /* Urgency Threshold Enable */
  1284. #define OIE 0x0010 /* Overflow Interrupt Enable */
  1285. #define BDIE 0x0020 /* Block Done Interrupt Enable */
  1286. #define MBDI 0x0040 /* Mask Block Done IRQ If Pending ECNT */
  1287. #define DRQ 0x0300 /* HDMA Request Type */
  1288. #define DRQ_NONE 0x0000 /* No Request */
  1289. #define DRQ_SINGLE 0x0100 /* Channels Request Single */
  1290. #define DRQ_MULTI 0x0200 /* Channels Request Multi (Default) */
  1291. #define DRQ_URGENT 0x0300 /* Channels Request Multi Urgent */
  1292. #define RBC 0x1000 /* Reload BCNT With IBCNT */
  1293. #define PS 0x2000 /* HDMA Pin Status */
  1294. #define OI 0x4000 /* Overflow Interrupt Generated */
  1295. #define BDI 0x8000 /* Block Done Interrupt Generated */
  1296. /* entry addresses of the user-callable Boot ROM functions */
  1297. #define _BOOTROM_RESET 0xEF000000
  1298. #define _BOOTROM_FINAL_INIT 0xEF000002
  1299. #define _BOOTROM_DO_MEMORY_DMA 0xEF000006
  1300. #define _BOOTROM_BOOT_DXE_FLASH 0xEF000008
  1301. #define _BOOTROM_BOOT_DXE_SPI 0xEF00000A
  1302. #define _BOOTROM_BOOT_DXE_TWI 0xEF00000C
  1303. #define _BOOTROM_GET_DXE_ADDRESS_FLASH 0xEF000010
  1304. #define _BOOTROM_GET_DXE_ADDRESS_SPI 0xEF000012
  1305. #define _BOOTROM_GET_DXE_ADDRESS_TWI 0xEF000014
  1306. /* Alternate Deprecated Macros Provided For Backwards Code Compatibility */
  1307. #define PGDE_UART PFDE_UART
  1308. #define PGDE_DMA PFDE_DMA
  1309. #define CKELOW SCKELOW
  1310. /* HOST Port Registers */
  1311. #define HOST_CONTROL 0xffc03400 /* HOST Control Register */
  1312. #define HOST_STATUS 0xffc03404 /* HOST Status Register */
  1313. #define HOST_TIMEOUT 0xffc03408 /* HOST Acknowledge Mode Timeout Register */
  1314. /* Counter Registers */
  1315. #define CNT_CONFIG 0xffc03500 /* Configuration Register */
  1316. #define CNT_IMASK 0xffc03504 /* Interrupt Mask Register */
  1317. #define CNT_STATUS 0xffc03508 /* Status Register */
  1318. #define CNT_COMMAND 0xffc0350c /* Command Register */
  1319. #define CNT_DEBOUNCE 0xffc03510 /* Debounce Register */
  1320. #define CNT_COUNTER 0xffc03514 /* Counter Register */
  1321. #define CNT_MAX 0xffc03518 /* Maximal Count Register */
  1322. #define CNT_MIN 0xffc0351c /* Minimal Count Register */
  1323. /* OTP/FUSE Registers */
  1324. #define OTP_CONTROL 0xffc03600 /* OTP/Fuse Control Register */
  1325. #define OTP_BEN 0xffc03604 /* OTP/Fuse Byte Enable */
  1326. #define OTP_STATUS 0xffc03608 /* OTP/Fuse Status */
  1327. #define OTP_TIMING 0xffc0360c /* OTP/Fuse Access Timing */
  1328. /* Security Registers */
  1329. #define SECURE_SYSSWT 0xffc03620 /* Secure System Switches */
  1330. #define SECURE_CONTROL 0xffc03624 /* Secure Control */
  1331. #define SECURE_STATUS 0xffc03628 /* Secure Status */
  1332. /* OTP Read/Write Data Buffer Registers */
  1333. #define OTP_DATA0 0xffc03680 /* OTP/Fuse Data (OTP_DATA0-3) accesses the fuse read write buffer */
  1334. #define OTP_DATA1 0xffc03684 /* OTP/Fuse Data (OTP_DATA0-3) accesses the fuse read write buffer */
  1335. #define OTP_DATA2 0xffc03688 /* OTP/Fuse Data (OTP_DATA0-3) accesses the fuse read write buffer */
  1336. #define OTP_DATA3 0xffc0368c /* OTP/Fuse Data (OTP_DATA0-3) accesses the fuse read write buffer */
  1337. /* Motor Control PWM Registers */
  1338. #define PWM_CTRL 0xffc03700 /* PWM Control Register */
  1339. #define PWM_STAT 0xffc03704 /* PWM Status Register */
  1340. #define PWM_TM 0xffc03708 /* PWM Period Register */
  1341. #define PWM_DT 0xffc0370c /* PWM Dead Time Register */
  1342. #define PWM_GATE 0xffc03710 /* PWM Chopping Control */
  1343. #define PWM_CHA 0xffc03714 /* PWM Channel A Duty Control */
  1344. #define PWM_CHB 0xffc03718 /* PWM Channel B Duty Control */
  1345. #define PWM_CHC 0xffc0371c /* PWM Channel C Duty Control */
  1346. #define PWM_SEG 0xffc03720 /* PWM Crossover and Output Enable */
  1347. #define PWM_SYNCWT 0xffc03724 /* PWM Sync Pluse Width Control */
  1348. #define PWM_CHAL 0xffc03728 /* PWM Channel AL Duty Control (SR mode only) */
  1349. #define PWM_CHBL 0xffc0372c /* PWM Channel BL Duty Control (SR mode only) */
  1350. #define PWM_CHCL 0xffc03730 /* PWM Channel CL Duty Control (SR mode only) */
  1351. #define PWM_LSI 0xffc03734 /* PWM Low Side Invert (SR mode only) */
  1352. #define PWM_STAT2 0xffc03738 /* PWM Status Register 2 */
  1353. /* ********************************************************** */
  1354. /* SINGLE BIT MACRO PAIRS (bit mask and negated one) */
  1355. /* and MULTI BIT READ MACROS */
  1356. /* ********************************************************** */
  1357. /* Bit masks for HOST_CONTROL */
  1358. #define HOST_CNTR_HOST_EN 0x1 /* Host Enable */
  1359. #define HOST_CNTR_nHOST_EN 0x0
  1360. #define HOST_CNTR_HOST_END 0x2 /* Host Endianess */
  1361. #define HOST_CNTR_nHOST_END 0x0
  1362. #define HOST_CNTR_DATA_SIZE 0x4 /* Data Size */
  1363. #define HOST_CNTR_nDATA_SIZE 0x0
  1364. #define HOST_CNTR_HOST_RST 0x8 /* Host Reset */
  1365. #define HOST_CNTR_nHOST_RST 0x0
  1366. #define HOST_CNTR_HRDY_OVR 0x20 /* Host Ready Override */
  1367. #define HOST_CNTR_nHRDY_OVR 0x0
  1368. #define HOST_CNTR_INT_MODE 0x40 /* Interrupt Mode */
  1369. #define HOST_CNTR_nINT_MODE 0x0
  1370. #define HOST_CNTR_BT_EN 0x80 /* Bus Timeout Enable */
  1371. #define HOST_CNTR_ nBT_EN 0x0
  1372. #define HOST_CNTR_EHW 0x100 /* Enable Host Write */
  1373. #define HOST_CNTR_nEHW 0x0
  1374. #define HOST_CNTR_EHR 0x200 /* Enable Host Read */
  1375. #define HOST_CNTR_nEHR 0x0
  1376. #define HOST_CNTR_BDR 0x400 /* Burst DMA Requests */
  1377. #define HOST_CNTR_nBDR 0x0
  1378. /* Bit masks for HOST_STATUS */
  1379. #define HOST_STAT_READY 0x1 /* DMA Ready */
  1380. #define HOST_STAT_nREADY 0x0
  1381. #define HOST_STAT_FIFOFULL 0x2 /* FIFO Full */
  1382. #define HOST_STAT_nFIFOFULL 0x0
  1383. #define HOST_STAT_FIFOEMPTY 0x4 /* FIFO Empty */
  1384. #define HOST_STAT_nFIFOEMPTY 0x0
  1385. #define HOST_STAT_COMPLETE 0x8 /* DMA Complete */
  1386. #define HOST_STAT_nCOMPLETE 0x0
  1387. #define HOST_STAT_HSHK 0x10 /* Host Handshake */
  1388. #define HOST_STAT_nHSHK 0x0
  1389. #define HOST_STAT_TIMEOUT 0x20 /* Host Timeout */
  1390. #define HOST_STAT_nTIMEOUT 0x0
  1391. #define HOST_STAT_HIRQ 0x40 /* Host Interrupt Request */
  1392. #define HOST_STAT_nHIRQ 0x0
  1393. #define HOST_STAT_ALLOW_CNFG 0x80 /* Allow New Configuration */
  1394. #define HOST_STAT_nALLOW_CNFG 0x0
  1395. #define HOST_STAT_DMA_DIR 0x100 /* DMA Direction */
  1396. #define HOST_STAT_nDMA_DIR 0x0
  1397. #define HOST_STAT_BTE 0x200 /* Bus Timeout Enabled */
  1398. #define HOST_STAT_nBTE 0x0
  1399. #define HOST_STAT_HOSTRD_DONE 0x8000 /* Host Read Completion Interrupt */
  1400. #define HOST_STAT_nHOSTRD_DONE 0x0
  1401. /* Bit masks for HOST_TIMEOUT */
  1402. #define HOST_COUNT_TIMEOUT 0x7ff /* Host Timeout count */
  1403. /* Bit masks for CNT_CONFIG */
  1404. #define CNTE 0x1 /* Counter Enable */
  1405. #define nCNTE 0x0
  1406. #define DEBE 0x2 /* Debounce Enable */
  1407. #define nDEBE 0x0
  1408. #define CDGINV 0x10 /* CDG Pin Polarity Invert */
  1409. #define nCDGINV 0x0
  1410. #define CUDINV 0x20 /* CUD Pin Polarity Invert */
  1411. #define nCUDINV 0x0
  1412. #define CZMINV 0x40 /* CZM Pin Polarity Invert */
  1413. #define nCZMINV 0x0
  1414. #define CNTMODE 0x700 /* Counter Operating Mode */
  1415. #define ZMZC 0x800 /* CZM Zeroes Counter Enable */
  1416. #define nZMZC 0x0
  1417. #define BNDMODE 0x3000 /* Boundary register Mode */
  1418. #define INPDIS 0x8000 /* CUG and CDG Input Disable */
  1419. #define nINPDIS 0x0
  1420. /* Bit masks for CNT_IMASK */
  1421. #define ICIE 0x1 /* Illegal Gray/Binary Code Interrupt Enable */
  1422. #define nICIE 0x0
  1423. #define UCIE 0x2 /* Up count Interrupt Enable */
  1424. #define nUCIE 0x0
  1425. #define DCIE 0x4 /* Down count Interrupt Enable */
  1426. #define nDCIE 0x0
  1427. #define MINCIE 0x8 /* Min Count Interrupt Enable */
  1428. #define nMINCIE 0x0
  1429. #define MAXCIE 0x10 /* Max Count Interrupt Enable */
  1430. #define nMAXCIE 0x0
  1431. #define COV31IE 0x20 /* Bit 31 Overflow Interrupt Enable */
  1432. #define nCOV31IE 0x0
  1433. #define COV15IE 0x40 /* Bit 15 Overflow Interrupt Enable */
  1434. #define nCOV15IE 0x0
  1435. #define CZEROIE 0x80 /* Count to Zero Interrupt Enable */
  1436. #define nCZEROIE 0x0
  1437. #define CZMIE 0x100 /* CZM Pin Interrupt Enable */
  1438. #define nCZMIE 0x0
  1439. #define CZMEIE 0x200 /* CZM Error Interrupt Enable */
  1440. #define nCZMEIE 0x0
  1441. #define CZMZIE 0x400 /* CZM Zeroes Counter Interrupt Enable */
  1442. #define nCZMZIE 0x0
  1443. /* Bit masks for CNT_STATUS */
  1444. #define ICII 0x1 /* Illegal Gray/Binary Code Interrupt Identifier */
  1445. #define nICII 0x0
  1446. #define UCII 0x2 /* Up count Interrupt Identifier */
  1447. #define nUCII 0x0
  1448. #define DCII 0x4 /* Down count Interrupt Identifier */
  1449. #define nDCII 0x0
  1450. #define MINCII 0x8 /* Min Count Interrupt Identifier */
  1451. #define nMINCII 0x0
  1452. #define MAXCII 0x10 /* Max Count Interrupt Identifier */
  1453. #define nMAXCII 0x0
  1454. #define COV31II 0x20 /* Bit 31 Overflow Interrupt Identifier */
  1455. #define nCOV31II 0x0
  1456. #define COV15II 0x40 /* Bit 15 Overflow Interrupt Identifier */
  1457. #define nCOV15II 0x0
  1458. #define CZEROII 0x80 /* Count to Zero Interrupt Identifier */
  1459. #define nCZEROII 0x0
  1460. #define CZMII 0x100 /* CZM Pin Interrupt Identifier */
  1461. #define nCZMII 0x0
  1462. #define CZMEII 0x200 /* CZM Error Interrupt Identifier */
  1463. #define nCZMEII 0x0
  1464. #define CZMZII 0x400 /* CZM Zeroes Counter Interrupt Identifier */
  1465. #define nCZMZII 0x0
  1466. /* Bit masks for CNT_COMMAND */
  1467. #define W1LCNT 0xf /* Load Counter Register */
  1468. #define W1LMIN 0xf0 /* Load Min Register */
  1469. #define W1LMAX 0xf00 /* Load Max Register */
  1470. #define W1ZMONCE 0x1000 /* Enable CZM Clear Counter Once */
  1471. #define nW1ZMONCE 0x0
  1472. /* Bit masks for CNT_DEBOUNCE */
  1473. #define DPRESCALE 0xf /* Load Counter Register */
  1474. /* CNT_COMMAND bit field options */
  1475. #define W1LCNT_ZERO 0x0001 /* write 1 to load CNT_COUNTER with zero */
  1476. #define W1LCNT_MIN 0x0004 /* write 1 to load CNT_COUNTER from CNT_MIN */
  1477. #define W1LCNT_MAX 0x0008 /* write 1 to load CNT_COUNTER from CNT_MAX */
  1478. #define W1LMIN_ZERO 0x0010 /* write 1 to load CNT_MIN with zero */
  1479. #define W1LMIN_CNT 0x0020 /* write 1 to load CNT_MIN from CNT_COUNTER */
  1480. #define W1LMIN_MAX 0x0080 /* write 1 to load CNT_MIN from CNT_MAX */
  1481. #define W1LMAX_ZERO 0x0100 /* write 1 to load CNT_MAX with zero */
  1482. #define W1LMAX_CNT 0x0200 /* write 1 to load CNT_MAX from CNT_COUNTER */
  1483. #define W1LMAX_MIN 0x0400 /* write 1 to load CNT_MAX from CNT_MIN */
  1484. /* CNT_CONFIG bit field options */
  1485. #define CNTMODE_QUADENC 0x0000 /* quadrature encoder mode */
  1486. #define CNTMODE_BINENC 0x0100 /* binary encoder mode */
  1487. #define CNTMODE_UDCNT 0x0200 /* up/down counter mode */
  1488. #define CNTMODE_DIRCNT 0x0400 /* direction counter mode */
  1489. #define CNTMODE_DIRTMR 0x0500 /* direction timer mode */
  1490. #define BNDMODE_COMP 0x0000 /* boundary compare mode */
  1491. #define BNDMODE_ZERO 0x1000 /* boundary compare and zero mode */
  1492. #define BNDMODE_CAPT 0x2000 /* boundary capture mode */
  1493. #define BNDMODE_AEXT 0x3000 /* boundary auto-extend mode */
  1494. /* Bit masks for SECURE_SYSSWT */
  1495. #define EMUDABL 0x1 /* Emulation Disable. */
  1496. #define nEMUDABL 0x0
  1497. #define RSTDABL 0x2 /* Reset Disable */
  1498. #define nRSTDABL 0x0
  1499. #define L1IDABL 0x1c /* L1 Instruction Memory Disable. */
  1500. #define L1DADABL 0xe0 /* L1 Data Bank A Memory Disable. */
  1501. #define L1DBDABL 0x700 /* L1 Data Bank B Memory Disable. */
  1502. #define DMA0OVR 0x800 /* DMA0 Memory Access Override */
  1503. #define nDMA0OVR 0x0
  1504. #define DMA1OVR 0x1000 /* DMA1 Memory Access Override */
  1505. #define nDMA1OVR 0x0
  1506. #define EMUOVR 0x4000 /* Emulation Override */
  1507. #define nEMUOVR 0x0
  1508. #define OTPSEN 0x8000 /* OTP Secrets Enable. */
  1509. #define nOTPSEN 0x0
  1510. #define L2DABL 0x70000 /* L2 Memory Disable. */
  1511. /* Bit masks for SECURE_CONTROL */
  1512. #define SECURE0 0x1 /* SECURE 0 */
  1513. #define nSECURE0 0x0
  1514. #define SECURE1 0x2 /* SECURE 1 */
  1515. #define nSECURE1 0x0
  1516. #define SECURE2 0x4 /* SECURE 2 */
  1517. #define nSECURE2 0x0
  1518. #define SECURE3 0x8 /* SECURE 3 */
  1519. #define nSECURE3 0x0
  1520. /* Bit masks for SECURE_STATUS */
  1521. #define SECMODE 0x3 /* Secured Mode Control State */
  1522. #define NMI 0x4 /* Non Maskable Interrupt */
  1523. #define nNMI 0x0
  1524. #define AFVALID 0x8 /* Authentication Firmware Valid */
  1525. #define nAFVALID 0x0
  1526. #define AFEXIT 0x10 /* Authentication Firmware Exit */
  1527. #define nAFEXIT 0x0
  1528. #define SECSTAT 0xe0 /* Secure Status */
  1529. #endif /* _DEF_BF51X_H */