PageRenderTime 55ms CodeModel.GetById 23ms RepoModel.GetById 1ms app.codeStats 0ms

/drivers/infiniband/hw/mthca/mthca_cmd.c

https://bitbucket.org/cresqo/cm7-p500-kernel
C | 1940 lines | 1537 code | 286 blank | 117 comment | 121 complexity | d56566a38755b2dfc3cf683fccd783a7 MD5 | raw file
Possible License(s): LGPL-2.0, AGPL-1.0, GPL-2.0
  1. /*
  2. * Copyright (c) 2004, 2005 Topspin Communications. All rights reserved.
  3. * Copyright (c) 2005 Mellanox Technologies. All rights reserved.
  4. * Copyright (c) 2005, 2006 Cisco Systems. All rights reserved.
  5. *
  6. * This software is available to you under a choice of one of two
  7. * licenses. You may choose to be licensed under the terms of the GNU
  8. * General Public License (GPL) Version 2, available from the file
  9. * COPYING in the main directory of this source tree, or the
  10. * OpenIB.org BSD license below:
  11. *
  12. * Redistribution and use in source and binary forms, with or
  13. * without modification, are permitted provided that the following
  14. * conditions are met:
  15. *
  16. * - Redistributions of source code must retain the above
  17. * copyright notice, this list of conditions and the following
  18. * disclaimer.
  19. *
  20. * - Redistributions in binary form must reproduce the above
  21. * copyright notice, this list of conditions and the following
  22. * disclaimer in the documentation and/or other materials
  23. * provided with the distribution.
  24. *
  25. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  26. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  27. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  28. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  29. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  30. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  31. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  32. * SOFTWARE.
  33. */
  34. #include <linux/completion.h>
  35. #include <linux/pci.h>
  36. #include <linux/errno.h>
  37. #include <linux/sched.h>
  38. #include <linux/slab.h>
  39. #include <asm/io.h>
  40. #include <rdma/ib_mad.h>
  41. #include "mthca_dev.h"
  42. #include "mthca_config_reg.h"
  43. #include "mthca_cmd.h"
  44. #include "mthca_memfree.h"
  45. #define CMD_POLL_TOKEN 0xffff
  46. enum {
  47. HCR_IN_PARAM_OFFSET = 0x00,
  48. HCR_IN_MODIFIER_OFFSET = 0x08,
  49. HCR_OUT_PARAM_OFFSET = 0x0c,
  50. HCR_TOKEN_OFFSET = 0x14,
  51. HCR_STATUS_OFFSET = 0x18,
  52. HCR_OPMOD_SHIFT = 12,
  53. HCA_E_BIT = 22,
  54. HCR_GO_BIT = 23
  55. };
  56. enum {
  57. /* initialization and general commands */
  58. CMD_SYS_EN = 0x1,
  59. CMD_SYS_DIS = 0x2,
  60. CMD_MAP_FA = 0xfff,
  61. CMD_UNMAP_FA = 0xffe,
  62. CMD_RUN_FW = 0xff6,
  63. CMD_MOD_STAT_CFG = 0x34,
  64. CMD_QUERY_DEV_LIM = 0x3,
  65. CMD_QUERY_FW = 0x4,
  66. CMD_ENABLE_LAM = 0xff8,
  67. CMD_DISABLE_LAM = 0xff7,
  68. CMD_QUERY_DDR = 0x5,
  69. CMD_QUERY_ADAPTER = 0x6,
  70. CMD_INIT_HCA = 0x7,
  71. CMD_CLOSE_HCA = 0x8,
  72. CMD_INIT_IB = 0x9,
  73. CMD_CLOSE_IB = 0xa,
  74. CMD_QUERY_HCA = 0xb,
  75. CMD_SET_IB = 0xc,
  76. CMD_ACCESS_DDR = 0x2e,
  77. CMD_MAP_ICM = 0xffa,
  78. CMD_UNMAP_ICM = 0xff9,
  79. CMD_MAP_ICM_AUX = 0xffc,
  80. CMD_UNMAP_ICM_AUX = 0xffb,
  81. CMD_SET_ICM_SIZE = 0xffd,
  82. /* TPT commands */
  83. CMD_SW2HW_MPT = 0xd,
  84. CMD_QUERY_MPT = 0xe,
  85. CMD_HW2SW_MPT = 0xf,
  86. CMD_READ_MTT = 0x10,
  87. CMD_WRITE_MTT = 0x11,
  88. CMD_SYNC_TPT = 0x2f,
  89. /* EQ commands */
  90. CMD_MAP_EQ = 0x12,
  91. CMD_SW2HW_EQ = 0x13,
  92. CMD_HW2SW_EQ = 0x14,
  93. CMD_QUERY_EQ = 0x15,
  94. /* CQ commands */
  95. CMD_SW2HW_CQ = 0x16,
  96. CMD_HW2SW_CQ = 0x17,
  97. CMD_QUERY_CQ = 0x18,
  98. CMD_RESIZE_CQ = 0x2c,
  99. /* SRQ commands */
  100. CMD_SW2HW_SRQ = 0x35,
  101. CMD_HW2SW_SRQ = 0x36,
  102. CMD_QUERY_SRQ = 0x37,
  103. CMD_ARM_SRQ = 0x40,
  104. /* QP/EE commands */
  105. CMD_RST2INIT_QPEE = 0x19,
  106. CMD_INIT2RTR_QPEE = 0x1a,
  107. CMD_RTR2RTS_QPEE = 0x1b,
  108. CMD_RTS2RTS_QPEE = 0x1c,
  109. CMD_SQERR2RTS_QPEE = 0x1d,
  110. CMD_2ERR_QPEE = 0x1e,
  111. CMD_RTS2SQD_QPEE = 0x1f,
  112. CMD_SQD2SQD_QPEE = 0x38,
  113. CMD_SQD2RTS_QPEE = 0x20,
  114. CMD_ERR2RST_QPEE = 0x21,
  115. CMD_QUERY_QPEE = 0x22,
  116. CMD_INIT2INIT_QPEE = 0x2d,
  117. CMD_SUSPEND_QPEE = 0x32,
  118. CMD_UNSUSPEND_QPEE = 0x33,
  119. /* special QPs and management commands */
  120. CMD_CONF_SPECIAL_QP = 0x23,
  121. CMD_MAD_IFC = 0x24,
  122. /* multicast commands */
  123. CMD_READ_MGM = 0x25,
  124. CMD_WRITE_MGM = 0x26,
  125. CMD_MGID_HASH = 0x27,
  126. /* miscellaneous commands */
  127. CMD_DIAG_RPRT = 0x30,
  128. CMD_NOP = 0x31,
  129. /* debug commands */
  130. CMD_QUERY_DEBUG_MSG = 0x2a,
  131. CMD_SET_DEBUG_MSG = 0x2b,
  132. };
  133. /*
  134. * According to Mellanox code, FW may be starved and never complete
  135. * commands. So we can't use strict timeouts described in PRM -- we
  136. * just arbitrarily select 60 seconds for now.
  137. */
  138. #if 0
  139. /*
  140. * Round up and add 1 to make sure we get the full wait time (since we
  141. * will be starting in the middle of a jiffy)
  142. */
  143. enum {
  144. CMD_TIME_CLASS_A = (HZ + 999) / 1000 + 1,
  145. CMD_TIME_CLASS_B = (HZ + 99) / 100 + 1,
  146. CMD_TIME_CLASS_C = (HZ + 9) / 10 + 1,
  147. CMD_TIME_CLASS_D = 60 * HZ
  148. };
  149. #else
  150. enum {
  151. CMD_TIME_CLASS_A = 60 * HZ,
  152. CMD_TIME_CLASS_B = 60 * HZ,
  153. CMD_TIME_CLASS_C = 60 * HZ,
  154. CMD_TIME_CLASS_D = 60 * HZ
  155. };
  156. #endif
  157. enum {
  158. GO_BIT_TIMEOUT = HZ * 10
  159. };
  160. struct mthca_cmd_context {
  161. struct completion done;
  162. int result;
  163. int next;
  164. u64 out_param;
  165. u16 token;
  166. u8 status;
  167. };
  168. static int fw_cmd_doorbell = 0;
  169. module_param(fw_cmd_doorbell, int, 0644);
  170. MODULE_PARM_DESC(fw_cmd_doorbell, "post FW commands through doorbell page if nonzero "
  171. "(and supported by FW)");
  172. static inline int go_bit(struct mthca_dev *dev)
  173. {
  174. return readl(dev->hcr + HCR_STATUS_OFFSET) &
  175. swab32(1 << HCR_GO_BIT);
  176. }
  177. static void mthca_cmd_post_dbell(struct mthca_dev *dev,
  178. u64 in_param,
  179. u64 out_param,
  180. u32 in_modifier,
  181. u8 op_modifier,
  182. u16 op,
  183. u16 token)
  184. {
  185. void __iomem *ptr = dev->cmd.dbell_map;
  186. u16 *offs = dev->cmd.dbell_offsets;
  187. __raw_writel((__force u32) cpu_to_be32(in_param >> 32), ptr + offs[0]);
  188. wmb();
  189. __raw_writel((__force u32) cpu_to_be32(in_param & 0xfffffffful), ptr + offs[1]);
  190. wmb();
  191. __raw_writel((__force u32) cpu_to_be32(in_modifier), ptr + offs[2]);
  192. wmb();
  193. __raw_writel((__force u32) cpu_to_be32(out_param >> 32), ptr + offs[3]);
  194. wmb();
  195. __raw_writel((__force u32) cpu_to_be32(out_param & 0xfffffffful), ptr + offs[4]);
  196. wmb();
  197. __raw_writel((__force u32) cpu_to_be32(token << 16), ptr + offs[5]);
  198. wmb();
  199. __raw_writel((__force u32) cpu_to_be32((1 << HCR_GO_BIT) |
  200. (1 << HCA_E_BIT) |
  201. (op_modifier << HCR_OPMOD_SHIFT) |
  202. op), ptr + offs[6]);
  203. wmb();
  204. __raw_writel((__force u32) 0, ptr + offs[7]);
  205. wmb();
  206. }
  207. static int mthca_cmd_post_hcr(struct mthca_dev *dev,
  208. u64 in_param,
  209. u64 out_param,
  210. u32 in_modifier,
  211. u8 op_modifier,
  212. u16 op,
  213. u16 token,
  214. int event)
  215. {
  216. if (event) {
  217. unsigned long end = jiffies + GO_BIT_TIMEOUT;
  218. while (go_bit(dev) && time_before(jiffies, end)) {
  219. set_current_state(TASK_RUNNING);
  220. schedule();
  221. }
  222. }
  223. if (go_bit(dev))
  224. return -EAGAIN;
  225. /*
  226. * We use writel (instead of something like memcpy_toio)
  227. * because writes of less than 32 bits to the HCR don't work
  228. * (and some architectures such as ia64 implement memcpy_toio
  229. * in terms of writeb).
  230. */
  231. __raw_writel((__force u32) cpu_to_be32(in_param >> 32), dev->hcr + 0 * 4);
  232. __raw_writel((__force u32) cpu_to_be32(in_param & 0xfffffffful), dev->hcr + 1 * 4);
  233. __raw_writel((__force u32) cpu_to_be32(in_modifier), dev->hcr + 2 * 4);
  234. __raw_writel((__force u32) cpu_to_be32(out_param >> 32), dev->hcr + 3 * 4);
  235. __raw_writel((__force u32) cpu_to_be32(out_param & 0xfffffffful), dev->hcr + 4 * 4);
  236. __raw_writel((__force u32) cpu_to_be32(token << 16), dev->hcr + 5 * 4);
  237. /* __raw_writel may not order writes. */
  238. wmb();
  239. __raw_writel((__force u32) cpu_to_be32((1 << HCR_GO_BIT) |
  240. (event ? (1 << HCA_E_BIT) : 0) |
  241. (op_modifier << HCR_OPMOD_SHIFT) |
  242. op), dev->hcr + 6 * 4);
  243. return 0;
  244. }
  245. static int mthca_cmd_post(struct mthca_dev *dev,
  246. u64 in_param,
  247. u64 out_param,
  248. u32 in_modifier,
  249. u8 op_modifier,
  250. u16 op,
  251. u16 token,
  252. int event)
  253. {
  254. int err = 0;
  255. mutex_lock(&dev->cmd.hcr_mutex);
  256. if (event && dev->cmd.flags & MTHCA_CMD_POST_DOORBELLS && fw_cmd_doorbell)
  257. mthca_cmd_post_dbell(dev, in_param, out_param, in_modifier,
  258. op_modifier, op, token);
  259. else
  260. err = mthca_cmd_post_hcr(dev, in_param, out_param, in_modifier,
  261. op_modifier, op, token, event);
  262. /*
  263. * Make sure that our HCR writes don't get mixed in with
  264. * writes from another CPU starting a FW command.
  265. */
  266. mmiowb();
  267. mutex_unlock(&dev->cmd.hcr_mutex);
  268. return err;
  269. }
  270. static int mthca_cmd_poll(struct mthca_dev *dev,
  271. u64 in_param,
  272. u64 *out_param,
  273. int out_is_imm,
  274. u32 in_modifier,
  275. u8 op_modifier,
  276. u16 op,
  277. unsigned long timeout,
  278. u8 *status)
  279. {
  280. int err = 0;
  281. unsigned long end;
  282. down(&dev->cmd.poll_sem);
  283. err = mthca_cmd_post(dev, in_param,
  284. out_param ? *out_param : 0,
  285. in_modifier, op_modifier,
  286. op, CMD_POLL_TOKEN, 0);
  287. if (err)
  288. goto out;
  289. end = timeout + jiffies;
  290. while (go_bit(dev) && time_before(jiffies, end)) {
  291. set_current_state(TASK_RUNNING);
  292. schedule();
  293. }
  294. if (go_bit(dev)) {
  295. err = -EBUSY;
  296. goto out;
  297. }
  298. if (out_is_imm)
  299. *out_param =
  300. (u64) be32_to_cpu((__force __be32)
  301. __raw_readl(dev->hcr + HCR_OUT_PARAM_OFFSET)) << 32 |
  302. (u64) be32_to_cpu((__force __be32)
  303. __raw_readl(dev->hcr + HCR_OUT_PARAM_OFFSET + 4));
  304. *status = be32_to_cpu((__force __be32) __raw_readl(dev->hcr + HCR_STATUS_OFFSET)) >> 24;
  305. out:
  306. up(&dev->cmd.poll_sem);
  307. return err;
  308. }
  309. void mthca_cmd_event(struct mthca_dev *dev,
  310. u16 token,
  311. u8 status,
  312. u64 out_param)
  313. {
  314. struct mthca_cmd_context *context =
  315. &dev->cmd.context[token & dev->cmd.token_mask];
  316. /* previously timed out command completing at long last */
  317. if (token != context->token)
  318. return;
  319. context->result = 0;
  320. context->status = status;
  321. context->out_param = out_param;
  322. complete(&context->done);
  323. }
  324. static int mthca_cmd_wait(struct mthca_dev *dev,
  325. u64 in_param,
  326. u64 *out_param,
  327. int out_is_imm,
  328. u32 in_modifier,
  329. u8 op_modifier,
  330. u16 op,
  331. unsigned long timeout,
  332. u8 *status)
  333. {
  334. int err = 0;
  335. struct mthca_cmd_context *context;
  336. down(&dev->cmd.event_sem);
  337. spin_lock(&dev->cmd.context_lock);
  338. BUG_ON(dev->cmd.free_head < 0);
  339. context = &dev->cmd.context[dev->cmd.free_head];
  340. context->token += dev->cmd.token_mask + 1;
  341. dev->cmd.free_head = context->next;
  342. spin_unlock(&dev->cmd.context_lock);
  343. init_completion(&context->done);
  344. err = mthca_cmd_post(dev, in_param,
  345. out_param ? *out_param : 0,
  346. in_modifier, op_modifier,
  347. op, context->token, 1);
  348. if (err)
  349. goto out;
  350. if (!wait_for_completion_timeout(&context->done, timeout)) {
  351. err = -EBUSY;
  352. goto out;
  353. }
  354. err = context->result;
  355. if (err)
  356. goto out;
  357. *status = context->status;
  358. if (*status)
  359. mthca_dbg(dev, "Command %02x completed with status %02x\n",
  360. op, *status);
  361. if (out_is_imm)
  362. *out_param = context->out_param;
  363. out:
  364. spin_lock(&dev->cmd.context_lock);
  365. context->next = dev->cmd.free_head;
  366. dev->cmd.free_head = context - dev->cmd.context;
  367. spin_unlock(&dev->cmd.context_lock);
  368. up(&dev->cmd.event_sem);
  369. return err;
  370. }
  371. /* Invoke a command with an output mailbox */
  372. static int mthca_cmd_box(struct mthca_dev *dev,
  373. u64 in_param,
  374. u64 out_param,
  375. u32 in_modifier,
  376. u8 op_modifier,
  377. u16 op,
  378. unsigned long timeout,
  379. u8 *status)
  380. {
  381. if (dev->cmd.flags & MTHCA_CMD_USE_EVENTS)
  382. return mthca_cmd_wait(dev, in_param, &out_param, 0,
  383. in_modifier, op_modifier, op,
  384. timeout, status);
  385. else
  386. return mthca_cmd_poll(dev, in_param, &out_param, 0,
  387. in_modifier, op_modifier, op,
  388. timeout, status);
  389. }
  390. /* Invoke a command with no output parameter */
  391. static int mthca_cmd(struct mthca_dev *dev,
  392. u64 in_param,
  393. u32 in_modifier,
  394. u8 op_modifier,
  395. u16 op,
  396. unsigned long timeout,
  397. u8 *status)
  398. {
  399. return mthca_cmd_box(dev, in_param, 0, in_modifier,
  400. op_modifier, op, timeout, status);
  401. }
  402. /*
  403. * Invoke a command with an immediate output parameter (and copy the
  404. * output into the caller's out_param pointer after the command
  405. * executes).
  406. */
  407. static int mthca_cmd_imm(struct mthca_dev *dev,
  408. u64 in_param,
  409. u64 *out_param,
  410. u32 in_modifier,
  411. u8 op_modifier,
  412. u16 op,
  413. unsigned long timeout,
  414. u8 *status)
  415. {
  416. if (dev->cmd.flags & MTHCA_CMD_USE_EVENTS)
  417. return mthca_cmd_wait(dev, in_param, out_param, 1,
  418. in_modifier, op_modifier, op,
  419. timeout, status);
  420. else
  421. return mthca_cmd_poll(dev, in_param, out_param, 1,
  422. in_modifier, op_modifier, op,
  423. timeout, status);
  424. }
  425. int mthca_cmd_init(struct mthca_dev *dev)
  426. {
  427. mutex_init(&dev->cmd.hcr_mutex);
  428. sema_init(&dev->cmd.poll_sem, 1);
  429. dev->cmd.flags = 0;
  430. dev->hcr = ioremap(pci_resource_start(dev->pdev, 0) + MTHCA_HCR_BASE,
  431. MTHCA_HCR_SIZE);
  432. if (!dev->hcr) {
  433. mthca_err(dev, "Couldn't map command register.");
  434. return -ENOMEM;
  435. }
  436. dev->cmd.pool = pci_pool_create("mthca_cmd", dev->pdev,
  437. MTHCA_MAILBOX_SIZE,
  438. MTHCA_MAILBOX_SIZE, 0);
  439. if (!dev->cmd.pool) {
  440. iounmap(dev->hcr);
  441. return -ENOMEM;
  442. }
  443. return 0;
  444. }
  445. void mthca_cmd_cleanup(struct mthca_dev *dev)
  446. {
  447. pci_pool_destroy(dev->cmd.pool);
  448. iounmap(dev->hcr);
  449. if (dev->cmd.flags & MTHCA_CMD_POST_DOORBELLS)
  450. iounmap(dev->cmd.dbell_map);
  451. }
  452. /*
  453. * Switch to using events to issue FW commands (should be called after
  454. * event queue to command events has been initialized).
  455. */
  456. int mthca_cmd_use_events(struct mthca_dev *dev)
  457. {
  458. int i;
  459. dev->cmd.context = kmalloc(dev->cmd.max_cmds *
  460. sizeof (struct mthca_cmd_context),
  461. GFP_KERNEL);
  462. if (!dev->cmd.context)
  463. return -ENOMEM;
  464. for (i = 0; i < dev->cmd.max_cmds; ++i) {
  465. dev->cmd.context[i].token = i;
  466. dev->cmd.context[i].next = i + 1;
  467. }
  468. dev->cmd.context[dev->cmd.max_cmds - 1].next = -1;
  469. dev->cmd.free_head = 0;
  470. sema_init(&dev->cmd.event_sem, dev->cmd.max_cmds);
  471. spin_lock_init(&dev->cmd.context_lock);
  472. for (dev->cmd.token_mask = 1;
  473. dev->cmd.token_mask < dev->cmd.max_cmds;
  474. dev->cmd.token_mask <<= 1)
  475. ; /* nothing */
  476. --dev->cmd.token_mask;
  477. dev->cmd.flags |= MTHCA_CMD_USE_EVENTS;
  478. down(&dev->cmd.poll_sem);
  479. return 0;
  480. }
  481. /*
  482. * Switch back to polling (used when shutting down the device)
  483. */
  484. void mthca_cmd_use_polling(struct mthca_dev *dev)
  485. {
  486. int i;
  487. dev->cmd.flags &= ~MTHCA_CMD_USE_EVENTS;
  488. for (i = 0; i < dev->cmd.max_cmds; ++i)
  489. down(&dev->cmd.event_sem);
  490. kfree(dev->cmd.context);
  491. up(&dev->cmd.poll_sem);
  492. }
  493. struct mthca_mailbox *mthca_alloc_mailbox(struct mthca_dev *dev,
  494. gfp_t gfp_mask)
  495. {
  496. struct mthca_mailbox *mailbox;
  497. mailbox = kmalloc(sizeof *mailbox, gfp_mask);
  498. if (!mailbox)
  499. return ERR_PTR(-ENOMEM);
  500. mailbox->buf = pci_pool_alloc(dev->cmd.pool, gfp_mask, &mailbox->dma);
  501. if (!mailbox->buf) {
  502. kfree(mailbox);
  503. return ERR_PTR(-ENOMEM);
  504. }
  505. return mailbox;
  506. }
  507. void mthca_free_mailbox(struct mthca_dev *dev, struct mthca_mailbox *mailbox)
  508. {
  509. if (!mailbox)
  510. return;
  511. pci_pool_free(dev->cmd.pool, mailbox->buf, mailbox->dma);
  512. kfree(mailbox);
  513. }
  514. int mthca_SYS_EN(struct mthca_dev *dev, u8 *status)
  515. {
  516. u64 out;
  517. int ret;
  518. ret = mthca_cmd_imm(dev, 0, &out, 0, 0, CMD_SYS_EN, CMD_TIME_CLASS_D, status);
  519. if (*status == MTHCA_CMD_STAT_DDR_MEM_ERR)
  520. mthca_warn(dev, "SYS_EN DDR error: syn=%x, sock=%d, "
  521. "sladdr=%d, SPD source=%s\n",
  522. (int) (out >> 6) & 0xf, (int) (out >> 4) & 3,
  523. (int) (out >> 1) & 7, (int) out & 1 ? "NVMEM" : "DIMM");
  524. return ret;
  525. }
  526. int mthca_SYS_DIS(struct mthca_dev *dev, u8 *status)
  527. {
  528. return mthca_cmd(dev, 0, 0, 0, CMD_SYS_DIS, CMD_TIME_CLASS_C, status);
  529. }
  530. static int mthca_map_cmd(struct mthca_dev *dev, u16 op, struct mthca_icm *icm,
  531. u64 virt, u8 *status)
  532. {
  533. struct mthca_mailbox *mailbox;
  534. struct mthca_icm_iter iter;
  535. __be64 *pages;
  536. int lg;
  537. int nent = 0;
  538. int i;
  539. int err = 0;
  540. int ts = 0, tc = 0;
  541. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  542. if (IS_ERR(mailbox))
  543. return PTR_ERR(mailbox);
  544. memset(mailbox->buf, 0, MTHCA_MAILBOX_SIZE);
  545. pages = mailbox->buf;
  546. for (mthca_icm_first(icm, &iter);
  547. !mthca_icm_last(&iter);
  548. mthca_icm_next(&iter)) {
  549. /*
  550. * We have to pass pages that are aligned to their
  551. * size, so find the least significant 1 in the
  552. * address or size and use that as our log2 size.
  553. */
  554. lg = ffs(mthca_icm_addr(&iter) | mthca_icm_size(&iter)) - 1;
  555. if (lg < MTHCA_ICM_PAGE_SHIFT) {
  556. mthca_warn(dev, "Got FW area not aligned to %d (%llx/%lx).\n",
  557. MTHCA_ICM_PAGE_SIZE,
  558. (unsigned long long) mthca_icm_addr(&iter),
  559. mthca_icm_size(&iter));
  560. err = -EINVAL;
  561. goto out;
  562. }
  563. for (i = 0; i < mthca_icm_size(&iter) >> lg; ++i) {
  564. if (virt != -1) {
  565. pages[nent * 2] = cpu_to_be64(virt);
  566. virt += 1 << lg;
  567. }
  568. pages[nent * 2 + 1] =
  569. cpu_to_be64((mthca_icm_addr(&iter) + (i << lg)) |
  570. (lg - MTHCA_ICM_PAGE_SHIFT));
  571. ts += 1 << (lg - 10);
  572. ++tc;
  573. if (++nent == MTHCA_MAILBOX_SIZE / 16) {
  574. err = mthca_cmd(dev, mailbox->dma, nent, 0, op,
  575. CMD_TIME_CLASS_B, status);
  576. if (err || *status)
  577. goto out;
  578. nent = 0;
  579. }
  580. }
  581. }
  582. if (nent)
  583. err = mthca_cmd(dev, mailbox->dma, nent, 0, op,
  584. CMD_TIME_CLASS_B, status);
  585. switch (op) {
  586. case CMD_MAP_FA:
  587. mthca_dbg(dev, "Mapped %d chunks/%d KB for FW.\n", tc, ts);
  588. break;
  589. case CMD_MAP_ICM_AUX:
  590. mthca_dbg(dev, "Mapped %d chunks/%d KB for ICM aux.\n", tc, ts);
  591. break;
  592. case CMD_MAP_ICM:
  593. mthca_dbg(dev, "Mapped %d chunks/%d KB at %llx for ICM.\n",
  594. tc, ts, (unsigned long long) virt - (ts << 10));
  595. break;
  596. }
  597. out:
  598. mthca_free_mailbox(dev, mailbox);
  599. return err;
  600. }
  601. int mthca_MAP_FA(struct mthca_dev *dev, struct mthca_icm *icm, u8 *status)
  602. {
  603. return mthca_map_cmd(dev, CMD_MAP_FA, icm, -1, status);
  604. }
  605. int mthca_UNMAP_FA(struct mthca_dev *dev, u8 *status)
  606. {
  607. return mthca_cmd(dev, 0, 0, 0, CMD_UNMAP_FA, CMD_TIME_CLASS_B, status);
  608. }
  609. int mthca_RUN_FW(struct mthca_dev *dev, u8 *status)
  610. {
  611. return mthca_cmd(dev, 0, 0, 0, CMD_RUN_FW, CMD_TIME_CLASS_A, status);
  612. }
  613. static void mthca_setup_cmd_doorbells(struct mthca_dev *dev, u64 base)
  614. {
  615. unsigned long addr;
  616. u16 max_off = 0;
  617. int i;
  618. for (i = 0; i < 8; ++i)
  619. max_off = max(max_off, dev->cmd.dbell_offsets[i]);
  620. if ((base & PAGE_MASK) != ((base + max_off) & PAGE_MASK)) {
  621. mthca_warn(dev, "Firmware doorbell region at 0x%016llx, "
  622. "length 0x%x crosses a page boundary\n",
  623. (unsigned long long) base, max_off);
  624. return;
  625. }
  626. addr = pci_resource_start(dev->pdev, 2) +
  627. ((pci_resource_len(dev->pdev, 2) - 1) & base);
  628. dev->cmd.dbell_map = ioremap(addr, max_off + sizeof(u32));
  629. if (!dev->cmd.dbell_map)
  630. return;
  631. dev->cmd.flags |= MTHCA_CMD_POST_DOORBELLS;
  632. mthca_dbg(dev, "Mapped doorbell page for posting FW commands\n");
  633. }
  634. int mthca_QUERY_FW(struct mthca_dev *dev, u8 *status)
  635. {
  636. struct mthca_mailbox *mailbox;
  637. u32 *outbox;
  638. u64 base;
  639. u32 tmp;
  640. int err = 0;
  641. u8 lg;
  642. int i;
  643. #define QUERY_FW_OUT_SIZE 0x100
  644. #define QUERY_FW_VER_OFFSET 0x00
  645. #define QUERY_FW_MAX_CMD_OFFSET 0x0f
  646. #define QUERY_FW_ERR_START_OFFSET 0x30
  647. #define QUERY_FW_ERR_SIZE_OFFSET 0x38
  648. #define QUERY_FW_CMD_DB_EN_OFFSET 0x10
  649. #define QUERY_FW_CMD_DB_OFFSET 0x50
  650. #define QUERY_FW_CMD_DB_BASE 0x60
  651. #define QUERY_FW_START_OFFSET 0x20
  652. #define QUERY_FW_END_OFFSET 0x28
  653. #define QUERY_FW_SIZE_OFFSET 0x00
  654. #define QUERY_FW_CLR_INT_BASE_OFFSET 0x20
  655. #define QUERY_FW_EQ_ARM_BASE_OFFSET 0x40
  656. #define QUERY_FW_EQ_SET_CI_BASE_OFFSET 0x48
  657. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  658. if (IS_ERR(mailbox))
  659. return PTR_ERR(mailbox);
  660. outbox = mailbox->buf;
  661. err = mthca_cmd_box(dev, 0, mailbox->dma, 0, 0, CMD_QUERY_FW,
  662. CMD_TIME_CLASS_A, status);
  663. if (err)
  664. goto out;
  665. MTHCA_GET(dev->fw_ver, outbox, QUERY_FW_VER_OFFSET);
  666. /*
  667. * FW subminor version is at more significant bits than minor
  668. * version, so swap here.
  669. */
  670. dev->fw_ver = (dev->fw_ver & 0xffff00000000ull) |
  671. ((dev->fw_ver & 0xffff0000ull) >> 16) |
  672. ((dev->fw_ver & 0x0000ffffull) << 16);
  673. MTHCA_GET(lg, outbox, QUERY_FW_MAX_CMD_OFFSET);
  674. dev->cmd.max_cmds = 1 << lg;
  675. mthca_dbg(dev, "FW version %012llx, max commands %d\n",
  676. (unsigned long long) dev->fw_ver, dev->cmd.max_cmds);
  677. MTHCA_GET(dev->catas_err.addr, outbox, QUERY_FW_ERR_START_OFFSET);
  678. MTHCA_GET(dev->catas_err.size, outbox, QUERY_FW_ERR_SIZE_OFFSET);
  679. mthca_dbg(dev, "Catastrophic error buffer at 0x%llx, size 0x%x\n",
  680. (unsigned long long) dev->catas_err.addr, dev->catas_err.size);
  681. MTHCA_GET(tmp, outbox, QUERY_FW_CMD_DB_EN_OFFSET);
  682. if (tmp & 0x1) {
  683. mthca_dbg(dev, "FW supports commands through doorbells\n");
  684. MTHCA_GET(base, outbox, QUERY_FW_CMD_DB_BASE);
  685. for (i = 0; i < MTHCA_CMD_NUM_DBELL_DWORDS; ++i)
  686. MTHCA_GET(dev->cmd.dbell_offsets[i], outbox,
  687. QUERY_FW_CMD_DB_OFFSET + (i << 1));
  688. mthca_setup_cmd_doorbells(dev, base);
  689. }
  690. if (mthca_is_memfree(dev)) {
  691. MTHCA_GET(dev->fw.arbel.fw_pages, outbox, QUERY_FW_SIZE_OFFSET);
  692. MTHCA_GET(dev->fw.arbel.clr_int_base, outbox, QUERY_FW_CLR_INT_BASE_OFFSET);
  693. MTHCA_GET(dev->fw.arbel.eq_arm_base, outbox, QUERY_FW_EQ_ARM_BASE_OFFSET);
  694. MTHCA_GET(dev->fw.arbel.eq_set_ci_base, outbox, QUERY_FW_EQ_SET_CI_BASE_OFFSET);
  695. mthca_dbg(dev, "FW size %d KB\n", dev->fw.arbel.fw_pages << 2);
  696. /*
  697. * Round up number of system pages needed in case
  698. * MTHCA_ICM_PAGE_SIZE < PAGE_SIZE.
  699. */
  700. dev->fw.arbel.fw_pages =
  701. ALIGN(dev->fw.arbel.fw_pages, PAGE_SIZE / MTHCA_ICM_PAGE_SIZE) >>
  702. (PAGE_SHIFT - MTHCA_ICM_PAGE_SHIFT);
  703. mthca_dbg(dev, "Clear int @ %llx, EQ arm @ %llx, EQ set CI @ %llx\n",
  704. (unsigned long long) dev->fw.arbel.clr_int_base,
  705. (unsigned long long) dev->fw.arbel.eq_arm_base,
  706. (unsigned long long) dev->fw.arbel.eq_set_ci_base);
  707. } else {
  708. MTHCA_GET(dev->fw.tavor.fw_start, outbox, QUERY_FW_START_OFFSET);
  709. MTHCA_GET(dev->fw.tavor.fw_end, outbox, QUERY_FW_END_OFFSET);
  710. mthca_dbg(dev, "FW size %d KB (start %llx, end %llx)\n",
  711. (int) ((dev->fw.tavor.fw_end - dev->fw.tavor.fw_start) >> 10),
  712. (unsigned long long) dev->fw.tavor.fw_start,
  713. (unsigned long long) dev->fw.tavor.fw_end);
  714. }
  715. out:
  716. mthca_free_mailbox(dev, mailbox);
  717. return err;
  718. }
  719. int mthca_ENABLE_LAM(struct mthca_dev *dev, u8 *status)
  720. {
  721. struct mthca_mailbox *mailbox;
  722. u8 info;
  723. u32 *outbox;
  724. int err = 0;
  725. #define ENABLE_LAM_OUT_SIZE 0x100
  726. #define ENABLE_LAM_START_OFFSET 0x00
  727. #define ENABLE_LAM_END_OFFSET 0x08
  728. #define ENABLE_LAM_INFO_OFFSET 0x13
  729. #define ENABLE_LAM_INFO_HIDDEN_FLAG (1 << 4)
  730. #define ENABLE_LAM_INFO_ECC_MASK 0x3
  731. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  732. if (IS_ERR(mailbox))
  733. return PTR_ERR(mailbox);
  734. outbox = mailbox->buf;
  735. err = mthca_cmd_box(dev, 0, mailbox->dma, 0, 0, CMD_ENABLE_LAM,
  736. CMD_TIME_CLASS_C, status);
  737. if (err)
  738. goto out;
  739. if (*status == MTHCA_CMD_STAT_LAM_NOT_PRE)
  740. goto out;
  741. MTHCA_GET(dev->ddr_start, outbox, ENABLE_LAM_START_OFFSET);
  742. MTHCA_GET(dev->ddr_end, outbox, ENABLE_LAM_END_OFFSET);
  743. MTHCA_GET(info, outbox, ENABLE_LAM_INFO_OFFSET);
  744. if (!!(info & ENABLE_LAM_INFO_HIDDEN_FLAG) !=
  745. !!(dev->mthca_flags & MTHCA_FLAG_DDR_HIDDEN)) {
  746. mthca_info(dev, "FW reports that HCA-attached memory "
  747. "is %s hidden; does not match PCI config\n",
  748. (info & ENABLE_LAM_INFO_HIDDEN_FLAG) ?
  749. "" : "not");
  750. }
  751. if (info & ENABLE_LAM_INFO_HIDDEN_FLAG)
  752. mthca_dbg(dev, "HCA-attached memory is hidden.\n");
  753. mthca_dbg(dev, "HCA memory size %d KB (start %llx, end %llx)\n",
  754. (int) ((dev->ddr_end - dev->ddr_start) >> 10),
  755. (unsigned long long) dev->ddr_start,
  756. (unsigned long long) dev->ddr_end);
  757. out:
  758. mthca_free_mailbox(dev, mailbox);
  759. return err;
  760. }
  761. int mthca_DISABLE_LAM(struct mthca_dev *dev, u8 *status)
  762. {
  763. return mthca_cmd(dev, 0, 0, 0, CMD_SYS_DIS, CMD_TIME_CLASS_C, status);
  764. }
  765. int mthca_QUERY_DDR(struct mthca_dev *dev, u8 *status)
  766. {
  767. struct mthca_mailbox *mailbox;
  768. u8 info;
  769. u32 *outbox;
  770. int err = 0;
  771. #define QUERY_DDR_OUT_SIZE 0x100
  772. #define QUERY_DDR_START_OFFSET 0x00
  773. #define QUERY_DDR_END_OFFSET 0x08
  774. #define QUERY_DDR_INFO_OFFSET 0x13
  775. #define QUERY_DDR_INFO_HIDDEN_FLAG (1 << 4)
  776. #define QUERY_DDR_INFO_ECC_MASK 0x3
  777. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  778. if (IS_ERR(mailbox))
  779. return PTR_ERR(mailbox);
  780. outbox = mailbox->buf;
  781. err = mthca_cmd_box(dev, 0, mailbox->dma, 0, 0, CMD_QUERY_DDR,
  782. CMD_TIME_CLASS_A, status);
  783. if (err)
  784. goto out;
  785. MTHCA_GET(dev->ddr_start, outbox, QUERY_DDR_START_OFFSET);
  786. MTHCA_GET(dev->ddr_end, outbox, QUERY_DDR_END_OFFSET);
  787. MTHCA_GET(info, outbox, QUERY_DDR_INFO_OFFSET);
  788. if (!!(info & QUERY_DDR_INFO_HIDDEN_FLAG) !=
  789. !!(dev->mthca_flags & MTHCA_FLAG_DDR_HIDDEN)) {
  790. mthca_info(dev, "FW reports that HCA-attached memory "
  791. "is %s hidden; does not match PCI config\n",
  792. (info & QUERY_DDR_INFO_HIDDEN_FLAG) ?
  793. "" : "not");
  794. }
  795. if (info & QUERY_DDR_INFO_HIDDEN_FLAG)
  796. mthca_dbg(dev, "HCA-attached memory is hidden.\n");
  797. mthca_dbg(dev, "HCA memory size %d KB (start %llx, end %llx)\n",
  798. (int) ((dev->ddr_end - dev->ddr_start) >> 10),
  799. (unsigned long long) dev->ddr_start,
  800. (unsigned long long) dev->ddr_end);
  801. out:
  802. mthca_free_mailbox(dev, mailbox);
  803. return err;
  804. }
  805. int mthca_QUERY_DEV_LIM(struct mthca_dev *dev,
  806. struct mthca_dev_lim *dev_lim, u8 *status)
  807. {
  808. struct mthca_mailbox *mailbox;
  809. u32 *outbox;
  810. u8 field;
  811. u16 size;
  812. u16 stat_rate;
  813. int err;
  814. #define QUERY_DEV_LIM_OUT_SIZE 0x100
  815. #define QUERY_DEV_LIM_MAX_SRQ_SZ_OFFSET 0x10
  816. #define QUERY_DEV_LIM_MAX_QP_SZ_OFFSET 0x11
  817. #define QUERY_DEV_LIM_RSVD_QP_OFFSET 0x12
  818. #define QUERY_DEV_LIM_MAX_QP_OFFSET 0x13
  819. #define QUERY_DEV_LIM_RSVD_SRQ_OFFSET 0x14
  820. #define QUERY_DEV_LIM_MAX_SRQ_OFFSET 0x15
  821. #define QUERY_DEV_LIM_RSVD_EEC_OFFSET 0x16
  822. #define QUERY_DEV_LIM_MAX_EEC_OFFSET 0x17
  823. #define QUERY_DEV_LIM_MAX_CQ_SZ_OFFSET 0x19
  824. #define QUERY_DEV_LIM_RSVD_CQ_OFFSET 0x1a
  825. #define QUERY_DEV_LIM_MAX_CQ_OFFSET 0x1b
  826. #define QUERY_DEV_LIM_MAX_MPT_OFFSET 0x1d
  827. #define QUERY_DEV_LIM_RSVD_EQ_OFFSET 0x1e
  828. #define QUERY_DEV_LIM_MAX_EQ_OFFSET 0x1f
  829. #define QUERY_DEV_LIM_RSVD_MTT_OFFSET 0x20
  830. #define QUERY_DEV_LIM_MAX_MRW_SZ_OFFSET 0x21
  831. #define QUERY_DEV_LIM_RSVD_MRW_OFFSET 0x22
  832. #define QUERY_DEV_LIM_MAX_MTT_SEG_OFFSET 0x23
  833. #define QUERY_DEV_LIM_MAX_AV_OFFSET 0x27
  834. #define QUERY_DEV_LIM_MAX_REQ_QP_OFFSET 0x29
  835. #define QUERY_DEV_LIM_MAX_RES_QP_OFFSET 0x2b
  836. #define QUERY_DEV_LIM_MAX_RDMA_OFFSET 0x2f
  837. #define QUERY_DEV_LIM_RSZ_SRQ_OFFSET 0x33
  838. #define QUERY_DEV_LIM_ACK_DELAY_OFFSET 0x35
  839. #define QUERY_DEV_LIM_MTU_WIDTH_OFFSET 0x36
  840. #define QUERY_DEV_LIM_VL_PORT_OFFSET 0x37
  841. #define QUERY_DEV_LIM_MAX_GID_OFFSET 0x3b
  842. #define QUERY_DEV_LIM_RATE_SUPPORT_OFFSET 0x3c
  843. #define QUERY_DEV_LIM_MAX_PKEY_OFFSET 0x3f
  844. #define QUERY_DEV_LIM_FLAGS_OFFSET 0x44
  845. #define QUERY_DEV_LIM_RSVD_UAR_OFFSET 0x48
  846. #define QUERY_DEV_LIM_UAR_SZ_OFFSET 0x49
  847. #define QUERY_DEV_LIM_PAGE_SZ_OFFSET 0x4b
  848. #define QUERY_DEV_LIM_MAX_SG_OFFSET 0x51
  849. #define QUERY_DEV_LIM_MAX_DESC_SZ_OFFSET 0x52
  850. #define QUERY_DEV_LIM_MAX_SG_RQ_OFFSET 0x55
  851. #define QUERY_DEV_LIM_MAX_DESC_SZ_RQ_OFFSET 0x56
  852. #define QUERY_DEV_LIM_MAX_QP_MCG_OFFSET 0x61
  853. #define QUERY_DEV_LIM_RSVD_MCG_OFFSET 0x62
  854. #define QUERY_DEV_LIM_MAX_MCG_OFFSET 0x63
  855. #define QUERY_DEV_LIM_RSVD_PD_OFFSET 0x64
  856. #define QUERY_DEV_LIM_MAX_PD_OFFSET 0x65
  857. #define QUERY_DEV_LIM_RSVD_RDD_OFFSET 0x66
  858. #define QUERY_DEV_LIM_MAX_RDD_OFFSET 0x67
  859. #define QUERY_DEV_LIM_EEC_ENTRY_SZ_OFFSET 0x80
  860. #define QUERY_DEV_LIM_QPC_ENTRY_SZ_OFFSET 0x82
  861. #define QUERY_DEV_LIM_EEEC_ENTRY_SZ_OFFSET 0x84
  862. #define QUERY_DEV_LIM_EQPC_ENTRY_SZ_OFFSET 0x86
  863. #define QUERY_DEV_LIM_EQC_ENTRY_SZ_OFFSET 0x88
  864. #define QUERY_DEV_LIM_CQC_ENTRY_SZ_OFFSET 0x8a
  865. #define QUERY_DEV_LIM_SRQ_ENTRY_SZ_OFFSET 0x8c
  866. #define QUERY_DEV_LIM_UAR_ENTRY_SZ_OFFSET 0x8e
  867. #define QUERY_DEV_LIM_MTT_ENTRY_SZ_OFFSET 0x90
  868. #define QUERY_DEV_LIM_MPT_ENTRY_SZ_OFFSET 0x92
  869. #define QUERY_DEV_LIM_PBL_SZ_OFFSET 0x96
  870. #define QUERY_DEV_LIM_BMME_FLAGS_OFFSET 0x97
  871. #define QUERY_DEV_LIM_RSVD_LKEY_OFFSET 0x98
  872. #define QUERY_DEV_LIM_LAMR_OFFSET 0x9f
  873. #define QUERY_DEV_LIM_MAX_ICM_SZ_OFFSET 0xa0
  874. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  875. if (IS_ERR(mailbox))
  876. return PTR_ERR(mailbox);
  877. outbox = mailbox->buf;
  878. err = mthca_cmd_box(dev, 0, mailbox->dma, 0, 0, CMD_QUERY_DEV_LIM,
  879. CMD_TIME_CLASS_A, status);
  880. if (err)
  881. goto out;
  882. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_QP_OFFSET);
  883. dev_lim->reserved_qps = 1 << (field & 0xf);
  884. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_QP_OFFSET);
  885. dev_lim->max_qps = 1 << (field & 0x1f);
  886. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_SRQ_OFFSET);
  887. dev_lim->reserved_srqs = 1 << (field >> 4);
  888. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_SRQ_OFFSET);
  889. dev_lim->max_srqs = 1 << (field & 0x1f);
  890. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_EEC_OFFSET);
  891. dev_lim->reserved_eecs = 1 << (field & 0xf);
  892. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_EEC_OFFSET);
  893. dev_lim->max_eecs = 1 << (field & 0x1f);
  894. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_CQ_SZ_OFFSET);
  895. dev_lim->max_cq_sz = 1 << field;
  896. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_CQ_OFFSET);
  897. dev_lim->reserved_cqs = 1 << (field & 0xf);
  898. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_CQ_OFFSET);
  899. dev_lim->max_cqs = 1 << (field & 0x1f);
  900. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_MPT_OFFSET);
  901. dev_lim->max_mpts = 1 << (field & 0x3f);
  902. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_EQ_OFFSET);
  903. dev_lim->reserved_eqs = 1 << (field & 0xf);
  904. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_EQ_OFFSET);
  905. dev_lim->max_eqs = 1 << (field & 0x7);
  906. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_MTT_OFFSET);
  907. if (mthca_is_memfree(dev))
  908. dev_lim->reserved_mtts = ALIGN((1 << (field >> 4)) * sizeof(u64),
  909. dev->limits.mtt_seg_size) / dev->limits.mtt_seg_size;
  910. else
  911. dev_lim->reserved_mtts = 1 << (field >> 4);
  912. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_MRW_SZ_OFFSET);
  913. dev_lim->max_mrw_sz = 1 << field;
  914. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_MRW_OFFSET);
  915. dev_lim->reserved_mrws = 1 << (field & 0xf);
  916. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_MTT_SEG_OFFSET);
  917. dev_lim->max_mtt_seg = 1 << (field & 0x3f);
  918. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_REQ_QP_OFFSET);
  919. dev_lim->max_requester_per_qp = 1 << (field & 0x3f);
  920. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_RES_QP_OFFSET);
  921. dev_lim->max_responder_per_qp = 1 << (field & 0x3f);
  922. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_RDMA_OFFSET);
  923. dev_lim->max_rdma_global = 1 << (field & 0x3f);
  924. MTHCA_GET(field, outbox, QUERY_DEV_LIM_ACK_DELAY_OFFSET);
  925. dev_lim->local_ca_ack_delay = field & 0x1f;
  926. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MTU_WIDTH_OFFSET);
  927. dev_lim->max_mtu = field >> 4;
  928. dev_lim->max_port_width = field & 0xf;
  929. MTHCA_GET(field, outbox, QUERY_DEV_LIM_VL_PORT_OFFSET);
  930. dev_lim->max_vl = field >> 4;
  931. dev_lim->num_ports = field & 0xf;
  932. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_GID_OFFSET);
  933. dev_lim->max_gids = 1 << (field & 0xf);
  934. MTHCA_GET(stat_rate, outbox, QUERY_DEV_LIM_RATE_SUPPORT_OFFSET);
  935. dev_lim->stat_rate_support = stat_rate;
  936. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_PKEY_OFFSET);
  937. dev_lim->max_pkeys = 1 << (field & 0xf);
  938. MTHCA_GET(dev_lim->flags, outbox, QUERY_DEV_LIM_FLAGS_OFFSET);
  939. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_UAR_OFFSET);
  940. dev_lim->reserved_uars = field >> 4;
  941. MTHCA_GET(field, outbox, QUERY_DEV_LIM_UAR_SZ_OFFSET);
  942. dev_lim->uar_size = 1 << ((field & 0x3f) + 20);
  943. MTHCA_GET(field, outbox, QUERY_DEV_LIM_PAGE_SZ_OFFSET);
  944. dev_lim->min_page_sz = 1 << field;
  945. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_SG_OFFSET);
  946. dev_lim->max_sg = field;
  947. MTHCA_GET(size, outbox, QUERY_DEV_LIM_MAX_DESC_SZ_OFFSET);
  948. dev_lim->max_desc_sz = size;
  949. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_QP_MCG_OFFSET);
  950. dev_lim->max_qp_per_mcg = 1 << field;
  951. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_MCG_OFFSET);
  952. dev_lim->reserved_mgms = field & 0xf;
  953. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_MCG_OFFSET);
  954. dev_lim->max_mcgs = 1 << field;
  955. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_PD_OFFSET);
  956. dev_lim->reserved_pds = field >> 4;
  957. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_PD_OFFSET);
  958. dev_lim->max_pds = 1 << (field & 0x3f);
  959. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSVD_RDD_OFFSET);
  960. dev_lim->reserved_rdds = field >> 4;
  961. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_RDD_OFFSET);
  962. dev_lim->max_rdds = 1 << (field & 0x3f);
  963. MTHCA_GET(size, outbox, QUERY_DEV_LIM_EEC_ENTRY_SZ_OFFSET);
  964. dev_lim->eec_entry_sz = size;
  965. MTHCA_GET(size, outbox, QUERY_DEV_LIM_QPC_ENTRY_SZ_OFFSET);
  966. dev_lim->qpc_entry_sz = size;
  967. MTHCA_GET(size, outbox, QUERY_DEV_LIM_EEEC_ENTRY_SZ_OFFSET);
  968. dev_lim->eeec_entry_sz = size;
  969. MTHCA_GET(size, outbox, QUERY_DEV_LIM_EQPC_ENTRY_SZ_OFFSET);
  970. dev_lim->eqpc_entry_sz = size;
  971. MTHCA_GET(size, outbox, QUERY_DEV_LIM_EQC_ENTRY_SZ_OFFSET);
  972. dev_lim->eqc_entry_sz = size;
  973. MTHCA_GET(size, outbox, QUERY_DEV_LIM_CQC_ENTRY_SZ_OFFSET);
  974. dev_lim->cqc_entry_sz = size;
  975. MTHCA_GET(size, outbox, QUERY_DEV_LIM_SRQ_ENTRY_SZ_OFFSET);
  976. dev_lim->srq_entry_sz = size;
  977. MTHCA_GET(size, outbox, QUERY_DEV_LIM_UAR_ENTRY_SZ_OFFSET);
  978. dev_lim->uar_scratch_entry_sz = size;
  979. if (mthca_is_memfree(dev)) {
  980. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_SRQ_SZ_OFFSET);
  981. dev_lim->max_srq_sz = 1 << field;
  982. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_QP_SZ_OFFSET);
  983. dev_lim->max_qp_sz = 1 << field;
  984. MTHCA_GET(field, outbox, QUERY_DEV_LIM_RSZ_SRQ_OFFSET);
  985. dev_lim->hca.arbel.resize_srq = field & 1;
  986. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_SG_RQ_OFFSET);
  987. dev_lim->max_sg = min_t(int, field, dev_lim->max_sg);
  988. MTHCA_GET(size, outbox, QUERY_DEV_LIM_MAX_DESC_SZ_RQ_OFFSET);
  989. dev_lim->max_desc_sz = min_t(int, size, dev_lim->max_desc_sz);
  990. MTHCA_GET(size, outbox, QUERY_DEV_LIM_MPT_ENTRY_SZ_OFFSET);
  991. dev_lim->mpt_entry_sz = size;
  992. MTHCA_GET(field, outbox, QUERY_DEV_LIM_PBL_SZ_OFFSET);
  993. dev_lim->hca.arbel.max_pbl_sz = 1 << (field & 0x3f);
  994. MTHCA_GET(dev_lim->hca.arbel.bmme_flags, outbox,
  995. QUERY_DEV_LIM_BMME_FLAGS_OFFSET);
  996. MTHCA_GET(dev_lim->hca.arbel.reserved_lkey, outbox,
  997. QUERY_DEV_LIM_RSVD_LKEY_OFFSET);
  998. MTHCA_GET(field, outbox, QUERY_DEV_LIM_LAMR_OFFSET);
  999. dev_lim->hca.arbel.lam_required = field & 1;
  1000. MTHCA_GET(dev_lim->hca.arbel.max_icm_sz, outbox,
  1001. QUERY_DEV_LIM_MAX_ICM_SZ_OFFSET);
  1002. if (dev_lim->hca.arbel.bmme_flags & 1)
  1003. mthca_dbg(dev, "Base MM extensions: yes "
  1004. "(flags %d, max PBL %d, rsvd L_Key %08x)\n",
  1005. dev_lim->hca.arbel.bmme_flags,
  1006. dev_lim->hca.arbel.max_pbl_sz,
  1007. dev_lim->hca.arbel.reserved_lkey);
  1008. else
  1009. mthca_dbg(dev, "Base MM extensions: no\n");
  1010. mthca_dbg(dev, "Max ICM size %lld MB\n",
  1011. (unsigned long long) dev_lim->hca.arbel.max_icm_sz >> 20);
  1012. } else {
  1013. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_SRQ_SZ_OFFSET);
  1014. dev_lim->max_srq_sz = (1 << field) - 1;
  1015. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_QP_SZ_OFFSET);
  1016. dev_lim->max_qp_sz = (1 << field) - 1;
  1017. MTHCA_GET(field, outbox, QUERY_DEV_LIM_MAX_AV_OFFSET);
  1018. dev_lim->hca.tavor.max_avs = 1 << (field & 0x3f);
  1019. dev_lim->mpt_entry_sz = MTHCA_MPT_ENTRY_SIZE;
  1020. }
  1021. mthca_dbg(dev, "Max QPs: %d, reserved QPs: %d, entry size: %d\n",
  1022. dev_lim->max_qps, dev_lim->reserved_qps, dev_lim->qpc_entry_sz);
  1023. mthca_dbg(dev, "Max SRQs: %d, reserved SRQs: %d, entry size: %d\n",
  1024. dev_lim->max_srqs, dev_lim->reserved_srqs, dev_lim->srq_entry_sz);
  1025. mthca_dbg(dev, "Max CQs: %d, reserved CQs: %d, entry size: %d\n",
  1026. dev_lim->max_cqs, dev_lim->reserved_cqs, dev_lim->cqc_entry_sz);
  1027. mthca_dbg(dev, "Max EQs: %d, reserved EQs: %d, entry size: %d\n",
  1028. dev_lim->max_eqs, dev_lim->reserved_eqs, dev_lim->eqc_entry_sz);
  1029. mthca_dbg(dev, "reserved MPTs: %d, reserved MTTs: %d\n",
  1030. dev_lim->reserved_mrws, dev_lim->reserved_mtts);
  1031. mthca_dbg(dev, "Max PDs: %d, reserved PDs: %d, reserved UARs: %d\n",
  1032. dev_lim->max_pds, dev_lim->reserved_pds, dev_lim->reserved_uars);
  1033. mthca_dbg(dev, "Max QP/MCG: %d, reserved MGMs: %d\n",
  1034. dev_lim->max_pds, dev_lim->reserved_mgms);
  1035. mthca_dbg(dev, "Max CQEs: %d, max WQEs: %d, max SRQ WQEs: %d\n",
  1036. dev_lim->max_cq_sz, dev_lim->max_qp_sz, dev_lim->max_srq_sz);
  1037. mthca_dbg(dev, "Flags: %08x\n", dev_lim->flags);
  1038. out:
  1039. mthca_free_mailbox(dev, mailbox);
  1040. return err;
  1041. }
  1042. static void get_board_id(void *vsd, char *board_id)
  1043. {
  1044. int i;
  1045. #define VSD_OFFSET_SIG1 0x00
  1046. #define VSD_OFFSET_SIG2 0xde
  1047. #define VSD_OFFSET_MLX_BOARD_ID 0xd0
  1048. #define VSD_OFFSET_TS_BOARD_ID 0x20
  1049. #define VSD_SIGNATURE_TOPSPIN 0x5ad
  1050. memset(board_id, 0, MTHCA_BOARD_ID_LEN);
  1051. if (be16_to_cpup(vsd + VSD_OFFSET_SIG1) == VSD_SIGNATURE_TOPSPIN &&
  1052. be16_to_cpup(vsd + VSD_OFFSET_SIG2) == VSD_SIGNATURE_TOPSPIN) {
  1053. strlcpy(board_id, vsd + VSD_OFFSET_TS_BOARD_ID, MTHCA_BOARD_ID_LEN);
  1054. } else {
  1055. /*
  1056. * The board ID is a string but the firmware byte
  1057. * swaps each 4-byte word before passing it back to
  1058. * us. Therefore we need to swab it before printing.
  1059. */
  1060. for (i = 0; i < 4; ++i)
  1061. ((u32 *) board_id)[i] =
  1062. swab32(*(u32 *) (vsd + VSD_OFFSET_MLX_BOARD_ID + i * 4));
  1063. }
  1064. }
  1065. int mthca_QUERY_ADAPTER(struct mthca_dev *dev,
  1066. struct mthca_adapter *adapter, u8 *status)
  1067. {
  1068. struct mthca_mailbox *mailbox;
  1069. u32 *outbox;
  1070. int err;
  1071. #define QUERY_ADAPTER_OUT_SIZE 0x100
  1072. #define QUERY_ADAPTER_VENDOR_ID_OFFSET 0x00
  1073. #define QUERY_ADAPTER_DEVICE_ID_OFFSET 0x04
  1074. #define QUERY_ADAPTER_REVISION_ID_OFFSET 0x08
  1075. #define QUERY_ADAPTER_INTA_PIN_OFFSET 0x10
  1076. #define QUERY_ADAPTER_VSD_OFFSET 0x20
  1077. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  1078. if (IS_ERR(mailbox))
  1079. return PTR_ERR(mailbox);
  1080. outbox = mailbox->buf;
  1081. err = mthca_cmd_box(dev, 0, mailbox->dma, 0, 0, CMD_QUERY_ADAPTER,
  1082. CMD_TIME_CLASS_A, status);
  1083. if (err)
  1084. goto out;
  1085. if (!mthca_is_memfree(dev)) {
  1086. MTHCA_GET(adapter->vendor_id, outbox,
  1087. QUERY_ADAPTER_VENDOR_ID_OFFSET);
  1088. MTHCA_GET(adapter->device_id, outbox,
  1089. QUERY_ADAPTER_DEVICE_ID_OFFSET);
  1090. MTHCA_GET(adapter->revision_id, outbox,
  1091. QUERY_ADAPTER_REVISION_ID_OFFSET);
  1092. }
  1093. MTHCA_GET(adapter->inta_pin, outbox, QUERY_ADAPTER_INTA_PIN_OFFSET);
  1094. get_board_id(outbox + QUERY_ADAPTER_VSD_OFFSET / 4,
  1095. adapter->board_id);
  1096. out:
  1097. mthca_free_mailbox(dev, mailbox);
  1098. return err;
  1099. }
  1100. int mthca_INIT_HCA(struct mthca_dev *dev,
  1101. struct mthca_init_hca_param *param,
  1102. u8 *status)
  1103. {
  1104. struct mthca_mailbox *mailbox;
  1105. __be32 *inbox;
  1106. int err;
  1107. #define INIT_HCA_IN_SIZE 0x200
  1108. #define INIT_HCA_FLAGS1_OFFSET 0x00c
  1109. #define INIT_HCA_FLAGS2_OFFSET 0x014
  1110. #define INIT_HCA_QPC_OFFSET 0x020
  1111. #define INIT_HCA_QPC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x10)
  1112. #define INIT_HCA_LOG_QP_OFFSET (INIT_HCA_QPC_OFFSET + 0x17)
  1113. #define INIT_HCA_EEC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x20)
  1114. #define INIT_HCA_LOG_EEC_OFFSET (INIT_HCA_QPC_OFFSET + 0x27)
  1115. #define INIT_HCA_SRQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x28)
  1116. #define INIT_HCA_LOG_SRQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x2f)
  1117. #define INIT_HCA_CQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x30)
  1118. #define INIT_HCA_LOG_CQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x37)
  1119. #define INIT_HCA_EQPC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x40)
  1120. #define INIT_HCA_EEEC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x50)
  1121. #define INIT_HCA_EQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x60)
  1122. #define INIT_HCA_LOG_EQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x67)
  1123. #define INIT_HCA_RDB_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x70)
  1124. #define INIT_HCA_UDAV_OFFSET 0x0b0
  1125. #define INIT_HCA_UDAV_LKEY_OFFSET (INIT_HCA_UDAV_OFFSET + 0x0)
  1126. #define INIT_HCA_UDAV_PD_OFFSET (INIT_HCA_UDAV_OFFSET + 0x4)
  1127. #define INIT_HCA_MCAST_OFFSET 0x0c0
  1128. #define INIT_HCA_MC_BASE_OFFSET (INIT_HCA_MCAST_OFFSET + 0x00)
  1129. #define INIT_HCA_LOG_MC_ENTRY_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x12)
  1130. #define INIT_HCA_MC_HASH_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x16)
  1131. #define INIT_HCA_LOG_MC_TABLE_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x1b)
  1132. #define INIT_HCA_TPT_OFFSET 0x0f0
  1133. #define INIT_HCA_MPT_BASE_OFFSET (INIT_HCA_TPT_OFFSET + 0x00)
  1134. #define INIT_HCA_MTT_SEG_SZ_OFFSET (INIT_HCA_TPT_OFFSET + 0x09)
  1135. #define INIT_HCA_LOG_MPT_SZ_OFFSET (INIT_HCA_TPT_OFFSET + 0x0b)
  1136. #define INIT_HCA_MTT_BASE_OFFSET (INIT_HCA_TPT_OFFSET + 0x10)
  1137. #define INIT_HCA_UAR_OFFSET 0x120
  1138. #define INIT_HCA_UAR_BASE_OFFSET (INIT_HCA_UAR_OFFSET + 0x00)
  1139. #define INIT_HCA_UARC_SZ_OFFSET (INIT_HCA_UAR_OFFSET + 0x09)
  1140. #define INIT_HCA_LOG_UAR_SZ_OFFSET (INIT_HCA_UAR_OFFSET + 0x0a)
  1141. #define INIT_HCA_UAR_PAGE_SZ_OFFSET (INIT_HCA_UAR_OFFSET + 0x0b)
  1142. #define INIT_HCA_UAR_SCATCH_BASE_OFFSET (INIT_HCA_UAR_OFFSET + 0x10)
  1143. #define INIT_HCA_UAR_CTX_BASE_OFFSET (INIT_HCA_UAR_OFFSET + 0x18)
  1144. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  1145. if (IS_ERR(mailbox))
  1146. return PTR_ERR(mailbox);
  1147. inbox = mailbox->buf;
  1148. memset(inbox, 0, INIT_HCA_IN_SIZE);
  1149. if (dev->mthca_flags & MTHCA_FLAG_SINAI_OPT)
  1150. MTHCA_PUT(inbox, 0x1, INIT_HCA_FLAGS1_OFFSET);
  1151. #if defined(__LITTLE_ENDIAN)
  1152. *(inbox + INIT_HCA_FLAGS2_OFFSET / 4) &= ~cpu_to_be32(1 << 1);
  1153. #elif defined(__BIG_ENDIAN)
  1154. *(inbox + INIT_HCA_FLAGS2_OFFSET / 4) |= cpu_to_be32(1 << 1);
  1155. #else
  1156. #error Host endianness not defined
  1157. #endif
  1158. /* Check port for UD address vector: */
  1159. *(inbox + INIT_HCA_FLAGS2_OFFSET / 4) |= cpu_to_be32(1);
  1160. /* Enable IPoIB checksumming if we can: */
  1161. if (dev->device_cap_flags & IB_DEVICE_UD_IP_CSUM)
  1162. *(inbox + INIT_HCA_FLAGS2_OFFSET / 4) |= cpu_to_be32(7 << 3);
  1163. /* We leave wqe_quota, responder_exu, etc as 0 (default) */
  1164. /* QPC/EEC/CQC/EQC/RDB attributes */
  1165. MTHCA_PUT(inbox, param->qpc_base, INIT_HCA_QPC_BASE_OFFSET);
  1166. MTHCA_PUT(inbox, param->log_num_qps, INIT_HCA_LOG_QP_OFFSET);
  1167. MTHCA_PUT(inbox, param->eec_base, INIT_HCA_EEC_BASE_OFFSET);
  1168. MTHCA_PUT(inbox, param->log_num_eecs, INIT_HCA_LOG_EEC_OFFSET);
  1169. MTHCA_PUT(inbox, param->srqc_base, INIT_HCA_SRQC_BASE_OFFSET);
  1170. MTHCA_PUT(inbox, param->log_num_srqs, INIT_HCA_LOG_SRQ_OFFSET);
  1171. MTHCA_PUT(inbox, param->cqc_base, INIT_HCA_CQC_BASE_OFFSET);
  1172. MTHCA_PUT(inbox, param->log_num_cqs, INIT_HCA_LOG_CQ_OFFSET);
  1173. MTHCA_PUT(inbox, param->eqpc_base, INIT_HCA_EQPC_BASE_OFFSET);
  1174. MTHCA_PUT(inbox, param->eeec_base, INIT_HCA_EEEC_BASE_OFFSET);
  1175. MTHCA_PUT(inbox, param->eqc_base, INIT_HCA_EQC_BASE_OFFSET);
  1176. MTHCA_PUT(inbox, param->log_num_eqs, INIT_HCA_LOG_EQ_OFFSET);
  1177. MTHCA_PUT(inbox, param->rdb_base, INIT_HCA_RDB_BASE_OFFSET);
  1178. /* UD AV attributes */
  1179. /* multicast attributes */
  1180. MTHCA_PUT(inbox, param->mc_base, INIT_HCA_MC_BASE_OFFSET);
  1181. MTHCA_PUT(inbox, param->log_mc_entry_sz, INIT_HCA_LOG_MC_ENTRY_SZ_OFFSET);
  1182. MTHCA_PUT(inbox, param->mc_hash_sz, INIT_HCA_MC_HASH_SZ_OFFSET);
  1183. MTHCA_PUT(inbox, param->log_mc_table_sz, INIT_HCA_LOG_MC_TABLE_SZ_OFFSET);
  1184. /* TPT attributes */
  1185. MTHCA_PUT(inbox, param->mpt_base, INIT_HCA_MPT_BASE_OFFSET);
  1186. if (!mthca_is_memfree(dev))
  1187. MTHCA_PUT(inbox, param->mtt_seg_sz, INIT_HCA_MTT_SEG_SZ_OFFSET);
  1188. MTHCA_PUT(inbox, param->log_mpt_sz, INIT_HCA_LOG_MPT_SZ_OFFSET);
  1189. MTHCA_PUT(inbox, param->mtt_base, INIT_HCA_MTT_BASE_OFFSET);
  1190. /* UAR attributes */
  1191. {
  1192. u8 uar_page_sz = PAGE_SHIFT - 12;
  1193. MTHCA_PUT(inbox, uar_page_sz, INIT_HCA_UAR_PAGE_SZ_OFFSET);
  1194. }
  1195. MTHCA_PUT(inbox, param->uar_scratch_base, INIT_HCA_UAR_SCATCH_BASE_OFFSET);
  1196. if (mthca_is_memfree(dev)) {
  1197. MTHCA_PUT(inbox, param->log_uarc_sz, INIT_HCA_UARC_SZ_OFFSET);
  1198. MTHCA_PUT(inbox, param->log_uar_sz, INIT_HCA_LOG_UAR_SZ_OFFSET);
  1199. MTHCA_PUT(inbox, param->uarc_base, INIT_HCA_UAR_CTX_BASE_OFFSET);
  1200. }
  1201. err = mthca_cmd(dev, mailbox->dma, 0, 0, CMD_INIT_HCA, CMD_TIME_CLASS_D, status);
  1202. mthca_free_mailbox(dev, mailbox);
  1203. return err;
  1204. }
  1205. int mthca_INIT_IB(struct mthca_dev *dev,
  1206. struct mthca_init_ib_param *param,
  1207. int port, u8 *status)
  1208. {
  1209. struct mthca_mailbox *mailbox;
  1210. u32 *inbox;
  1211. int err;
  1212. u32 flags;
  1213. #define INIT_IB_IN_SIZE 56
  1214. #define INIT_IB_FLAGS_OFFSET 0x00
  1215. #define INIT_IB_FLAG_SIG (1 << 18)
  1216. #define INIT_IB_FLAG_NG (1 << 17)
  1217. #define INIT_IB_FLAG_G0 (1 << 16)
  1218. #define INIT_IB_VL_SHIFT 4
  1219. #define INIT_IB_PORT_WIDTH_SHIFT 8
  1220. #define INIT_IB_MTU_SHIFT 12
  1221. #define INIT_IB_MAX_GID_OFFSET 0x06
  1222. #define INIT_IB_MAX_PKEY_OFFSET 0x0a
  1223. #define INIT_IB_GUID0_OFFSET 0x10
  1224. #define INIT_IB_NODE_GUID_OFFSET 0x18
  1225. #define INIT_IB_SI_GUID_OFFSET 0x20
  1226. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  1227. if (IS_ERR(mailbox))
  1228. return PTR_ERR(mailbox);
  1229. inbox = mailbox->buf;
  1230. memset(inbox, 0, INIT_IB_IN_SIZE);
  1231. flags = 0;
  1232. flags |= param->set_guid0 ? INIT_IB_FLAG_G0 : 0;
  1233. flags |= param->set_node_guid ? INIT_IB_FLAG_NG : 0;
  1234. flags |= param->set_si_guid ? INIT_IB_FLAG_SIG : 0;
  1235. flags |= param->vl_cap << INIT_IB_VL_SHIFT;
  1236. flags |= param->port_width << INIT_IB_PORT_WIDTH_SHIFT;
  1237. flags |= param->mtu_cap << INIT_IB_MTU_SHIFT;
  1238. MTHCA_PUT(inbox, flags, INIT_IB_FLAGS_OFFSET);
  1239. MTHCA_PUT(inbox, param->gid_cap, INIT_IB_MAX_GID_OFFSET);
  1240. MTHCA_PUT(inbox, param->pkey_cap, INIT_IB_MAX_PKEY_OFFSET);
  1241. MTHCA_PUT(inbox, param->guid0, INIT_IB_GUID0_OFFSET);
  1242. MTHCA_PUT(inbox, param->node_guid, INIT_IB_NODE_GUID_OFFSET);
  1243. MTHCA_PUT(inbox, param->si_guid, INIT_IB_SI_GUID_OFFSET);
  1244. err = mthca_cmd(dev, mailbox->dma, port, 0, CMD_INIT_IB,
  1245. CMD_TIME_CLASS_A, status);
  1246. mthca_free_mailbox(dev, mailbox);
  1247. return err;
  1248. }
  1249. int mthca_CLOSE_IB(struct mthca_dev *dev, int port, u8 *status)
  1250. {
  1251. return mthca_cmd(dev, 0, port, 0, CMD_CLOSE_IB, CMD_TIME_CLASS_A, status);
  1252. }
  1253. int mthca_CLOSE_HCA(struct mthca_dev *dev, int panic, u8 *status)
  1254. {
  1255. return mthca_cmd(dev, 0, 0, panic, CMD_CLOSE_HCA, CMD_TIME_CLASS_C, status);
  1256. }
  1257. int mthca_SET_IB(struct mthca_dev *dev, struct mthca_set_ib_param *param,
  1258. int port, u8 *status)
  1259. {
  1260. struct mthca_mailbox *mailbox;
  1261. u32 *inbox;
  1262. int err;
  1263. u32 flags = 0;
  1264. #define SET_IB_IN_SIZE 0x40
  1265. #define SET_IB_FLAGS_OFFSET 0x00
  1266. #define SET_IB_FLAG_SIG (1 << 18)
  1267. #define SET_IB_FLAG_RQK (1 << 0)
  1268. #define SET_IB_CAP_MASK_OFFSET 0x04
  1269. #define SET_IB_SI_GUID_OFFSET 0x08
  1270. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  1271. if (IS_ERR(mailbox))
  1272. return PTR_ERR(mailbox);
  1273. inbox = mailbox->buf;
  1274. memset(inbox, 0, SET_IB_IN_SIZE);
  1275. flags |= param->set_si_guid ? SET_IB_FLAG_SIG : 0;
  1276. flags |= param->reset_qkey_viol ? SET_IB_FLAG_RQK : 0;
  1277. MTHCA_PUT(inbox, flags, SET_IB_FLAGS_OFFSET);
  1278. MTHCA_PUT(inbox, param->cap_mask, SET_IB_CAP_MASK_OFFSET);
  1279. MTHCA_PUT(inbox, param->si_guid, SET_IB_SI_GUID_OFFSET);
  1280. err = mthca_cmd(dev, mailbox->dma, port, 0, CMD_SET_IB,
  1281. CMD_TIME_CLASS_B, status);
  1282. mthca_free_mailbox(dev, mailbox);
  1283. return err;
  1284. }
  1285. int mthca_MAP_ICM(struct mthca_dev *dev, struct mthca_icm *icm, u64 virt, u8 *status)
  1286. {
  1287. return mthca_map_cmd(dev, CMD_MAP_ICM, icm, virt, status);
  1288. }
  1289. int mthca_MAP_ICM_page(struct mthca_dev *dev, u64 dma_addr, u64 virt, u8 *status)
  1290. {
  1291. struct mthca_mailbox *mailbox;
  1292. __be64 *inbox;
  1293. int err;
  1294. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  1295. if (IS_ERR(mailbox))
  1296. return PTR_ERR(mailbox);
  1297. inbox = mailbox->buf;
  1298. inbox[0] = cpu_to_be64(virt);
  1299. inbox[1] = cpu_to_be64(dma_addr);
  1300. err = mthca_cmd(dev, mailbox->dma, 1, 0, CMD_MAP_ICM,
  1301. CMD_TIME_CLASS_B, status);
  1302. mthca_free_mailbox(dev, mailbox);
  1303. if (!err)
  1304. mthca_dbg(dev, "Mapped page at %llx to %llx for ICM.\n",
  1305. (unsigned long long) dma_addr, (unsigned long long) virt);
  1306. return err;
  1307. }
  1308. int mthca_UNMAP_ICM(struct mthca_dev *dev, u64 virt, u32 page_count, u8 *status)
  1309. {
  1310. mthca_dbg(dev, "Unmapping %d pages at %llx from ICM.\n",
  1311. page_count, (unsigned long long) virt);
  1312. return mthca_cmd(dev, virt, page_count, 0, CMD_UNMAP_ICM, CMD_TIME_CLASS_B, status);
  1313. }
  1314. int mthca_MAP_ICM_AUX(struct mthca_dev *dev, struct mthca_icm *icm, u8 *status)
  1315. {
  1316. return mthca_map_cmd(dev, CMD_MAP_ICM_AUX, icm, -1, status);
  1317. }
  1318. int mthca_UNMAP_ICM_AUX(struct mthca_dev *dev, u8 *status)
  1319. {
  1320. return mthca_cmd(dev, 0, 0, 0, CMD_UNMAP_ICM_AUX, CMD_TIME_CLASS_B, status);
  1321. }
  1322. int mthca_SET_ICM_SIZE(struct mthca_dev *dev, u64 icm_size, u64 *aux_pages,
  1323. u8 *status)
  1324. {
  1325. int ret = mthca_cmd_imm(dev, icm_size, aux_pages, 0, 0, CMD_SET_ICM_SIZE,
  1326. CMD_TIME_CLASS_A, status);
  1327. if (ret || status)
  1328. return ret;
  1329. /*
  1330. * Round up number of system pages needed in case
  1331. * MTHCA_ICM_PAGE_SIZE < PAGE_SIZE.
  1332. */
  1333. *aux_pages = ALIGN(*aux_pages, PAGE_SIZE / MTHCA_ICM_PAGE_SIZE) >>
  1334. (PAGE_SHIFT - MTHCA_ICM_PAGE_SHIFT);
  1335. return 0;
  1336. }
  1337. int mthca_SW2HW_MPT(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
  1338. int mpt_index, u8 *status)
  1339. {
  1340. return mthca_cmd(dev, mailbox->dma, mpt_index, 0, CMD_SW2HW_MPT,
  1341. CMD_TIME_CLASS_B, status);
  1342. }
  1343. int mthca_HW2SW_MPT(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
  1344. int mpt_index, u8 *status)
  1345. {
  1346. return mthca_cmd_box(dev, 0, mailbox ? mailbox->dma : 0, mpt_index,
  1347. !mailbox, CMD_HW2SW_MPT,
  1348. CMD_TIME_CLASS_B, status);
  1349. }
  1350. int mthca_WRITE_MTT(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
  1351. int num_mtt, u8 *status)
  1352. {
  1353. return mthca_cmd(dev, mailbox->dma, num_mtt, 0, CMD_WRITE_MTT,
  1354. CMD_TIME_CLASS_B, status);
  1355. }
  1356. int mthca_SYNC_TPT(struct mthca_dev *dev, u8 *status)
  1357. {
  1358. return mthca_cmd(dev, 0, 0, 0, CMD_SYNC_TPT, CMD_TIME_CLASS_B, status);
  1359. }
  1360. int mthca_MAP_EQ(struct mthca_dev *dev, u64 event_mask, int unmap,
  1361. int eq_num, u8 *status)
  1362. {
  1363. mthca_dbg(dev, "%s mask %016llx for eqn %d\n",
  1364. unmap ? "Clearing" : "Setting",
  1365. (unsigned long long) event_mask, eq_num);
  1366. return mthca_cmd(dev, event_mask, (unmap << 31) | eq_num,
  1367. 0, CMD_MAP_EQ, CMD_TIME_CLASS_B, status);
  1368. }
  1369. int mthca_SW2HW_EQ(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
  1370. int eq_num, u8 *status)
  1371. {
  1372. return mthca_cmd(dev, mailbox->dma, eq_num, 0, CMD_SW2HW_EQ,
  1373. CMD_TIME_CLASS_A, status);
  1374. }
  1375. int mthca_HW2SW_EQ(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
  1376. int eq_num, u8 *status)
  1377. {
  1378. return mthca_cmd_box(dev, 0, mailbox->dma, eq_num, 0,
  1379. CMD_HW2SW_EQ,
  1380. CMD_TIME_CLASS_A, status);
  1381. }
  1382. int mthca_SW2HW_CQ(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
  1383. int cq_num, u8 *status)
  1384. {
  1385. return mthca_cmd(dev, mailbox->dma, cq_num, 0, CMD_SW2HW_CQ,
  1386. CMD_TIME_CLASS_A, status);
  1387. }
  1388. int mthca_HW2SW_CQ(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
  1389. int cq_num, u8 *status)
  1390. {
  1391. return mthca_cmd_box(dev, 0, mailbox->dma, cq_num, 0,
  1392. CMD_HW2SW_CQ,
  1393. CMD_TIME_CLASS_A, status);
  1394. }
  1395. int mthca_RESIZE_CQ(struct mthca_dev *dev, int cq_num, u32 lkey, u8 log_size,
  1396. u8 *status)
  1397. {
  1398. struct mthca_mailbox *mailbox;
  1399. __be32 *inbox;
  1400. int err;
  1401. #define RESIZE_CQ_IN_SIZE 0x40
  1402. #define RESIZE_CQ_LOG_SIZE_OFFSET 0x0c
  1403. #define RESIZE_CQ_LKEY_OFFSET 0x1c
  1404. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  1405. if (IS_ERR(mailbox))
  1406. return PTR_ERR(mailbox);
  1407. inbox = mailbox->buf;
  1408. memset(inbox, 0, RESIZE_CQ_IN_SIZE);
  1409. /*
  1410. * Leave start address fields zeroed out -- mthca assumes that
  1411. * MRs for CQs always start at virtual address 0.
  1412. */
  1413. MTHCA_PUT(inbox, log_size, RESIZE_CQ_LOG_SIZE_OFFSET);
  1414. MTHCA_PUT(inbox, lkey, RESIZE_CQ_LKEY_OFFSET);
  1415. err = mthca_cmd(dev, mailbox->dma, cq_num, 1, CMD_RESIZE_CQ,
  1416. CMD_TIME_CLASS_B, status);
  1417. mthca_free_mailbox(dev, mailbox);
  1418. return err;
  1419. }
  1420. int mthca_SW2HW_SRQ(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
  1421. int srq_num, u8 *status)
  1422. {
  1423. return mthca_cmd(dev, mailbox->dma, srq_num, 0, CMD_SW2HW_SRQ,
  1424. CMD_TIME_CLASS_A, status);
  1425. }
  1426. int mthca_HW2SW_SRQ(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
  1427. int srq_num, u8 *status)
  1428. {
  1429. return mthca_cmd_box(dev, 0, mailbox->dma, srq_num, 0,
  1430. CMD_HW2SW_SRQ,
  1431. CMD_TIME_CLASS_A, status);
  1432. }
  1433. int mthca_QUERY_SRQ(struct mthca_dev *dev, u32 num,
  1434. struct mthca_mailbox *mailbox, u8 *status)
  1435. {
  1436. return mthca_cmd_box(dev, 0, mailbox->dma, num, 0,
  1437. CMD_QUERY_SRQ, CMD_TIME_CLASS_A, status);
  1438. }
  1439. int mthca_ARM_SRQ(struct mthca_dev *dev, int srq_num, int limit, u8 *status)
  1440. {
  1441. return mthca_cmd(dev, limit, srq_num, 0, CMD_ARM_SRQ,
  1442. CMD_TIME_CLASS_B, status);
  1443. }
  1444. int mthca_MODIFY_QP(struct mthca_dev *dev, enum ib_qp_state cur,
  1445. enum ib_qp_state next, u32 num, int is_ee,
  1446. struct mthca_mailbox *mailbox, u32 optmask,
  1447. u8 *status)
  1448. {
  1449. static const u16 op[IB_QPS_ERR + 1][IB_QPS_ERR + 1] = {
  1450. [IB_QPS_RESET] = {
  1451. [IB_QPS_RESET] = CMD_ERR2RST_QPEE,
  1452. [IB_QPS_ERR] = CMD_2ERR_QPEE,
  1453. [IB_QPS_INIT] = CMD_RST2INIT_QPEE,
  1454. },
  1455. [IB_QPS_INIT] = {
  1456. [IB_QPS_RESET] = CMD_ERR2RST_QPEE,
  1457. [IB_QPS_ERR] = CMD_2ERR_QPEE,
  1458. [IB_QPS_INIT] = CMD_INIT2INIT_QPEE,
  1459. [IB_QPS_RTR] = CMD_INIT2RTR_QPEE,
  1460. },
  1461. [IB_QPS_RTR] = {
  1462. [IB_QPS_RESET] = CMD_ERR2RST_QPEE,
  1463. [IB_QPS_ERR] = CMD_2ERR_QPEE,
  1464. [IB_QPS_RTS] = CMD_RTR2RTS_QPEE,
  1465. },
  1466. [IB_QPS_RTS] = {
  1467. [IB_QPS_RESET] = CMD_ERR2RST_QPEE,
  1468. [IB_QPS_ERR] = CMD_2ERR_QPEE,
  1469. [IB_QPS_RTS] = CMD_RTS2RTS_QPEE,
  1470. [IB_QPS_SQD] = CMD_RTS2SQD_QPEE,
  1471. },
  1472. [IB_QPS_SQD] = {
  1473. [IB_QPS_RESET] = CMD_ERR2RST_QPEE,
  1474. [IB_QPS_ERR] = CMD_2ERR_QPEE,
  1475. [IB_QPS_RTS] = CMD_SQD2RTS_QPEE,
  1476. [IB_QPS_SQD] = CMD_SQD2SQD_QPEE,
  1477. },
  1478. [IB_QPS_SQE] = {
  1479. [IB_QPS_RESET] = CMD_ERR2RST_QPEE,
  1480. [IB_QPS_ERR] = CMD_2ERR_QPEE,
  1481. [IB_QPS_RTS] = CMD_SQERR2RTS_QPEE,
  1482. },
  1483. [IB_QPS_ERR] = {
  1484. [IB_QPS_RESET] = CMD_ERR2RST_QPEE,
  1485. [IB_QPS_ERR] = CMD_2ERR_QPEE,
  1486. }
  1487. };
  1488. u8 op_mod = 0;
  1489. int my_mailbox = 0;
  1490. int err;
  1491. if (op[cur][next] == CMD_ERR2RST_QPEE) {
  1492. op_mod = 3; /* don't write outbox, any->reset */
  1493. /* For debugging */
  1494. if (!mailbox) {
  1495. mailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  1496. if (!IS_ERR(mailbox)) {
  1497. my_mailbox = 1;
  1498. op_mod = 2; /* write outbox, any->reset */
  1499. } else
  1500. mailbox = NULL;
  1501. }
  1502. err = mthca_cmd_box(dev, 0, mailbox ? mailbox->dma : 0,
  1503. (!!is_ee << 24) | num, op_mod,
  1504. op[cur][next], CMD_TIME_CLASS_C, status);
  1505. if (0 && mailbox) {
  1506. int i;
  1507. mthca_dbg(dev, "Dumping QP context:\n");
  1508. printk(" %08x\n", be32_to_cpup(mailbox->buf));
  1509. for (i = 0; i < 0x100 / 4; ++i) {
  1510. if (i % 8 == 0)
  1511. printk("[%02x] ", i * 4);
  1512. printk(" %08x",
  1513. be32_to_cpu(((__be32 *) mailbox->buf)[i + 2]));
  1514. if ((i + 1) % 8 == 0)
  1515. printk("\n");
  1516. }
  1517. }
  1518. if (my_mailbox)
  1519. mthca_free_mailbox(dev, mailbox);
  1520. } else {
  1521. if (0) {
  1522. int i;
  1523. mthca_dbg(dev, "Dumping QP context:\n");
  1524. printk(" opt param mask: %08x\n", be32_to_cpup(mailbox->buf));
  1525. for (i = 0; i < 0x100 / 4; ++i) {
  1526. if (i % 8 == 0)
  1527. printk(" [%02x] ", i * 4);
  1528. printk(" %08x",
  1529. be32_to_cpu(((__be32 *) mailbox->buf)[i + 2]));
  1530. if ((i + 1) % 8 == 0)
  1531. printk("\n");
  1532. }
  1533. }
  1534. err = mthca_cmd(dev, mailbox->dma, optmask | (!!is_ee << 24) | num,
  1535. op_mod, op[cur][next], CMD_TIME_CLASS_C, status);
  1536. }
  1537. return err;
  1538. }
  1539. int mthca_QUERY_QP(struct mthca_dev *dev, u32 num, int is_ee,
  1540. struct mthca_mailbox *mailbox, u8 *status)
  1541. {
  1542. return mthca_cmd_box(dev, 0, mailbox->dma, (!!is_ee << 24) | num, 0,
  1543. CMD_QUERY_QPEE, CMD_TIME_CLASS_A, status);
  1544. }
  1545. int mthca_CONF_SPECIAL_QP(struct mthca_dev *dev, int type, u32 qpn,
  1546. u8 *status)
  1547. {
  1548. u8 op_mod;
  1549. switch (type) {
  1550. case IB_QPT_SMI:
  1551. op_mod = 0;
  1552. break;
  1553. case IB_QPT_GSI:
  1554. op_mod = 1;
  1555. break;
  1556. case IB_QPT_RAW_IPV6:
  1557. op_mod = 2;
  1558. break;
  1559. case IB_QPT_RAW_ETY:
  1560. op_mod = 3;
  1561. break;
  1562. default:
  1563. return -EINVAL;
  1564. }
  1565. return mthca_cmd(dev, 0, qpn, op_mod, CMD_CONF_SPECIAL_QP,
  1566. CMD_TIME_CLASS_B, status);
  1567. }
  1568. int mthca_MAD_IFC(struct mthca_dev *dev, int ignore_mkey, int ignore_bkey,
  1569. int port, struct ib_wc *in_wc, struct ib_grh *in_grh,
  1570. void *in_mad, void *response_mad, u8 *status)
  1571. {
  1572. struct mthca_mailbox *inmailbox, *outmailbox;
  1573. void *inbox;
  1574. int err;
  1575. u32 in_modifier = port;
  1576. u8 op_modifier = 0;
  1577. #define MAD_IFC_BOX_SIZE 0x400
  1578. #define MAD_IFC_MY_QPN_OFFSET 0x100
  1579. #define MAD_IFC_RQPN_OFFSET 0x108
  1580. #define MAD_IFC_SL_OFFSET 0x10c
  1581. #define MAD_IFC_G_PATH_OFFSET 0x10d
  1582. #define MAD_IFC_RLID_OFFSET 0x10e
  1583. #define MAD_IFC_PKEY_OFFSET 0x112
  1584. #define MAD_IFC_GRH_OFFSET 0x140
  1585. inmailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  1586. if (IS_ERR(inmailbox))
  1587. return PTR_ERR(inmailbox);
  1588. inbox = inmailbox->buf;
  1589. outmailbox = mthca_alloc_mailbox(dev, GFP_KERNEL);
  1590. if (IS_ERR(outmailbox)) {
  1591. mthca_free_mailbox(dev, inmailbox);
  1592. return PTR_ERR(outmailbox);
  1593. }
  1594. memcpy(inbox, in_mad, 256);
  1595. /*
  1596. * Key check traps can't be generated unless we have in_wc to
  1597. * tell us where to send the trap.
  1598. */
  1599. if (ignore_mkey || !in_wc)
  1600. op_modifier |= 0x1;
  1601. if (ignore_bkey || !in_wc)
  1602. op_modifier |= 0x2;
  1603. if (in_wc) {
  1604. u8 val;
  1605. memset(inbox + 256, 0, 256);
  1606. MTHCA_PUT(inbox, in_wc->qp->qp_num, MAD_IFC_MY_QPN_OFFSET);
  1607. MTHCA_PUT(inbox, in_wc->src_qp, MAD_IFC_RQPN_OFFSET);
  1608. val = in_wc->sl << 4;
  1609. MTHCA_PUT(inbox, val, MAD_IFC_SL_OFFSET);
  1610. val = in_wc->dlid_path_bits |
  1611. (in_wc->wc_flags & IB_WC_GRH ? 0x80 : 0);
  1612. MTHCA_PUT(inbox, val, MAD_IFC_G_PATH_OFFSET);
  1613. MTHCA_PUT(inbox, in_wc->slid, MAD_IFC_RLID_OFFSET);
  1614. MTHCA_PUT(inbox, in_wc->pkey_index, MAD_IFC_PKEY_OFFSET);
  1615. if (in_grh)
  1616. memcpy(inbox + MAD_IFC_GRH_OFFSET, in_grh, 40);
  1617. op_modifier |= 0x4;
  1618. in_modifier |= in_wc->slid << 16;
  1619. }
  1620. err = mthca_cmd_box(dev, inmailbox->dma, outmailbox->dma,
  1621. in_modifier, op_modifier,
  1622. CMD_MAD_IFC, CMD_TIME_CLASS_C, status);
  1623. if (!err && !*status)
  1624. memcpy(response_mad, outmailbox->buf, 256);
  1625. mthca_free_mailbox(dev, inmailbox);
  1626. mthca_free_mailbox(dev, outmailbox);
  1627. return err;
  1628. }
  1629. int mthca_READ_MGM(struct mthca_dev *dev, int index,
  1630. struct mthca_mailbox *mailbox, u8 *status)
  1631. {
  1632. return mthca_cmd_box(dev, 0, mailbox->dma, index, 0,
  1633. CMD_READ_MGM, CMD_TIME_CLASS_A, status);
  1634. }
  1635. int mthca_WRITE_MGM(struct mthca_dev *dev, int index,
  1636. struct mthca_mailbox *mailbox, u8 *status)
  1637. {
  1638. return mthca_cmd(dev, mailbox->dma, index, 0, CMD_WRITE_MGM,
  1639. CMD_TIME_CLASS_A, status);
  1640. }
  1641. int mthca_MGID_HASH(struct mthca_dev *dev, struct mthca_mailbox *mailbox,
  1642. u16 *hash, u8 *status)
  1643. {
  1644. u64 imm;
  1645. int err;
  1646. err = mthca_cmd_imm(dev, mailbox->dma, &imm, 0, 0, CMD_MGID_HASH,
  1647. CMD_TIME_CLASS_A, status);
  1648. *hash = imm;
  1649. return err;
  1650. }
  1651. int mthca_NOP(struct mthca_dev *dev, u8 *status)
  1652. {
  1653. return mthca_cmd(dev, 0, 0x1f, 0, CMD_NOP, msecs_to_jiffies(100), status);
  1654. }