PageRenderTime 71ms CodeModel.GetById 29ms RepoModel.GetById 0ms app.codeStats 1ms

/drivers/gpu/drm/radeon/atombios_crtc.c

https://bitbucket.org/ndreys/linux-sunxi
C | 1636 lines | 1399 code | 152 blank | 85 comment | 245 complexity | fe3b66827f83a0eb9ffba2752ddea33a MD5 | raw file
Possible License(s): GPL-2.0, LGPL-2.0, AGPL-1.0
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include <drm/drmP.h>
  27. #include <drm/drm_crtc_helper.h>
  28. #include <drm/radeon_drm.h>
  29. #include <drm/drm_fixed.h>
  30. #include "radeon.h"
  31. #include "atom.h"
  32. #include "atom-bits.h"
  33. static void atombios_overscan_setup(struct drm_crtc *crtc,
  34. struct drm_display_mode *mode,
  35. struct drm_display_mode *adjusted_mode)
  36. {
  37. struct drm_device *dev = crtc->dev;
  38. struct radeon_device *rdev = dev->dev_private;
  39. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  40. SET_CRTC_OVERSCAN_PS_ALLOCATION args;
  41. int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_OverScan);
  42. int a1, a2;
  43. memset(&args, 0, sizeof(args));
  44. args.ucCRTC = radeon_crtc->crtc_id;
  45. switch (radeon_crtc->rmx_type) {
  46. case RMX_CENTER:
  47. args.usOverscanTop = cpu_to_le16((adjusted_mode->crtc_vdisplay - mode->crtc_vdisplay) / 2);
  48. args.usOverscanBottom = cpu_to_le16((adjusted_mode->crtc_vdisplay - mode->crtc_vdisplay) / 2);
  49. args.usOverscanLeft = cpu_to_le16((adjusted_mode->crtc_hdisplay - mode->crtc_hdisplay) / 2);
  50. args.usOverscanRight = cpu_to_le16((adjusted_mode->crtc_hdisplay - mode->crtc_hdisplay) / 2);
  51. break;
  52. case RMX_ASPECT:
  53. a1 = mode->crtc_vdisplay * adjusted_mode->crtc_hdisplay;
  54. a2 = adjusted_mode->crtc_vdisplay * mode->crtc_hdisplay;
  55. if (a1 > a2) {
  56. args.usOverscanLeft = cpu_to_le16((adjusted_mode->crtc_hdisplay - (a2 / mode->crtc_vdisplay)) / 2);
  57. args.usOverscanRight = cpu_to_le16((adjusted_mode->crtc_hdisplay - (a2 / mode->crtc_vdisplay)) / 2);
  58. } else if (a2 > a1) {
  59. args.usOverscanTop = cpu_to_le16((adjusted_mode->crtc_vdisplay - (a1 / mode->crtc_hdisplay)) / 2);
  60. args.usOverscanBottom = cpu_to_le16((adjusted_mode->crtc_vdisplay - (a1 / mode->crtc_hdisplay)) / 2);
  61. }
  62. break;
  63. case RMX_FULL:
  64. default:
  65. args.usOverscanRight = cpu_to_le16(radeon_crtc->h_border);
  66. args.usOverscanLeft = cpu_to_le16(radeon_crtc->h_border);
  67. args.usOverscanBottom = cpu_to_le16(radeon_crtc->v_border);
  68. args.usOverscanTop = cpu_to_le16(radeon_crtc->v_border);
  69. break;
  70. }
  71. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  72. }
  73. static void atombios_scaler_setup(struct drm_crtc *crtc)
  74. {
  75. struct drm_device *dev = crtc->dev;
  76. struct radeon_device *rdev = dev->dev_private;
  77. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  78. ENABLE_SCALER_PS_ALLOCATION args;
  79. int index = GetIndexIntoMasterTable(COMMAND, EnableScaler);
  80. /* fixme - fill in enc_priv for atom dac */
  81. enum radeon_tv_std tv_std = TV_STD_NTSC;
  82. bool is_tv = false, is_cv = false;
  83. struct drm_encoder *encoder;
  84. if (!ASIC_IS_AVIVO(rdev) && radeon_crtc->crtc_id)
  85. return;
  86. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  87. /* find tv std */
  88. if (encoder->crtc == crtc) {
  89. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  90. if (radeon_encoder->active_device & ATOM_DEVICE_TV_SUPPORT) {
  91. struct radeon_encoder_atom_dac *tv_dac = radeon_encoder->enc_priv;
  92. tv_std = tv_dac->tv_std;
  93. is_tv = true;
  94. }
  95. }
  96. }
  97. memset(&args, 0, sizeof(args));
  98. args.ucScaler = radeon_crtc->crtc_id;
  99. if (is_tv) {
  100. switch (tv_std) {
  101. case TV_STD_NTSC:
  102. default:
  103. args.ucTVStandard = ATOM_TV_NTSC;
  104. break;
  105. case TV_STD_PAL:
  106. args.ucTVStandard = ATOM_TV_PAL;
  107. break;
  108. case TV_STD_PAL_M:
  109. args.ucTVStandard = ATOM_TV_PALM;
  110. break;
  111. case TV_STD_PAL_60:
  112. args.ucTVStandard = ATOM_TV_PAL60;
  113. break;
  114. case TV_STD_NTSC_J:
  115. args.ucTVStandard = ATOM_TV_NTSCJ;
  116. break;
  117. case TV_STD_SCART_PAL:
  118. args.ucTVStandard = ATOM_TV_PAL; /* ??? */
  119. break;
  120. case TV_STD_SECAM:
  121. args.ucTVStandard = ATOM_TV_SECAM;
  122. break;
  123. case TV_STD_PAL_CN:
  124. args.ucTVStandard = ATOM_TV_PALCN;
  125. break;
  126. }
  127. args.ucEnable = SCALER_ENABLE_MULTITAP_MODE;
  128. } else if (is_cv) {
  129. args.ucTVStandard = ATOM_TV_CV;
  130. args.ucEnable = SCALER_ENABLE_MULTITAP_MODE;
  131. } else {
  132. switch (radeon_crtc->rmx_type) {
  133. case RMX_FULL:
  134. args.ucEnable = ATOM_SCALER_EXPANSION;
  135. break;
  136. case RMX_CENTER:
  137. args.ucEnable = ATOM_SCALER_CENTER;
  138. break;
  139. case RMX_ASPECT:
  140. args.ucEnable = ATOM_SCALER_EXPANSION;
  141. break;
  142. default:
  143. if (ASIC_IS_AVIVO(rdev))
  144. args.ucEnable = ATOM_SCALER_DISABLE;
  145. else
  146. args.ucEnable = ATOM_SCALER_CENTER;
  147. break;
  148. }
  149. }
  150. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  151. if ((is_tv || is_cv)
  152. && rdev->family >= CHIP_RV515 && rdev->family <= CHIP_R580) {
  153. atom_rv515_force_tv_scaler(rdev, radeon_crtc);
  154. }
  155. }
  156. static void atombios_lock_crtc(struct drm_crtc *crtc, int lock)
  157. {
  158. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  159. struct drm_device *dev = crtc->dev;
  160. struct radeon_device *rdev = dev->dev_private;
  161. int index =
  162. GetIndexIntoMasterTable(COMMAND, UpdateCRTC_DoubleBufferRegisters);
  163. ENABLE_CRTC_PS_ALLOCATION args;
  164. memset(&args, 0, sizeof(args));
  165. args.ucCRTC = radeon_crtc->crtc_id;
  166. args.ucEnable = lock;
  167. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  168. }
  169. static void atombios_enable_crtc(struct drm_crtc *crtc, int state)
  170. {
  171. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  172. struct drm_device *dev = crtc->dev;
  173. struct radeon_device *rdev = dev->dev_private;
  174. int index = GetIndexIntoMasterTable(COMMAND, EnableCRTC);
  175. ENABLE_CRTC_PS_ALLOCATION args;
  176. memset(&args, 0, sizeof(args));
  177. args.ucCRTC = radeon_crtc->crtc_id;
  178. args.ucEnable = state;
  179. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  180. }
  181. static void atombios_enable_crtc_memreq(struct drm_crtc *crtc, int state)
  182. {
  183. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  184. struct drm_device *dev = crtc->dev;
  185. struct radeon_device *rdev = dev->dev_private;
  186. int index = GetIndexIntoMasterTable(COMMAND, EnableCRTCMemReq);
  187. ENABLE_CRTC_PS_ALLOCATION args;
  188. memset(&args, 0, sizeof(args));
  189. args.ucCRTC = radeon_crtc->crtc_id;
  190. args.ucEnable = state;
  191. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  192. }
  193. static void atombios_blank_crtc(struct drm_crtc *crtc, int state)
  194. {
  195. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  196. struct drm_device *dev = crtc->dev;
  197. struct radeon_device *rdev = dev->dev_private;
  198. int index = GetIndexIntoMasterTable(COMMAND, BlankCRTC);
  199. BLANK_CRTC_PS_ALLOCATION args;
  200. memset(&args, 0, sizeof(args));
  201. args.ucCRTC = radeon_crtc->crtc_id;
  202. args.ucBlanking = state;
  203. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  204. }
  205. void atombios_crtc_dpms(struct drm_crtc *crtc, int mode)
  206. {
  207. struct drm_device *dev = crtc->dev;
  208. struct radeon_device *rdev = dev->dev_private;
  209. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  210. switch (mode) {
  211. case DRM_MODE_DPMS_ON:
  212. radeon_crtc->enabled = true;
  213. /* adjust pm to dpms changes BEFORE enabling crtcs */
  214. radeon_pm_compute_clocks(rdev);
  215. atombios_enable_crtc(crtc, ATOM_ENABLE);
  216. if (ASIC_IS_DCE3(rdev))
  217. atombios_enable_crtc_memreq(crtc, ATOM_ENABLE);
  218. atombios_blank_crtc(crtc, ATOM_DISABLE);
  219. drm_vblank_post_modeset(dev, radeon_crtc->crtc_id);
  220. radeon_crtc_load_lut(crtc);
  221. break;
  222. case DRM_MODE_DPMS_STANDBY:
  223. case DRM_MODE_DPMS_SUSPEND:
  224. case DRM_MODE_DPMS_OFF:
  225. drm_vblank_pre_modeset(dev, radeon_crtc->crtc_id);
  226. if (radeon_crtc->enabled)
  227. atombios_blank_crtc(crtc, ATOM_ENABLE);
  228. if (ASIC_IS_DCE3(rdev))
  229. atombios_enable_crtc_memreq(crtc, ATOM_DISABLE);
  230. atombios_enable_crtc(crtc, ATOM_DISABLE);
  231. radeon_crtc->enabled = false;
  232. /* adjust pm to dpms changes AFTER disabling crtcs */
  233. radeon_pm_compute_clocks(rdev);
  234. break;
  235. }
  236. }
  237. static void
  238. atombios_set_crtc_dtd_timing(struct drm_crtc *crtc,
  239. struct drm_display_mode *mode)
  240. {
  241. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  242. struct drm_device *dev = crtc->dev;
  243. struct radeon_device *rdev = dev->dev_private;
  244. SET_CRTC_USING_DTD_TIMING_PARAMETERS args;
  245. int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_UsingDTDTiming);
  246. u16 misc = 0;
  247. memset(&args, 0, sizeof(args));
  248. args.usH_Size = cpu_to_le16(mode->crtc_hdisplay - (radeon_crtc->h_border * 2));
  249. args.usH_Blanking_Time =
  250. cpu_to_le16(mode->crtc_hblank_end - mode->crtc_hdisplay + (radeon_crtc->h_border * 2));
  251. args.usV_Size = cpu_to_le16(mode->crtc_vdisplay - (radeon_crtc->v_border * 2));
  252. args.usV_Blanking_Time =
  253. cpu_to_le16(mode->crtc_vblank_end - mode->crtc_vdisplay + (radeon_crtc->v_border * 2));
  254. args.usH_SyncOffset =
  255. cpu_to_le16(mode->crtc_hsync_start - mode->crtc_hdisplay + radeon_crtc->h_border);
  256. args.usH_SyncWidth =
  257. cpu_to_le16(mode->crtc_hsync_end - mode->crtc_hsync_start);
  258. args.usV_SyncOffset =
  259. cpu_to_le16(mode->crtc_vsync_start - mode->crtc_vdisplay + radeon_crtc->v_border);
  260. args.usV_SyncWidth =
  261. cpu_to_le16(mode->crtc_vsync_end - mode->crtc_vsync_start);
  262. args.ucH_Border = radeon_crtc->h_border;
  263. args.ucV_Border = radeon_crtc->v_border;
  264. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  265. misc |= ATOM_VSYNC_POLARITY;
  266. if (mode->flags & DRM_MODE_FLAG_NHSYNC)
  267. misc |= ATOM_HSYNC_POLARITY;
  268. if (mode->flags & DRM_MODE_FLAG_CSYNC)
  269. misc |= ATOM_COMPOSITESYNC;
  270. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  271. misc |= ATOM_INTERLACE;
  272. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  273. misc |= ATOM_DOUBLE_CLOCK_MODE;
  274. args.susModeMiscInfo.usAccess = cpu_to_le16(misc);
  275. args.ucCRTC = radeon_crtc->crtc_id;
  276. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  277. }
  278. static void atombios_crtc_set_timing(struct drm_crtc *crtc,
  279. struct drm_display_mode *mode)
  280. {
  281. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  282. struct drm_device *dev = crtc->dev;
  283. struct radeon_device *rdev = dev->dev_private;
  284. SET_CRTC_TIMING_PARAMETERS_PS_ALLOCATION args;
  285. int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_Timing);
  286. u16 misc = 0;
  287. memset(&args, 0, sizeof(args));
  288. args.usH_Total = cpu_to_le16(mode->crtc_htotal);
  289. args.usH_Disp = cpu_to_le16(mode->crtc_hdisplay);
  290. args.usH_SyncStart = cpu_to_le16(mode->crtc_hsync_start);
  291. args.usH_SyncWidth =
  292. cpu_to_le16(mode->crtc_hsync_end - mode->crtc_hsync_start);
  293. args.usV_Total = cpu_to_le16(mode->crtc_vtotal);
  294. args.usV_Disp = cpu_to_le16(mode->crtc_vdisplay);
  295. args.usV_SyncStart = cpu_to_le16(mode->crtc_vsync_start);
  296. args.usV_SyncWidth =
  297. cpu_to_le16(mode->crtc_vsync_end - mode->crtc_vsync_start);
  298. args.ucOverscanRight = radeon_crtc->h_border;
  299. args.ucOverscanLeft = radeon_crtc->h_border;
  300. args.ucOverscanBottom = radeon_crtc->v_border;
  301. args.ucOverscanTop = radeon_crtc->v_border;
  302. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  303. misc |= ATOM_VSYNC_POLARITY;
  304. if (mode->flags & DRM_MODE_FLAG_NHSYNC)
  305. misc |= ATOM_HSYNC_POLARITY;
  306. if (mode->flags & DRM_MODE_FLAG_CSYNC)
  307. misc |= ATOM_COMPOSITESYNC;
  308. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  309. misc |= ATOM_INTERLACE;
  310. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  311. misc |= ATOM_DOUBLE_CLOCK_MODE;
  312. args.susModeMiscInfo.usAccess = cpu_to_le16(misc);
  313. args.ucCRTC = radeon_crtc->crtc_id;
  314. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  315. }
  316. static void atombios_disable_ss(struct drm_crtc *crtc)
  317. {
  318. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  319. struct drm_device *dev = crtc->dev;
  320. struct radeon_device *rdev = dev->dev_private;
  321. u32 ss_cntl;
  322. if (ASIC_IS_DCE4(rdev)) {
  323. switch (radeon_crtc->pll_id) {
  324. case ATOM_PPLL1:
  325. ss_cntl = RREG32(EVERGREEN_P1PLL_SS_CNTL);
  326. ss_cntl &= ~EVERGREEN_PxPLL_SS_EN;
  327. WREG32(EVERGREEN_P1PLL_SS_CNTL, ss_cntl);
  328. break;
  329. case ATOM_PPLL2:
  330. ss_cntl = RREG32(EVERGREEN_P2PLL_SS_CNTL);
  331. ss_cntl &= ~EVERGREEN_PxPLL_SS_EN;
  332. WREG32(EVERGREEN_P2PLL_SS_CNTL, ss_cntl);
  333. break;
  334. case ATOM_DCPLL:
  335. case ATOM_PPLL_INVALID:
  336. return;
  337. }
  338. } else if (ASIC_IS_AVIVO(rdev)) {
  339. switch (radeon_crtc->pll_id) {
  340. case ATOM_PPLL1:
  341. ss_cntl = RREG32(AVIVO_P1PLL_INT_SS_CNTL);
  342. ss_cntl &= ~1;
  343. WREG32(AVIVO_P1PLL_INT_SS_CNTL, ss_cntl);
  344. break;
  345. case ATOM_PPLL2:
  346. ss_cntl = RREG32(AVIVO_P2PLL_INT_SS_CNTL);
  347. ss_cntl &= ~1;
  348. WREG32(AVIVO_P2PLL_INT_SS_CNTL, ss_cntl);
  349. break;
  350. case ATOM_DCPLL:
  351. case ATOM_PPLL_INVALID:
  352. return;
  353. }
  354. }
  355. }
  356. union atom_enable_ss {
  357. ENABLE_LVDS_SS_PARAMETERS lvds_ss;
  358. ENABLE_LVDS_SS_PARAMETERS_V2 lvds_ss_2;
  359. ENABLE_SPREAD_SPECTRUM_ON_PPLL_PS_ALLOCATION v1;
  360. ENABLE_SPREAD_SPECTRUM_ON_PPLL_V2 v2;
  361. ENABLE_SPREAD_SPECTRUM_ON_PPLL_V3 v3;
  362. };
  363. static void atombios_crtc_program_ss(struct drm_crtc *crtc,
  364. int enable,
  365. int pll_id,
  366. struct radeon_atom_ss *ss)
  367. {
  368. struct drm_device *dev = crtc->dev;
  369. struct radeon_device *rdev = dev->dev_private;
  370. int index = GetIndexIntoMasterTable(COMMAND, EnableSpreadSpectrumOnPPLL);
  371. union atom_enable_ss args;
  372. memset(&args, 0, sizeof(args));
  373. if (ASIC_IS_DCE5(rdev)) {
  374. args.v3.usSpreadSpectrumAmountFrac = cpu_to_le16(0);
  375. args.v3.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
  376. switch (pll_id) {
  377. case ATOM_PPLL1:
  378. args.v3.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V3_P1PLL;
  379. args.v3.usSpreadSpectrumAmount = cpu_to_le16(ss->amount);
  380. args.v3.usSpreadSpectrumStep = cpu_to_le16(ss->step);
  381. break;
  382. case ATOM_PPLL2:
  383. args.v3.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V3_P2PLL;
  384. args.v3.usSpreadSpectrumAmount = cpu_to_le16(ss->amount);
  385. args.v3.usSpreadSpectrumStep = cpu_to_le16(ss->step);
  386. break;
  387. case ATOM_DCPLL:
  388. args.v3.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V3_DCPLL;
  389. args.v3.usSpreadSpectrumAmount = cpu_to_le16(0);
  390. args.v3.usSpreadSpectrumStep = cpu_to_le16(0);
  391. break;
  392. case ATOM_PPLL_INVALID:
  393. return;
  394. }
  395. args.v3.ucEnable = enable;
  396. if ((ss->percentage == 0) || (ss->type & ATOM_EXTERNAL_SS_MASK))
  397. args.v3.ucEnable = ATOM_DISABLE;
  398. } else if (ASIC_IS_DCE4(rdev)) {
  399. args.v2.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
  400. args.v2.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
  401. switch (pll_id) {
  402. case ATOM_PPLL1:
  403. args.v2.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V2_P1PLL;
  404. args.v2.usSpreadSpectrumAmount = cpu_to_le16(ss->amount);
  405. args.v2.usSpreadSpectrumStep = cpu_to_le16(ss->step);
  406. break;
  407. case ATOM_PPLL2:
  408. args.v2.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V2_P2PLL;
  409. args.v2.usSpreadSpectrumAmount = cpu_to_le16(ss->amount);
  410. args.v2.usSpreadSpectrumStep = cpu_to_le16(ss->step);
  411. break;
  412. case ATOM_DCPLL:
  413. args.v2.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V2_DCPLL;
  414. args.v2.usSpreadSpectrumAmount = cpu_to_le16(0);
  415. args.v2.usSpreadSpectrumStep = cpu_to_le16(0);
  416. break;
  417. case ATOM_PPLL_INVALID:
  418. return;
  419. }
  420. args.v2.ucEnable = enable;
  421. if ((ss->percentage == 0) || (ss->type & ATOM_EXTERNAL_SS_MASK))
  422. args.v2.ucEnable = ATOM_DISABLE;
  423. } else if (ASIC_IS_DCE3(rdev)) {
  424. args.v1.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
  425. args.v1.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
  426. args.v1.ucSpreadSpectrumStep = ss->step;
  427. args.v1.ucSpreadSpectrumDelay = ss->delay;
  428. args.v1.ucSpreadSpectrumRange = ss->range;
  429. args.v1.ucPpll = pll_id;
  430. args.v1.ucEnable = enable;
  431. } else if (ASIC_IS_AVIVO(rdev)) {
  432. if ((enable == ATOM_DISABLE) || (ss->percentage == 0) ||
  433. (ss->type & ATOM_EXTERNAL_SS_MASK)) {
  434. atombios_disable_ss(crtc);
  435. return;
  436. }
  437. args.lvds_ss_2.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
  438. args.lvds_ss_2.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
  439. args.lvds_ss_2.ucSpreadSpectrumStep = ss->step;
  440. args.lvds_ss_2.ucSpreadSpectrumDelay = ss->delay;
  441. args.lvds_ss_2.ucSpreadSpectrumRange = ss->range;
  442. args.lvds_ss_2.ucEnable = enable;
  443. } else {
  444. if ((enable == ATOM_DISABLE) || (ss->percentage == 0) ||
  445. (ss->type & ATOM_EXTERNAL_SS_MASK)) {
  446. atombios_disable_ss(crtc);
  447. return;
  448. }
  449. args.lvds_ss.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
  450. args.lvds_ss.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
  451. args.lvds_ss.ucSpreadSpectrumStepSize_Delay = (ss->step & 3) << 2;
  452. args.lvds_ss.ucSpreadSpectrumStepSize_Delay |= (ss->delay & 7) << 4;
  453. args.lvds_ss.ucEnable = enable;
  454. }
  455. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  456. }
  457. union adjust_pixel_clock {
  458. ADJUST_DISPLAY_PLL_PS_ALLOCATION v1;
  459. ADJUST_DISPLAY_PLL_PS_ALLOCATION_V3 v3;
  460. };
  461. static u32 atombios_adjust_pll(struct drm_crtc *crtc,
  462. struct drm_display_mode *mode,
  463. struct radeon_pll *pll,
  464. bool ss_enabled,
  465. struct radeon_atom_ss *ss)
  466. {
  467. struct drm_device *dev = crtc->dev;
  468. struct radeon_device *rdev = dev->dev_private;
  469. struct drm_encoder *encoder = NULL;
  470. struct radeon_encoder *radeon_encoder = NULL;
  471. struct drm_connector *connector = NULL;
  472. u32 adjusted_clock = mode->clock;
  473. int encoder_mode = 0;
  474. u32 dp_clock = mode->clock;
  475. int bpc = 8;
  476. /* reset the pll flags */
  477. pll->flags = 0;
  478. if (ASIC_IS_AVIVO(rdev)) {
  479. if ((rdev->family == CHIP_RS600) ||
  480. (rdev->family == CHIP_RS690) ||
  481. (rdev->family == CHIP_RS740))
  482. pll->flags |= (/*RADEON_PLL_USE_FRAC_FB_DIV |*/
  483. RADEON_PLL_PREFER_CLOSEST_LOWER);
  484. if (ASIC_IS_DCE32(rdev) && mode->clock > 200000) /* range limits??? */
  485. pll->flags |= RADEON_PLL_PREFER_HIGH_FB_DIV;
  486. else
  487. pll->flags |= RADEON_PLL_PREFER_LOW_REF_DIV;
  488. if (rdev->family < CHIP_RV770)
  489. pll->flags |= RADEON_PLL_PREFER_MINM_OVER_MAXP;
  490. } else {
  491. pll->flags |= RADEON_PLL_LEGACY;
  492. if (mode->clock > 200000) /* range limits??? */
  493. pll->flags |= RADEON_PLL_PREFER_HIGH_FB_DIV;
  494. else
  495. pll->flags |= RADEON_PLL_PREFER_LOW_REF_DIV;
  496. }
  497. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  498. if (encoder->crtc == crtc) {
  499. radeon_encoder = to_radeon_encoder(encoder);
  500. connector = radeon_get_connector_for_encoder(encoder);
  501. if (connector)
  502. bpc = connector->display_info.bpc;
  503. encoder_mode = atombios_get_encoder_mode(encoder);
  504. if ((radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT | ATOM_DEVICE_DFP_SUPPORT)) ||
  505. radeon_encoder_is_dp_bridge(encoder)) {
  506. if (connector) {
  507. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  508. struct radeon_connector_atom_dig *dig_connector =
  509. radeon_connector->con_priv;
  510. dp_clock = dig_connector->dp_clock;
  511. }
  512. }
  513. /* use recommended ref_div for ss */
  514. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  515. if (ss_enabled) {
  516. if (ss->refdiv) {
  517. pll->flags |= RADEON_PLL_USE_REF_DIV;
  518. pll->reference_div = ss->refdiv;
  519. if (ASIC_IS_AVIVO(rdev))
  520. pll->flags |= RADEON_PLL_USE_FRAC_FB_DIV;
  521. }
  522. }
  523. }
  524. if (ASIC_IS_AVIVO(rdev)) {
  525. /* DVO wants 2x pixel clock if the DVO chip is in 12 bit mode */
  526. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1)
  527. adjusted_clock = mode->clock * 2;
  528. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  529. pll->flags |= RADEON_PLL_PREFER_CLOSEST_LOWER;
  530. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  531. pll->flags |= RADEON_PLL_IS_LCD;
  532. } else {
  533. if (encoder->encoder_type != DRM_MODE_ENCODER_DAC)
  534. pll->flags |= RADEON_PLL_NO_ODD_POST_DIV;
  535. if (encoder->encoder_type == DRM_MODE_ENCODER_LVDS)
  536. pll->flags |= RADEON_PLL_USE_REF_DIV;
  537. }
  538. break;
  539. }
  540. }
  541. /* DCE3+ has an AdjustDisplayPll that will adjust the pixel clock
  542. * accordingly based on the encoder/transmitter to work around
  543. * special hw requirements.
  544. */
  545. if (ASIC_IS_DCE3(rdev)) {
  546. union adjust_pixel_clock args;
  547. u8 frev, crev;
  548. int index;
  549. index = GetIndexIntoMasterTable(COMMAND, AdjustDisplayPll);
  550. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
  551. &crev))
  552. return adjusted_clock;
  553. memset(&args, 0, sizeof(args));
  554. switch (frev) {
  555. case 1:
  556. switch (crev) {
  557. case 1:
  558. case 2:
  559. args.v1.usPixelClock = cpu_to_le16(mode->clock / 10);
  560. args.v1.ucTransmitterID = radeon_encoder->encoder_id;
  561. args.v1.ucEncodeMode = encoder_mode;
  562. if (ss_enabled && ss->percentage)
  563. args.v1.ucConfig |=
  564. ADJUST_DISPLAY_CONFIG_SS_ENABLE;
  565. atom_execute_table(rdev->mode_info.atom_context,
  566. index, (uint32_t *)&args);
  567. adjusted_clock = le16_to_cpu(args.v1.usPixelClock) * 10;
  568. break;
  569. case 3:
  570. args.v3.sInput.usPixelClock = cpu_to_le16(mode->clock / 10);
  571. args.v3.sInput.ucTransmitterID = radeon_encoder->encoder_id;
  572. args.v3.sInput.ucEncodeMode = encoder_mode;
  573. args.v3.sInput.ucDispPllConfig = 0;
  574. if (ss_enabled && ss->percentage)
  575. args.v3.sInput.ucDispPllConfig |=
  576. DISPPLL_CONFIG_SS_ENABLE;
  577. if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT) ||
  578. radeon_encoder_is_dp_bridge(encoder)) {
  579. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  580. if (encoder_mode == ATOM_ENCODER_MODE_DP) {
  581. args.v3.sInput.ucDispPllConfig |=
  582. DISPPLL_CONFIG_COHERENT_MODE;
  583. /* 16200 or 27000 */
  584. args.v3.sInput.usPixelClock = cpu_to_le16(dp_clock / 10);
  585. } else {
  586. if (encoder_mode == ATOM_ENCODER_MODE_HDMI) {
  587. /* deep color support */
  588. args.v3.sInput.usPixelClock =
  589. cpu_to_le16((mode->clock * bpc / 8) / 10);
  590. }
  591. if (dig->coherent_mode)
  592. args.v3.sInput.ucDispPllConfig |=
  593. DISPPLL_CONFIG_COHERENT_MODE;
  594. if (mode->clock > 165000)
  595. args.v3.sInput.ucDispPllConfig |=
  596. DISPPLL_CONFIG_DUAL_LINK;
  597. }
  598. } else if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  599. if (encoder_mode == ATOM_ENCODER_MODE_DP) {
  600. args.v3.sInput.ucDispPllConfig |=
  601. DISPPLL_CONFIG_COHERENT_MODE;
  602. /* 16200 or 27000 */
  603. args.v3.sInput.usPixelClock = cpu_to_le16(dp_clock / 10);
  604. } else if (encoder_mode != ATOM_ENCODER_MODE_LVDS) {
  605. if (mode->clock > 165000)
  606. args.v3.sInput.ucDispPllConfig |=
  607. DISPPLL_CONFIG_DUAL_LINK;
  608. }
  609. }
  610. if (radeon_encoder_is_dp_bridge(encoder)) {
  611. struct drm_encoder *ext_encoder = radeon_atom_get_external_encoder(encoder);
  612. struct radeon_encoder *ext_radeon_encoder = to_radeon_encoder(ext_encoder);
  613. args.v3.sInput.ucExtTransmitterID = ext_radeon_encoder->encoder_id;
  614. } else
  615. args.v3.sInput.ucExtTransmitterID = 0;
  616. atom_execute_table(rdev->mode_info.atom_context,
  617. index, (uint32_t *)&args);
  618. adjusted_clock = le32_to_cpu(args.v3.sOutput.ulDispPllFreq) * 10;
  619. if (args.v3.sOutput.ucRefDiv) {
  620. pll->flags |= RADEON_PLL_USE_FRAC_FB_DIV;
  621. pll->flags |= RADEON_PLL_USE_REF_DIV;
  622. pll->reference_div = args.v3.sOutput.ucRefDiv;
  623. }
  624. if (args.v3.sOutput.ucPostDiv) {
  625. pll->flags |= RADEON_PLL_USE_FRAC_FB_DIV;
  626. pll->flags |= RADEON_PLL_USE_POST_DIV;
  627. pll->post_div = args.v3.sOutput.ucPostDiv;
  628. }
  629. break;
  630. default:
  631. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  632. return adjusted_clock;
  633. }
  634. break;
  635. default:
  636. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  637. return adjusted_clock;
  638. }
  639. }
  640. return adjusted_clock;
  641. }
  642. union set_pixel_clock {
  643. SET_PIXEL_CLOCK_PS_ALLOCATION base;
  644. PIXEL_CLOCK_PARAMETERS v1;
  645. PIXEL_CLOCK_PARAMETERS_V2 v2;
  646. PIXEL_CLOCK_PARAMETERS_V3 v3;
  647. PIXEL_CLOCK_PARAMETERS_V5 v5;
  648. PIXEL_CLOCK_PARAMETERS_V6 v6;
  649. };
  650. /* on DCE5, make sure the voltage is high enough to support the
  651. * required disp clk.
  652. */
  653. static void atombios_crtc_set_dcpll(struct drm_crtc *crtc,
  654. u32 dispclk)
  655. {
  656. struct drm_device *dev = crtc->dev;
  657. struct radeon_device *rdev = dev->dev_private;
  658. u8 frev, crev;
  659. int index;
  660. union set_pixel_clock args;
  661. memset(&args, 0, sizeof(args));
  662. index = GetIndexIntoMasterTable(COMMAND, SetPixelClock);
  663. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
  664. &crev))
  665. return;
  666. switch (frev) {
  667. case 1:
  668. switch (crev) {
  669. case 5:
  670. /* if the default dcpll clock is specified,
  671. * SetPixelClock provides the dividers
  672. */
  673. args.v5.ucCRTC = ATOM_CRTC_INVALID;
  674. args.v5.usPixelClock = cpu_to_le16(dispclk);
  675. args.v5.ucPpll = ATOM_DCPLL;
  676. break;
  677. case 6:
  678. /* if the default dcpll clock is specified,
  679. * SetPixelClock provides the dividers
  680. */
  681. args.v6.ulDispEngClkFreq = cpu_to_le32(dispclk);
  682. args.v6.ucPpll = ATOM_DCPLL;
  683. break;
  684. default:
  685. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  686. return;
  687. }
  688. break;
  689. default:
  690. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  691. return;
  692. }
  693. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  694. }
  695. static void atombios_crtc_program_pll(struct drm_crtc *crtc,
  696. int crtc_id,
  697. int pll_id,
  698. u32 encoder_mode,
  699. u32 encoder_id,
  700. u32 clock,
  701. u32 ref_div,
  702. u32 fb_div,
  703. u32 frac_fb_div,
  704. u32 post_div,
  705. int bpc,
  706. bool ss_enabled,
  707. struct radeon_atom_ss *ss)
  708. {
  709. struct drm_device *dev = crtc->dev;
  710. struct radeon_device *rdev = dev->dev_private;
  711. u8 frev, crev;
  712. int index = GetIndexIntoMasterTable(COMMAND, SetPixelClock);
  713. union set_pixel_clock args;
  714. memset(&args, 0, sizeof(args));
  715. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
  716. &crev))
  717. return;
  718. switch (frev) {
  719. case 1:
  720. switch (crev) {
  721. case 1:
  722. if (clock == ATOM_DISABLE)
  723. return;
  724. args.v1.usPixelClock = cpu_to_le16(clock / 10);
  725. args.v1.usRefDiv = cpu_to_le16(ref_div);
  726. args.v1.usFbDiv = cpu_to_le16(fb_div);
  727. args.v1.ucFracFbDiv = frac_fb_div;
  728. args.v1.ucPostDiv = post_div;
  729. args.v1.ucPpll = pll_id;
  730. args.v1.ucCRTC = crtc_id;
  731. args.v1.ucRefDivSrc = 1;
  732. break;
  733. case 2:
  734. args.v2.usPixelClock = cpu_to_le16(clock / 10);
  735. args.v2.usRefDiv = cpu_to_le16(ref_div);
  736. args.v2.usFbDiv = cpu_to_le16(fb_div);
  737. args.v2.ucFracFbDiv = frac_fb_div;
  738. args.v2.ucPostDiv = post_div;
  739. args.v2.ucPpll = pll_id;
  740. args.v2.ucCRTC = crtc_id;
  741. args.v2.ucRefDivSrc = 1;
  742. break;
  743. case 3:
  744. args.v3.usPixelClock = cpu_to_le16(clock / 10);
  745. args.v3.usRefDiv = cpu_to_le16(ref_div);
  746. args.v3.usFbDiv = cpu_to_le16(fb_div);
  747. args.v3.ucFracFbDiv = frac_fb_div;
  748. args.v3.ucPostDiv = post_div;
  749. args.v3.ucPpll = pll_id;
  750. args.v3.ucMiscInfo = (pll_id << 2);
  751. if (ss_enabled && (ss->type & ATOM_EXTERNAL_SS_MASK))
  752. args.v3.ucMiscInfo |= PIXEL_CLOCK_MISC_REF_DIV_SRC;
  753. args.v3.ucTransmitterId = encoder_id;
  754. args.v3.ucEncoderMode = encoder_mode;
  755. break;
  756. case 5:
  757. args.v5.ucCRTC = crtc_id;
  758. args.v5.usPixelClock = cpu_to_le16(clock / 10);
  759. args.v5.ucRefDiv = ref_div;
  760. args.v5.usFbDiv = cpu_to_le16(fb_div);
  761. args.v5.ulFbDivDecFrac = cpu_to_le32(frac_fb_div * 100000);
  762. args.v5.ucPostDiv = post_div;
  763. args.v5.ucMiscInfo = 0; /* HDMI depth, etc. */
  764. if (ss_enabled && (ss->type & ATOM_EXTERNAL_SS_MASK))
  765. args.v5.ucMiscInfo |= PIXEL_CLOCK_V5_MISC_REF_DIV_SRC;
  766. switch (bpc) {
  767. case 8:
  768. default:
  769. args.v5.ucMiscInfo |= PIXEL_CLOCK_V5_MISC_HDMI_24BPP;
  770. break;
  771. case 10:
  772. args.v5.ucMiscInfo |= PIXEL_CLOCK_V5_MISC_HDMI_30BPP;
  773. break;
  774. }
  775. args.v5.ucTransmitterID = encoder_id;
  776. args.v5.ucEncoderMode = encoder_mode;
  777. args.v5.ucPpll = pll_id;
  778. break;
  779. case 6:
  780. args.v6.ulCrtcPclkFreq.ucCRTC = crtc_id;
  781. args.v6.ulCrtcPclkFreq.ulPixelClock = cpu_to_le32(clock / 10);
  782. args.v6.ucRefDiv = ref_div;
  783. args.v6.usFbDiv = cpu_to_le16(fb_div);
  784. args.v6.ulFbDivDecFrac = cpu_to_le32(frac_fb_div * 100000);
  785. args.v6.ucPostDiv = post_div;
  786. args.v6.ucMiscInfo = 0; /* HDMI depth, etc. */
  787. if (ss_enabled && (ss->type & ATOM_EXTERNAL_SS_MASK))
  788. args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_REF_DIV_SRC;
  789. switch (bpc) {
  790. case 8:
  791. default:
  792. args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_24BPP;
  793. break;
  794. case 10:
  795. args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_30BPP;
  796. break;
  797. case 12:
  798. args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_36BPP;
  799. break;
  800. case 16:
  801. args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_48BPP;
  802. break;
  803. }
  804. args.v6.ucTransmitterID = encoder_id;
  805. args.v6.ucEncoderMode = encoder_mode;
  806. args.v6.ucPpll = pll_id;
  807. break;
  808. default:
  809. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  810. return;
  811. }
  812. break;
  813. default:
  814. DRM_ERROR("Unknown table version %d %d\n", frev, crev);
  815. return;
  816. }
  817. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  818. }
  819. static void atombios_crtc_set_pll(struct drm_crtc *crtc, struct drm_display_mode *mode)
  820. {
  821. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  822. struct drm_device *dev = crtc->dev;
  823. struct radeon_device *rdev = dev->dev_private;
  824. struct drm_encoder *encoder = NULL;
  825. struct radeon_encoder *radeon_encoder = NULL;
  826. u32 pll_clock = mode->clock;
  827. u32 ref_div = 0, fb_div = 0, frac_fb_div = 0, post_div = 0;
  828. struct radeon_pll *pll;
  829. u32 adjusted_clock;
  830. int encoder_mode = 0;
  831. struct radeon_atom_ss ss;
  832. bool ss_enabled = false;
  833. int bpc = 8;
  834. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  835. if (encoder->crtc == crtc) {
  836. radeon_encoder = to_radeon_encoder(encoder);
  837. encoder_mode = atombios_get_encoder_mode(encoder);
  838. break;
  839. }
  840. }
  841. if (!radeon_encoder)
  842. return;
  843. switch (radeon_crtc->pll_id) {
  844. case ATOM_PPLL1:
  845. pll = &rdev->clock.p1pll;
  846. break;
  847. case ATOM_PPLL2:
  848. pll = &rdev->clock.p2pll;
  849. break;
  850. case ATOM_DCPLL:
  851. case ATOM_PPLL_INVALID:
  852. default:
  853. pll = &rdev->clock.dcpll;
  854. break;
  855. }
  856. if (radeon_encoder->active_device &
  857. (ATOM_DEVICE_LCD_SUPPORT | ATOM_DEVICE_DFP_SUPPORT)) {
  858. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  859. struct drm_connector *connector =
  860. radeon_get_connector_for_encoder(encoder);
  861. struct radeon_connector *radeon_connector =
  862. to_radeon_connector(connector);
  863. struct radeon_connector_atom_dig *dig_connector =
  864. radeon_connector->con_priv;
  865. int dp_clock;
  866. bpc = connector->display_info.bpc;
  867. switch (encoder_mode) {
  868. case ATOM_ENCODER_MODE_DP:
  869. /* DP/eDP */
  870. dp_clock = dig_connector->dp_clock / 10;
  871. if (ASIC_IS_DCE4(rdev))
  872. ss_enabled =
  873. radeon_atombios_get_asic_ss_info(rdev, &ss,
  874. ASIC_INTERNAL_SS_ON_DP,
  875. dp_clock);
  876. else {
  877. if (dp_clock == 16200) {
  878. ss_enabled =
  879. radeon_atombios_get_ppll_ss_info(rdev, &ss,
  880. ATOM_DP_SS_ID2);
  881. if (!ss_enabled)
  882. ss_enabled =
  883. radeon_atombios_get_ppll_ss_info(rdev, &ss,
  884. ATOM_DP_SS_ID1);
  885. } else
  886. ss_enabled =
  887. radeon_atombios_get_ppll_ss_info(rdev, &ss,
  888. ATOM_DP_SS_ID1);
  889. }
  890. break;
  891. case ATOM_ENCODER_MODE_LVDS:
  892. if (ASIC_IS_DCE4(rdev))
  893. ss_enabled = radeon_atombios_get_asic_ss_info(rdev, &ss,
  894. dig->lcd_ss_id,
  895. mode->clock / 10);
  896. else
  897. ss_enabled = radeon_atombios_get_ppll_ss_info(rdev, &ss,
  898. dig->lcd_ss_id);
  899. break;
  900. case ATOM_ENCODER_MODE_DVI:
  901. if (ASIC_IS_DCE4(rdev))
  902. ss_enabled =
  903. radeon_atombios_get_asic_ss_info(rdev, &ss,
  904. ASIC_INTERNAL_SS_ON_TMDS,
  905. mode->clock / 10);
  906. break;
  907. case ATOM_ENCODER_MODE_HDMI:
  908. if (ASIC_IS_DCE4(rdev))
  909. ss_enabled =
  910. radeon_atombios_get_asic_ss_info(rdev, &ss,
  911. ASIC_INTERNAL_SS_ON_HDMI,
  912. mode->clock / 10);
  913. break;
  914. default:
  915. break;
  916. }
  917. }
  918. /* adjust pixel clock as needed */
  919. adjusted_clock = atombios_adjust_pll(crtc, mode, pll, ss_enabled, &ss);
  920. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  921. /* TV seems to prefer the legacy algo on some boards */
  922. radeon_compute_pll_legacy(pll, adjusted_clock, &pll_clock, &fb_div, &frac_fb_div,
  923. &ref_div, &post_div);
  924. else if (ASIC_IS_AVIVO(rdev))
  925. radeon_compute_pll_avivo(pll, adjusted_clock, &pll_clock, &fb_div, &frac_fb_div,
  926. &ref_div, &post_div);
  927. else
  928. radeon_compute_pll_legacy(pll, adjusted_clock, &pll_clock, &fb_div, &frac_fb_div,
  929. &ref_div, &post_div);
  930. atombios_crtc_program_ss(crtc, ATOM_DISABLE, radeon_crtc->pll_id, &ss);
  931. atombios_crtc_program_pll(crtc, radeon_crtc->crtc_id, radeon_crtc->pll_id,
  932. encoder_mode, radeon_encoder->encoder_id, mode->clock,
  933. ref_div, fb_div, frac_fb_div, post_div, bpc, ss_enabled, &ss);
  934. if (ss_enabled) {
  935. /* calculate ss amount and step size */
  936. if (ASIC_IS_DCE4(rdev)) {
  937. u32 step_size;
  938. u32 amount = (((fb_div * 10) + frac_fb_div) * ss.percentage) / 10000;
  939. ss.amount = (amount / 10) & ATOM_PPLL_SS_AMOUNT_V2_FBDIV_MASK;
  940. ss.amount |= ((amount - (amount / 10)) << ATOM_PPLL_SS_AMOUNT_V2_NFRAC_SHIFT) &
  941. ATOM_PPLL_SS_AMOUNT_V2_NFRAC_MASK;
  942. if (ss.type & ATOM_PPLL_SS_TYPE_V2_CENTRE_SPREAD)
  943. step_size = (4 * amount * ref_div * (ss.rate * 2048)) /
  944. (125 * 25 * pll->reference_freq / 100);
  945. else
  946. step_size = (2 * amount * ref_div * (ss.rate * 2048)) /
  947. (125 * 25 * pll->reference_freq / 100);
  948. ss.step = step_size;
  949. }
  950. atombios_crtc_program_ss(crtc, ATOM_ENABLE, radeon_crtc->pll_id, &ss);
  951. }
  952. }
  953. static int dce4_crtc_do_set_base(struct drm_crtc *crtc,
  954. struct drm_framebuffer *fb,
  955. int x, int y, int atomic)
  956. {
  957. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  958. struct drm_device *dev = crtc->dev;
  959. struct radeon_device *rdev = dev->dev_private;
  960. struct radeon_framebuffer *radeon_fb;
  961. struct drm_framebuffer *target_fb;
  962. struct drm_gem_object *obj;
  963. struct radeon_bo *rbo;
  964. uint64_t fb_location;
  965. uint32_t fb_format, fb_pitch_pixels, tiling_flags;
  966. u32 fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_NONE);
  967. u32 tmp, viewport_w, viewport_h;
  968. int r;
  969. /* no fb bound */
  970. if (!atomic && !crtc->fb) {
  971. DRM_DEBUG_KMS("No FB bound\n");
  972. return 0;
  973. }
  974. if (atomic) {
  975. radeon_fb = to_radeon_framebuffer(fb);
  976. target_fb = fb;
  977. }
  978. else {
  979. radeon_fb = to_radeon_framebuffer(crtc->fb);
  980. target_fb = crtc->fb;
  981. }
  982. /* If atomic, assume fb object is pinned & idle & fenced and
  983. * just update base pointers
  984. */
  985. obj = radeon_fb->obj;
  986. rbo = gem_to_radeon_bo(obj);
  987. r = radeon_bo_reserve(rbo, false);
  988. if (unlikely(r != 0))
  989. return r;
  990. if (atomic)
  991. fb_location = radeon_bo_gpu_offset(rbo);
  992. else {
  993. r = radeon_bo_pin(rbo, RADEON_GEM_DOMAIN_VRAM, &fb_location);
  994. if (unlikely(r != 0)) {
  995. radeon_bo_unreserve(rbo);
  996. return -EINVAL;
  997. }
  998. }
  999. radeon_bo_get_tiling_flags(rbo, &tiling_flags, NULL);
  1000. radeon_bo_unreserve(rbo);
  1001. switch (target_fb->bits_per_pixel) {
  1002. case 8:
  1003. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_8BPP) |
  1004. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_INDEXED));
  1005. break;
  1006. case 15:
  1007. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_16BPP) |
  1008. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB1555));
  1009. break;
  1010. case 16:
  1011. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_16BPP) |
  1012. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB565));
  1013. #ifdef __BIG_ENDIAN
  1014. fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN16);
  1015. #endif
  1016. break;
  1017. case 24:
  1018. case 32:
  1019. fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_32BPP) |
  1020. EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB8888));
  1021. #ifdef __BIG_ENDIAN
  1022. fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN32);
  1023. #endif
  1024. break;
  1025. default:
  1026. DRM_ERROR("Unsupported screen depth %d\n",
  1027. target_fb->bits_per_pixel);
  1028. return -EINVAL;
  1029. }
  1030. if (tiling_flags & RADEON_TILING_MACRO)
  1031. fb_format |= EVERGREEN_GRPH_ARRAY_MODE(EVERGREEN_GRPH_ARRAY_2D_TILED_THIN1);
  1032. else if (tiling_flags & RADEON_TILING_MICRO)
  1033. fb_format |= EVERGREEN_GRPH_ARRAY_MODE(EVERGREEN_GRPH_ARRAY_1D_TILED_THIN1);
  1034. switch (radeon_crtc->crtc_id) {
  1035. case 0:
  1036. WREG32(AVIVO_D1VGA_CONTROL, 0);
  1037. break;
  1038. case 1:
  1039. WREG32(AVIVO_D2VGA_CONTROL, 0);
  1040. break;
  1041. case 2:
  1042. WREG32(EVERGREEN_D3VGA_CONTROL, 0);
  1043. break;
  1044. case 3:
  1045. WREG32(EVERGREEN_D4VGA_CONTROL, 0);
  1046. break;
  1047. case 4:
  1048. WREG32(EVERGREEN_D5VGA_CONTROL, 0);
  1049. break;
  1050. case 5:
  1051. WREG32(EVERGREEN_D6VGA_CONTROL, 0);
  1052. break;
  1053. default:
  1054. break;
  1055. }
  1056. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  1057. upper_32_bits(fb_location));
  1058. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
  1059. upper_32_bits(fb_location));
  1060. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  1061. (u32)fb_location & EVERGREEN_GRPH_SURFACE_ADDRESS_MASK);
  1062. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  1063. (u32) fb_location & EVERGREEN_GRPH_SURFACE_ADDRESS_MASK);
  1064. WREG32(EVERGREEN_GRPH_CONTROL + radeon_crtc->crtc_offset, fb_format);
  1065. WREG32(EVERGREEN_GRPH_SWAP_CONTROL + radeon_crtc->crtc_offset, fb_swap);
  1066. WREG32(EVERGREEN_GRPH_SURFACE_OFFSET_X + radeon_crtc->crtc_offset, 0);
  1067. WREG32(EVERGREEN_GRPH_SURFACE_OFFSET_Y + radeon_crtc->crtc_offset, 0);
  1068. WREG32(EVERGREEN_GRPH_X_START + radeon_crtc->crtc_offset, 0);
  1069. WREG32(EVERGREEN_GRPH_Y_START + radeon_crtc->crtc_offset, 0);
  1070. WREG32(EVERGREEN_GRPH_X_END + radeon_crtc->crtc_offset, target_fb->width);
  1071. WREG32(EVERGREEN_GRPH_Y_END + radeon_crtc->crtc_offset, target_fb->height);
  1072. fb_pitch_pixels = target_fb->pitch / (target_fb->bits_per_pixel / 8);
  1073. WREG32(EVERGREEN_GRPH_PITCH + radeon_crtc->crtc_offset, fb_pitch_pixels);
  1074. WREG32(EVERGREEN_GRPH_ENABLE + radeon_crtc->crtc_offset, 1);
  1075. WREG32(EVERGREEN_DESKTOP_HEIGHT + radeon_crtc->crtc_offset,
  1076. target_fb->height);
  1077. x &= ~3;
  1078. y &= ~1;
  1079. WREG32(EVERGREEN_VIEWPORT_START + radeon_crtc->crtc_offset,
  1080. (x << 16) | y);
  1081. viewport_w = crtc->mode.hdisplay;
  1082. viewport_h = (crtc->mode.vdisplay + 1) & ~1;
  1083. WREG32(EVERGREEN_VIEWPORT_SIZE + radeon_crtc->crtc_offset,
  1084. (viewport_w << 16) | viewport_h);
  1085. /* pageflip setup */
  1086. /* make sure flip is at vb rather than hb */
  1087. tmp = RREG32(EVERGREEN_GRPH_FLIP_CONTROL + radeon_crtc->crtc_offset);
  1088. tmp &= ~EVERGREEN_GRPH_SURFACE_UPDATE_H_RETRACE_EN;
  1089. WREG32(EVERGREEN_GRPH_FLIP_CONTROL + radeon_crtc->crtc_offset, tmp);
  1090. /* set pageflip to happen anywhere in vblank interval */
  1091. WREG32(EVERGREEN_MASTER_UPDATE_MODE + radeon_crtc->crtc_offset, 0);
  1092. if (!atomic && fb && fb != crtc->fb) {
  1093. radeon_fb = to_radeon_framebuffer(fb);
  1094. rbo = gem_to_radeon_bo(radeon_fb->obj);
  1095. r = radeon_bo_reserve(rbo, false);
  1096. if (unlikely(r != 0))
  1097. return r;
  1098. radeon_bo_unpin(rbo);
  1099. radeon_bo_unreserve(rbo);
  1100. }
  1101. /* Bytes per pixel may have changed */
  1102. radeon_bandwidth_update(rdev);
  1103. return 0;
  1104. }
  1105. static int avivo_crtc_do_set_base(struct drm_crtc *crtc,
  1106. struct drm_framebuffer *fb,
  1107. int x, int y, int atomic)
  1108. {
  1109. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1110. struct drm_device *dev = crtc->dev;
  1111. struct radeon_device *rdev = dev->dev_private;
  1112. struct radeon_framebuffer *radeon_fb;
  1113. struct drm_gem_object *obj;
  1114. struct radeon_bo *rbo;
  1115. struct drm_framebuffer *target_fb;
  1116. uint64_t fb_location;
  1117. uint32_t fb_format, fb_pitch_pixels, tiling_flags;
  1118. u32 fb_swap = R600_D1GRPH_SWAP_ENDIAN_NONE;
  1119. u32 tmp, viewport_w, viewport_h;
  1120. int r;
  1121. /* no fb bound */
  1122. if (!atomic && !crtc->fb) {
  1123. DRM_DEBUG_KMS("No FB bound\n");
  1124. return 0;
  1125. }
  1126. if (atomic) {
  1127. radeon_fb = to_radeon_framebuffer(fb);
  1128. target_fb = fb;
  1129. }
  1130. else {
  1131. radeon_fb = to_radeon_framebuffer(crtc->fb);
  1132. target_fb = crtc->fb;
  1133. }
  1134. obj = radeon_fb->obj;
  1135. rbo = gem_to_radeon_bo(obj);
  1136. r = radeon_bo_reserve(rbo, false);
  1137. if (unlikely(r != 0))
  1138. return r;
  1139. /* If atomic, assume fb object is pinned & idle & fenced and
  1140. * just update base pointers
  1141. */
  1142. if (atomic)
  1143. fb_location = radeon_bo_gpu_offset(rbo);
  1144. else {
  1145. r = radeon_bo_pin(rbo, RADEON_GEM_DOMAIN_VRAM, &fb_location);
  1146. if (unlikely(r != 0)) {
  1147. radeon_bo_unreserve(rbo);
  1148. return -EINVAL;
  1149. }
  1150. }
  1151. radeon_bo_get_tiling_flags(rbo, &tiling_flags, NULL);
  1152. radeon_bo_unreserve(rbo);
  1153. switch (target_fb->bits_per_pixel) {
  1154. case 8:
  1155. fb_format =
  1156. AVIVO_D1GRPH_CONTROL_DEPTH_8BPP |
  1157. AVIVO_D1GRPH_CONTROL_8BPP_INDEXED;
  1158. break;
  1159. case 15:
  1160. fb_format =
  1161. AVIVO_D1GRPH_CONTROL_DEPTH_16BPP |
  1162. AVIVO_D1GRPH_CONTROL_16BPP_ARGB1555;
  1163. break;
  1164. case 16:
  1165. fb_format =
  1166. AVIVO_D1GRPH_CONTROL_DEPTH_16BPP |
  1167. AVIVO_D1GRPH_CONTROL_16BPP_RGB565;
  1168. #ifdef __BIG_ENDIAN
  1169. fb_swap = R600_D1GRPH_SWAP_ENDIAN_16BIT;
  1170. #endif
  1171. break;
  1172. case 24:
  1173. case 32:
  1174. fb_format =
  1175. AVIVO_D1GRPH_CONTROL_DEPTH_32BPP |
  1176. AVIVO_D1GRPH_CONTROL_32BPP_ARGB8888;
  1177. #ifdef __BIG_ENDIAN
  1178. fb_swap = R600_D1GRPH_SWAP_ENDIAN_32BIT;
  1179. #endif
  1180. break;
  1181. default:
  1182. DRM_ERROR("Unsupported screen depth %d\n",
  1183. target_fb->bits_per_pixel);
  1184. return -EINVAL;
  1185. }
  1186. if (rdev->family >= CHIP_R600) {
  1187. if (tiling_flags & RADEON_TILING_MACRO)
  1188. fb_format |= R600_D1GRPH_ARRAY_MODE_2D_TILED_THIN1;
  1189. else if (tiling_flags & RADEON_TILING_MICRO)
  1190. fb_format |= R600_D1GRPH_ARRAY_MODE_1D_TILED_THIN1;
  1191. } else {
  1192. if (tiling_flags & RADEON_TILING_MACRO)
  1193. fb_format |= AVIVO_D1GRPH_MACRO_ADDRESS_MODE;
  1194. if (tiling_flags & RADEON_TILING_MICRO)
  1195. fb_format |= AVIVO_D1GRPH_TILED;
  1196. }
  1197. if (radeon_crtc->crtc_id == 0)
  1198. WREG32(AVIVO_D1VGA_CONTROL, 0);
  1199. else
  1200. WREG32(AVIVO_D2VGA_CONTROL, 0);
  1201. if (rdev->family >= CHIP_RV770) {
  1202. if (radeon_crtc->crtc_id) {
  1203. WREG32(R700_D2GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
  1204. WREG32(R700_D2GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
  1205. } else {
  1206. WREG32(R700_D1GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
  1207. WREG32(R700_D1GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
  1208. }
  1209. }
  1210. WREG32(AVIVO_D1GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  1211. (u32) fb_location);
  1212. WREG32(AVIVO_D1GRPH_SECONDARY_SURFACE_ADDRESS +
  1213. radeon_crtc->crtc_offset, (u32) fb_location);
  1214. WREG32(AVIVO_D1GRPH_CONTROL + radeon_crtc->crtc_offset, fb_format);
  1215. if (rdev->family >= CHIP_R600)
  1216. WREG32(R600_D1GRPH_SWAP_CONTROL + radeon_crtc->crtc_offset, fb_swap);
  1217. WREG32(AVIVO_D1GRPH_SURFACE_OFFSET_X + radeon_crtc->crtc_offset, 0);
  1218. WREG32(AVIVO_D1GRPH_SURFACE_OFFSET_Y + radeon_crtc->crtc_offset, 0);
  1219. WREG32(AVIVO_D1GRPH_X_START + radeon_crtc->crtc_offset, 0);
  1220. WREG32(AVIVO_D1GRPH_Y_START + radeon_crtc->crtc_offset, 0);
  1221. WREG32(AVIVO_D1GRPH_X_END + radeon_crtc->crtc_offset, target_fb->width);
  1222. WREG32(AVIVO_D1GRPH_Y_END + radeon_crtc->crtc_offset, target_fb->height);
  1223. fb_pitch_pixels = target_fb->pitch / (target_fb->bits_per_pixel / 8);
  1224. WREG32(AVIVO_D1GRPH_PITCH + radeon_crtc->crtc_offset, fb_pitch_pixels);
  1225. WREG32(AVIVO_D1GRPH_ENABLE + radeon_crtc->crtc_offset, 1);
  1226. WREG32(AVIVO_D1MODE_DESKTOP_HEIGHT + radeon_crtc->crtc_offset,
  1227. target_fb->height);
  1228. x &= ~3;
  1229. y &= ~1;
  1230. WREG32(AVIVO_D1MODE_VIEWPORT_START + radeon_crtc->crtc_offset,
  1231. (x << 16) | y);
  1232. viewport_w = crtc->mode.hdisplay;
  1233. viewport_h = (crtc->mode.vdisplay + 1) & ~1;
  1234. WREG32(AVIVO_D1MODE_VIEWPORT_SIZE + radeon_crtc->crtc_offset,
  1235. (viewport_w << 16) | viewport_h);
  1236. /* pageflip setup */
  1237. /* make sure flip is at vb rather than hb */
  1238. tmp = RREG32(AVIVO_D1GRPH_FLIP_CONTROL + radeon_crtc->crtc_offset);
  1239. tmp &= ~AVIVO_D1GRPH_SURFACE_UPDATE_H_RETRACE_EN;
  1240. WREG32(AVIVO_D1GRPH_FLIP_CONTROL + radeon_crtc->crtc_offset, tmp);
  1241. /* set pageflip to happen anywhere in vblank interval */
  1242. WREG32(AVIVO_D1MODE_MASTER_UPDATE_MODE + radeon_crtc->crtc_offset, 0);
  1243. if (!atomic && fb && fb != crtc->fb) {
  1244. radeon_fb = to_radeon_framebuffer(fb);
  1245. rbo = gem_to_radeon_bo(radeon_fb->obj);
  1246. r = radeon_bo_reserve(rbo, false);
  1247. if (unlikely(r != 0))
  1248. return r;
  1249. radeon_bo_unpin(rbo);
  1250. radeon_bo_unreserve(rbo);
  1251. }
  1252. /* Bytes per pixel may have changed */
  1253. radeon_bandwidth_update(rdev);
  1254. return 0;
  1255. }
  1256. int atombios_crtc_set_base(struct drm_crtc *crtc, int x, int y,
  1257. struct drm_framebuffer *old_fb)
  1258. {
  1259. struct drm_device *dev = crtc->dev;
  1260. struct radeon_device *rdev = dev->dev_private;
  1261. if (ASIC_IS_DCE4(rdev))
  1262. return dce4_crtc_do_set_base(crtc, old_fb, x, y, 0);
  1263. else if (ASIC_IS_AVIVO(rdev))
  1264. return avivo_crtc_do_set_base(crtc, old_fb, x, y, 0);
  1265. else
  1266. return radeon_crtc_do_set_base(crtc, old_fb, x, y, 0);
  1267. }
  1268. int atombios_crtc_set_base_atomic(struct drm_crtc *crtc,
  1269. struct drm_framebuffer *fb,
  1270. int x, int y, enum mode_set_atomic state)
  1271. {
  1272. struct drm_device *dev = crtc->dev;
  1273. struct radeon_device *rdev = dev->dev_private;
  1274. if (ASIC_IS_DCE4(rdev))
  1275. return dce4_crtc_do_set_base(crtc, fb, x, y, 1);
  1276. else if (ASIC_IS_AVIVO(rdev))
  1277. return avivo_crtc_do_set_base(crtc, fb, x, y, 1);
  1278. else
  1279. return radeon_crtc_do_set_base(crtc, fb, x, y, 1);
  1280. }
  1281. /* properly set additional regs when using atombios */
  1282. static void radeon_legacy_atom_fixup(struct drm_crtc *crtc)
  1283. {
  1284. struct drm_device *dev = crtc->dev;
  1285. struct radeon_device *rdev = dev->dev_private;
  1286. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1287. u32 disp_merge_cntl;
  1288. switch (radeon_crtc->crtc_id) {
  1289. case 0:
  1290. disp_merge_cntl = RREG32(RADEON_DISP_MERGE_CNTL);
  1291. disp_merge_cntl &= ~RADEON_DISP_RGB_OFFSET_EN;
  1292. WREG32(RADEON_DISP_MERGE_CNTL, disp_merge_cntl);
  1293. break;
  1294. case 1:
  1295. disp_merge_cntl = RREG32(RADEON_DISP2_MERGE_CNTL);
  1296. disp_merge_cntl &= ~RADEON_DISP2_RGB_OFFSET_EN;
  1297. WREG32(RADEON_DISP2_MERGE_CNTL, disp_merge_cntl);
  1298. WREG32(RADEON_FP_H2_SYNC_STRT_WID, RREG32(RADEON_CRTC2_H_SYNC_STRT_WID));
  1299. WREG32(RADEON_FP_V2_SYNC_STRT_WID, RREG32(RADEON_CRTC2_V_SYNC_STRT_WID));
  1300. break;
  1301. }
  1302. }
  1303. static int radeon_atom_pick_pll(struct drm_crtc *crtc)
  1304. {
  1305. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1306. struct drm_device *dev = crtc->dev;
  1307. struct radeon_device *rdev = dev->dev_private;
  1308. struct drm_encoder *test_encoder;
  1309. struct drm_crtc *test_crtc;
  1310. uint32_t pll_in_use = 0;
  1311. if (ASIC_IS_DCE4(rdev)) {
  1312. list_for_each_entry(test_encoder, &dev->mode_config.encoder_list, head) {
  1313. if (test_encoder->crtc && (test_encoder->crtc == crtc)) {
  1314. /* in DP mode, the DP ref clock can come from PPLL, DCPLL, or ext clock,
  1315. * depending on the asic:
  1316. * DCE4: PPLL or ext clock
  1317. * DCE5: DCPLL or ext clock
  1318. *
  1319. * Setting ATOM_PPLL_INVALID will cause SetPixelClock to skip
  1320. * PPLL/DCPLL programming and only program the DP DTO for the
  1321. * crtc virtual pixel clock.
  1322. */
  1323. if (atombios_get_encoder_mode(test_encoder) == ATOM_ENCODER_MODE_DP) {
  1324. if (ASIC_IS_DCE5(rdev) || rdev->clock.dp_extclk)
  1325. return ATOM_PPLL_INVALID;
  1326. }
  1327. }
  1328. }
  1329. /* otherwise, pick one of the plls */
  1330. list_for_each_entry(test_crtc, &dev->mode_config.crtc_list, head) {
  1331. struct radeon_crtc *radeon_test_crtc;
  1332. if (crtc == test_crtc)
  1333. continue;
  1334. radeon_test_crtc = to_radeon_crtc(test_crtc);
  1335. if ((radeon_test_crtc->pll_id >= ATOM_PPLL1) &&
  1336. (radeon_test_crtc->pll_id <= ATOM_PPLL2))
  1337. pll_in_use |= (1 << radeon_test_crtc->pll_id);
  1338. }
  1339. if (!(pll_in_use & 1))
  1340. return ATOM_PPLL1;
  1341. return ATOM_PPLL2;
  1342. } else
  1343. return radeon_crtc->crtc_id;
  1344. }
  1345. int atombios_crtc_mode_set(struct drm_crtc *crtc,
  1346. struct drm_display_mode *mode,
  1347. struct drm_display_mode *adjusted_mode,
  1348. int x, int y, struct drm_framebuffer *old_fb)
  1349. {
  1350. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1351. struct drm_device *dev = crtc->dev;
  1352. struct radeon_device *rdev = dev->dev_private;
  1353. struct drm_encoder *encoder;
  1354. bool is_tvcv = false;
  1355. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  1356. /* find tv std */
  1357. if (encoder->crtc == crtc) {
  1358. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1359. if (radeon_encoder->active_device &
  1360. (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
  1361. is_tvcv = true;
  1362. }
  1363. }
  1364. /* always set DCPLL */
  1365. if (ASIC_IS_DCE4(rdev)) {
  1366. struct radeon_atom_ss ss;
  1367. bool ss_enabled = radeon_atombios_get_asic_ss_info(rdev, &ss,
  1368. ASIC_INTERNAL_SS_ON_DCPLL,
  1369. rdev->clock.default_dispclk);
  1370. if (ss_enabled)
  1371. atombios_crtc_program_ss(crtc, ATOM_DISABLE, ATOM_DCPLL, &ss);
  1372. /* XXX: DCE5, make sure voltage, dispclk is high enough */
  1373. atombios_crtc_set_dcpll(crtc, rdev->clock.default_dispclk);
  1374. if (ss_enabled)
  1375. atombios_crtc_program_ss(crtc, ATOM_ENABLE, ATOM_DCPLL, &ss);
  1376. }
  1377. atombios_crtc_set_pll(crtc, adjusted_mode);
  1378. if (ASIC_IS_DCE4(rdev))
  1379. atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
  1380. else if (ASIC_IS_AVIVO(rdev)) {
  1381. if (is_tvcv)
  1382. atombios_crtc_set_timing(crtc, adjusted_mode);
  1383. else
  1384. atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
  1385. } else {
  1386. atombios_crtc_set_timing(crtc, adjusted_mode);
  1387. if (radeon_crtc->crtc_id == 0)
  1388. atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
  1389. radeon_legacy_atom_fixup(crtc);
  1390. }
  1391. atombios_crtc_set_base(crtc, x, y, old_fb);
  1392. atombios_overscan_setup(crtc, mode, adjusted_mode);
  1393. atombios_scaler_setup(crtc);
  1394. return 0;
  1395. }
  1396. static bool atombios_crtc_mode_fixup(struct drm_crtc *crtc,
  1397. struct drm_display_mode *mode,
  1398. struct drm_display_mode *adjusted_mode)
  1399. {
  1400. struct drm_device *dev = crtc->dev;
  1401. struct radeon_device *rdev = dev->dev_private;
  1402. /* adjust pm to upcoming mode change */
  1403. radeon_pm_compute_clocks(rdev);
  1404. if (!radeon_crtc_scaling_mode_fixup(crtc, mode, adjusted_mode))
  1405. return false;
  1406. return true;
  1407. }
  1408. static void atombios_crtc_prepare(struct drm_crtc *crtc)
  1409. {
  1410. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1411. /* pick pll */
  1412. radeon_crtc->pll_id = radeon_atom_pick_pll(crtc);
  1413. atombios_lock_crtc(crtc, ATOM_ENABLE);
  1414. atombios_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  1415. }
  1416. static void atombios_crtc_commit(struct drm_crtc *crtc)
  1417. {
  1418. atombios_crtc_dpms(crtc, DRM_MODE_DPMS_ON);
  1419. atombios_lock_crtc(crtc, ATOM_DISABLE);
  1420. }
  1421. static void atombios_crtc_disable(struct drm_crtc *crtc)
  1422. {
  1423. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  1424. struct radeon_atom_ss ss;
  1425. atombios_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  1426. switch (radeon_crtc->pll_id) {
  1427. case ATOM_PPLL1:
  1428. case ATOM_PPLL2:
  1429. /* disable the ppll */
  1430. atombios_crtc_program_pll(crtc, radeon_crtc->crtc_id, radeon_crtc->pll_id,
  1431. 0, 0, ATOM_DISABLE, 0, 0, 0, 0, 0, false, &ss);
  1432. break;
  1433. default:
  1434. break;
  1435. }
  1436. radeon_crtc->pll_id = -1;
  1437. }
  1438. static const struct drm_crtc_helper_funcs atombios_helper_funcs = {
  1439. .dpms = atombios_crtc_dpms,
  1440. .mode_fixup = atombios_crtc_mode_fixup,
  1441. .mode_set = atombios_crtc_mode_set,
  1442. .mode_set_base = atombios_crtc_set_base,
  1443. .mode_set_base_atomic = atombios_crtc_set_base_atomic,
  1444. .prepare = atombios_crtc_prepare,
  1445. .commit = atombios_crtc_commit,
  1446. .load_lut = radeon_crtc_load_lut,
  1447. .disable = atombios_crtc_disable,
  1448. };
  1449. void radeon_atombios_init_crtc(struct drm_device *dev,
  1450. struct radeon_crtc *radeon_crtc)
  1451. {
  1452. struct radeon_device *rdev = dev->dev_private;
  1453. if (ASIC_IS_DCE4(rdev)) {
  1454. switch (radeon_crtc->crtc_id) {
  1455. case 0:
  1456. default:
  1457. radeon_crtc->crtc_offset = EVERGREEN_CRTC0_REGISTER_OFFSET;
  1458. break;
  1459. case 1:
  1460. radeon_crtc->crtc_offset = EVERGREEN_CRTC1_REGISTER_OFFSET;
  1461. break;
  1462. case 2:
  1463. radeon_crtc->crtc_offset = EVERGREEN_CRTC2_REGISTER_OFFSET;
  1464. break;
  1465. case 3:
  1466. radeon_crtc->crtc_offset = EVERGREEN_CRTC3_REGISTER_OFFSET;
  1467. break;
  1468. case 4:
  1469. radeon_crtc->crtc_offset = EVERGREEN_CRTC4_REGISTER_OFFSET;
  1470. break;
  1471. case 5:
  1472. radeon_crtc->crtc_offset = EVERGREEN_CRTC5_REGISTER_OFFSET;
  1473. break;
  1474. }
  1475. } else {
  1476. if (radeon_crtc->crtc_id == 1)
  1477. radeon_crtc->crtc_offset =
  1478. AVIVO_D2CRTC_H_TOTAL - AVIVO_D1CRTC_H_TOTAL;
  1479. else
  1480. radeon_crtc->crtc_offset = 0;
  1481. }
  1482. radeon_crtc->pll_id = -1;
  1483. drm_crtc_helper_add(&radeon_crtc->base, &atombios_helper_funcs);
  1484. }