PageRenderTime 92ms CodeModel.GetById 27ms RepoModel.GetById 0ms app.codeStats 1ms

/drivers/atm/idt77252.c

https://bitbucket.org/evzijst/gittest
C | 3882 lines | 3041 code | 697 blank | 144 comment | 458 complexity | 5b1576b7a89b438049713ee5c31c407e MD5 | raw file
Possible License(s): CC-BY-SA-3.0, GPL-2.0, LGPL-2.0
  1. /*******************************************************************
  2. * ident "$Id: idt77252.c,v 1.2 2001/11/11 08:13:54 ecd Exp $"
  3. *
  4. * $Author: ecd $
  5. * $Date: 2001/11/11 08:13:54 $
  6. *
  7. * Copyright (c) 2000 ATecoM GmbH
  8. *
  9. * The author may be reached at ecd@atecom.com.
  10. *
  11. * This program is free software; you can redistribute it and/or modify it
  12. * under the terms of the GNU General Public License as published by the
  13. * Free Software Foundation; either version 2 of the License, or (at your
  14. * option) any later version.
  15. *
  16. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  17. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  18. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  19. * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  20. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  21. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  22. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  23. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  24. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  25. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  26. *
  27. * You should have received a copy of the GNU General Public License along
  28. * with this program; if not, write to the Free Software Foundation, Inc.,
  29. * 675 Mass Ave, Cambridge, MA 02139, USA.
  30. *
  31. *******************************************************************/
  32. static char const rcsid[] =
  33. "$Id: idt77252.c,v 1.2 2001/11/11 08:13:54 ecd Exp $";
  34. #include <linux/module.h>
  35. #include <linux/config.h>
  36. #include <linux/pci.h>
  37. #include <linux/skbuff.h>
  38. #include <linux/kernel.h>
  39. #include <linux/vmalloc.h>
  40. #include <linux/netdevice.h>
  41. #include <linux/atmdev.h>
  42. #include <linux/atm.h>
  43. #include <linux/delay.h>
  44. #include <linux/init.h>
  45. #include <linux/bitops.h>
  46. #include <linux/wait.h>
  47. #include <asm/semaphore.h>
  48. #include <asm/io.h>
  49. #include <asm/uaccess.h>
  50. #include <asm/atomic.h>
  51. #include <asm/byteorder.h>
  52. #ifdef CONFIG_ATM_IDT77252_USE_SUNI
  53. #include "suni.h"
  54. #endif /* CONFIG_ATM_IDT77252_USE_SUNI */
  55. #include "idt77252.h"
  56. #include "idt77252_tables.h"
  57. static unsigned int vpibits = 1;
  58. #define CONFIG_ATM_IDT77252_SEND_IDLE 1
  59. /*
  60. * Debug HACKs.
  61. */
  62. #define DEBUG_MODULE 1
  63. #undef HAVE_EEPROM /* does not work, yet. */
  64. #ifdef CONFIG_ATM_IDT77252_DEBUG
  65. static unsigned long debug = DBG_GENERAL;
  66. #endif
  67. #define SAR_RX_DELAY (SAR_CFG_RXINT_NODELAY)
  68. /*
  69. * SCQ Handling.
  70. */
  71. static struct scq_info *alloc_scq(struct idt77252_dev *, int);
  72. static void free_scq(struct idt77252_dev *, struct scq_info *);
  73. static int queue_skb(struct idt77252_dev *, struct vc_map *,
  74. struct sk_buff *, int oam);
  75. static void drain_scq(struct idt77252_dev *, struct vc_map *);
  76. static unsigned long get_free_scd(struct idt77252_dev *, struct vc_map *);
  77. static void fill_scd(struct idt77252_dev *, struct scq_info *, int);
  78. /*
  79. * FBQ Handling.
  80. */
  81. static int push_rx_skb(struct idt77252_dev *,
  82. struct sk_buff *, int queue);
  83. static void recycle_rx_skb(struct idt77252_dev *, struct sk_buff *);
  84. static void flush_rx_pool(struct idt77252_dev *, struct rx_pool *);
  85. static void recycle_rx_pool_skb(struct idt77252_dev *,
  86. struct rx_pool *);
  87. static void add_rx_skb(struct idt77252_dev *, int queue,
  88. unsigned int size, unsigned int count);
  89. /*
  90. * RSQ Handling.
  91. */
  92. static int init_rsq(struct idt77252_dev *);
  93. static void deinit_rsq(struct idt77252_dev *);
  94. static void idt77252_rx(struct idt77252_dev *);
  95. /*
  96. * TSQ handling.
  97. */
  98. static int init_tsq(struct idt77252_dev *);
  99. static void deinit_tsq(struct idt77252_dev *);
  100. static void idt77252_tx(struct idt77252_dev *);
  101. /*
  102. * ATM Interface.
  103. */
  104. static void idt77252_dev_close(struct atm_dev *dev);
  105. static int idt77252_open(struct atm_vcc *vcc);
  106. static void idt77252_close(struct atm_vcc *vcc);
  107. static int idt77252_send(struct atm_vcc *vcc, struct sk_buff *skb);
  108. static int idt77252_send_oam(struct atm_vcc *vcc, void *cell,
  109. int flags);
  110. static void idt77252_phy_put(struct atm_dev *dev, unsigned char value,
  111. unsigned long addr);
  112. static unsigned char idt77252_phy_get(struct atm_dev *dev, unsigned long addr);
  113. static int idt77252_change_qos(struct atm_vcc *vcc, struct atm_qos *qos,
  114. int flags);
  115. static int idt77252_proc_read(struct atm_dev *dev, loff_t * pos,
  116. char *page);
  117. static void idt77252_softint(void *dev_id);
  118. static struct atmdev_ops idt77252_ops =
  119. {
  120. .dev_close = idt77252_dev_close,
  121. .open = idt77252_open,
  122. .close = idt77252_close,
  123. .send = idt77252_send,
  124. .send_oam = idt77252_send_oam,
  125. .phy_put = idt77252_phy_put,
  126. .phy_get = idt77252_phy_get,
  127. .change_qos = idt77252_change_qos,
  128. .proc_read = idt77252_proc_read,
  129. .owner = THIS_MODULE
  130. };
  131. static struct idt77252_dev *idt77252_chain = NULL;
  132. static unsigned int idt77252_sram_write_errors = 0;
  133. /*****************************************************************************/
  134. /* */
  135. /* I/O and Utility Bus */
  136. /* */
  137. /*****************************************************************************/
  138. static void
  139. waitfor_idle(struct idt77252_dev *card)
  140. {
  141. u32 stat;
  142. stat = readl(SAR_REG_STAT);
  143. while (stat & SAR_STAT_CMDBZ)
  144. stat = readl(SAR_REG_STAT);
  145. }
  146. static u32
  147. read_sram(struct idt77252_dev *card, unsigned long addr)
  148. {
  149. unsigned long flags;
  150. u32 value;
  151. spin_lock_irqsave(&card->cmd_lock, flags);
  152. writel(SAR_CMD_READ_SRAM | (addr << 2), SAR_REG_CMD);
  153. waitfor_idle(card);
  154. value = readl(SAR_REG_DR0);
  155. spin_unlock_irqrestore(&card->cmd_lock, flags);
  156. return value;
  157. }
  158. static void
  159. write_sram(struct idt77252_dev *card, unsigned long addr, u32 value)
  160. {
  161. unsigned long flags;
  162. if ((idt77252_sram_write_errors == 0) &&
  163. (((addr > card->tst[0] + card->tst_size - 2) &&
  164. (addr < card->tst[0] + card->tst_size)) ||
  165. ((addr > card->tst[1] + card->tst_size - 2) &&
  166. (addr < card->tst[1] + card->tst_size)))) {
  167. printk("%s: ERROR: TST JMP section at %08lx written: %08x\n",
  168. card->name, addr, value);
  169. }
  170. spin_lock_irqsave(&card->cmd_lock, flags);
  171. writel(value, SAR_REG_DR0);
  172. writel(SAR_CMD_WRITE_SRAM | (addr << 2), SAR_REG_CMD);
  173. waitfor_idle(card);
  174. spin_unlock_irqrestore(&card->cmd_lock, flags);
  175. }
  176. static u8
  177. read_utility(void *dev, unsigned long ubus_addr)
  178. {
  179. struct idt77252_dev *card = dev;
  180. unsigned long flags;
  181. u8 value;
  182. if (!card) {
  183. printk("Error: No such device.\n");
  184. return -1;
  185. }
  186. spin_lock_irqsave(&card->cmd_lock, flags);
  187. writel(SAR_CMD_READ_UTILITY + ubus_addr, SAR_REG_CMD);
  188. waitfor_idle(card);
  189. value = readl(SAR_REG_DR0);
  190. spin_unlock_irqrestore(&card->cmd_lock, flags);
  191. return value;
  192. }
  193. static void
  194. write_utility(void *dev, unsigned long ubus_addr, u8 value)
  195. {
  196. struct idt77252_dev *card = dev;
  197. unsigned long flags;
  198. if (!card) {
  199. printk("Error: No such device.\n");
  200. return;
  201. }
  202. spin_lock_irqsave(&card->cmd_lock, flags);
  203. writel((u32) value, SAR_REG_DR0);
  204. writel(SAR_CMD_WRITE_UTILITY + ubus_addr, SAR_REG_CMD);
  205. waitfor_idle(card);
  206. spin_unlock_irqrestore(&card->cmd_lock, flags);
  207. }
  208. #ifdef HAVE_EEPROM
  209. static u32 rdsrtab[] =
  210. {
  211. SAR_GP_EECS | SAR_GP_EESCLK,
  212. 0,
  213. SAR_GP_EESCLK, /* 0 */
  214. 0,
  215. SAR_GP_EESCLK, /* 0 */
  216. 0,
  217. SAR_GP_EESCLK, /* 0 */
  218. 0,
  219. SAR_GP_EESCLK, /* 0 */
  220. 0,
  221. SAR_GP_EESCLK, /* 0 */
  222. SAR_GP_EEDO,
  223. SAR_GP_EESCLK | SAR_GP_EEDO, /* 1 */
  224. 0,
  225. SAR_GP_EESCLK, /* 0 */
  226. SAR_GP_EEDO,
  227. SAR_GP_EESCLK | SAR_GP_EEDO /* 1 */
  228. };
  229. static u32 wrentab[] =
  230. {
  231. SAR_GP_EECS | SAR_GP_EESCLK,
  232. 0,
  233. SAR_GP_EESCLK, /* 0 */
  234. 0,
  235. SAR_GP_EESCLK, /* 0 */
  236. 0,
  237. SAR_GP_EESCLK, /* 0 */
  238. 0,
  239. SAR_GP_EESCLK, /* 0 */
  240. SAR_GP_EEDO,
  241. SAR_GP_EESCLK | SAR_GP_EEDO, /* 1 */
  242. SAR_GP_EEDO,
  243. SAR_GP_EESCLK | SAR_GP_EEDO, /* 1 */
  244. 0,
  245. SAR_GP_EESCLK, /* 0 */
  246. 0,
  247. SAR_GP_EESCLK /* 0 */
  248. };
  249. static u32 rdtab[] =
  250. {
  251. SAR_GP_EECS | SAR_GP_EESCLK,
  252. 0,
  253. SAR_GP_EESCLK, /* 0 */
  254. 0,
  255. SAR_GP_EESCLK, /* 0 */
  256. 0,
  257. SAR_GP_EESCLK, /* 0 */
  258. 0,
  259. SAR_GP_EESCLK, /* 0 */
  260. 0,
  261. SAR_GP_EESCLK, /* 0 */
  262. 0,
  263. SAR_GP_EESCLK, /* 0 */
  264. SAR_GP_EEDO,
  265. SAR_GP_EESCLK | SAR_GP_EEDO, /* 1 */
  266. SAR_GP_EEDO,
  267. SAR_GP_EESCLK | SAR_GP_EEDO /* 1 */
  268. };
  269. static u32 wrtab[] =
  270. {
  271. SAR_GP_EECS | SAR_GP_EESCLK,
  272. 0,
  273. SAR_GP_EESCLK, /* 0 */
  274. 0,
  275. SAR_GP_EESCLK, /* 0 */
  276. 0,
  277. SAR_GP_EESCLK, /* 0 */
  278. 0,
  279. SAR_GP_EESCLK, /* 0 */
  280. 0,
  281. SAR_GP_EESCLK, /* 0 */
  282. 0,
  283. SAR_GP_EESCLK, /* 0 */
  284. SAR_GP_EEDO,
  285. SAR_GP_EESCLK | SAR_GP_EEDO, /* 1 */
  286. 0,
  287. SAR_GP_EESCLK /* 0 */
  288. };
  289. static u32 clktab[] =
  290. {
  291. 0,
  292. SAR_GP_EESCLK,
  293. 0,
  294. SAR_GP_EESCLK,
  295. 0,
  296. SAR_GP_EESCLK,
  297. 0,
  298. SAR_GP_EESCLK,
  299. 0,
  300. SAR_GP_EESCLK,
  301. 0,
  302. SAR_GP_EESCLK,
  303. 0,
  304. SAR_GP_EESCLK,
  305. 0,
  306. SAR_GP_EESCLK,
  307. 0
  308. };
  309. static u32
  310. idt77252_read_gp(struct idt77252_dev *card)
  311. {
  312. u32 gp;
  313. gp = readl(SAR_REG_GP);
  314. #if 0
  315. printk("RD: %s\n", gp & SAR_GP_EEDI ? "1" : "0");
  316. #endif
  317. return gp;
  318. }
  319. static void
  320. idt77252_write_gp(struct idt77252_dev *card, u32 value)
  321. {
  322. unsigned long flags;
  323. #if 0
  324. printk("WR: %s %s %s\n", value & SAR_GP_EECS ? " " : "/CS",
  325. value & SAR_GP_EESCLK ? "HIGH" : "LOW ",
  326. value & SAR_GP_EEDO ? "1" : "0");
  327. #endif
  328. spin_lock_irqsave(&card->cmd_lock, flags);
  329. waitfor_idle(card);
  330. writel(value, SAR_REG_GP);
  331. spin_unlock_irqrestore(&card->cmd_lock, flags);
  332. }
  333. static u8
  334. idt77252_eeprom_read_status(struct idt77252_dev *card)
  335. {
  336. u8 byte;
  337. u32 gp;
  338. int i, j;
  339. gp = idt77252_read_gp(card) & ~(SAR_GP_EESCLK|SAR_GP_EECS|SAR_GP_EEDO);
  340. for (i = 0; i < sizeof(rdsrtab)/sizeof(rdsrtab[0]); i++) {
  341. idt77252_write_gp(card, gp | rdsrtab[i]);
  342. udelay(5);
  343. }
  344. idt77252_write_gp(card, gp | SAR_GP_EECS);
  345. udelay(5);
  346. byte = 0;
  347. for (i = 0, j = 0; i < 8; i++) {
  348. byte <<= 1;
  349. idt77252_write_gp(card, gp | clktab[j++]);
  350. udelay(5);
  351. byte |= idt77252_read_gp(card) & SAR_GP_EEDI ? 1 : 0;
  352. idt77252_write_gp(card, gp | clktab[j++]);
  353. udelay(5);
  354. }
  355. idt77252_write_gp(card, gp | SAR_GP_EECS);
  356. udelay(5);
  357. return byte;
  358. }
  359. static u8
  360. idt77252_eeprom_read_byte(struct idt77252_dev *card, u8 offset)
  361. {
  362. u8 byte;
  363. u32 gp;
  364. int i, j;
  365. gp = idt77252_read_gp(card) & ~(SAR_GP_EESCLK|SAR_GP_EECS|SAR_GP_EEDO);
  366. for (i = 0; i < sizeof(rdtab)/sizeof(rdtab[0]); i++) {
  367. idt77252_write_gp(card, gp | rdtab[i]);
  368. udelay(5);
  369. }
  370. idt77252_write_gp(card, gp | SAR_GP_EECS);
  371. udelay(5);
  372. for (i = 0, j = 0; i < 8; i++) {
  373. idt77252_write_gp(card, gp | clktab[j++] |
  374. (offset & 1 ? SAR_GP_EEDO : 0));
  375. udelay(5);
  376. idt77252_write_gp(card, gp | clktab[j++] |
  377. (offset & 1 ? SAR_GP_EEDO : 0));
  378. udelay(5);
  379. offset >>= 1;
  380. }
  381. idt77252_write_gp(card, gp | SAR_GP_EECS);
  382. udelay(5);
  383. byte = 0;
  384. for (i = 0, j = 0; i < 8; i++) {
  385. byte <<= 1;
  386. idt77252_write_gp(card, gp | clktab[j++]);
  387. udelay(5);
  388. byte |= idt77252_read_gp(card) & SAR_GP_EEDI ? 1 : 0;
  389. idt77252_write_gp(card, gp | clktab[j++]);
  390. udelay(5);
  391. }
  392. idt77252_write_gp(card, gp | SAR_GP_EECS);
  393. udelay(5);
  394. return byte;
  395. }
  396. static void
  397. idt77252_eeprom_write_byte(struct idt77252_dev *card, u8 offset, u8 data)
  398. {
  399. u32 gp;
  400. int i, j;
  401. gp = idt77252_read_gp(card) & ~(SAR_GP_EESCLK|SAR_GP_EECS|SAR_GP_EEDO);
  402. for (i = 0; i < sizeof(wrentab)/sizeof(wrentab[0]); i++) {
  403. idt77252_write_gp(card, gp | wrentab[i]);
  404. udelay(5);
  405. }
  406. idt77252_write_gp(card, gp | SAR_GP_EECS);
  407. udelay(5);
  408. for (i = 0; i < sizeof(wrtab)/sizeof(wrtab[0]); i++) {
  409. idt77252_write_gp(card, gp | wrtab[i]);
  410. udelay(5);
  411. }
  412. idt77252_write_gp(card, gp | SAR_GP_EECS);
  413. udelay(5);
  414. for (i = 0, j = 0; i < 8; i++) {
  415. idt77252_write_gp(card, gp | clktab[j++] |
  416. (offset & 1 ? SAR_GP_EEDO : 0));
  417. udelay(5);
  418. idt77252_write_gp(card, gp | clktab[j++] |
  419. (offset & 1 ? SAR_GP_EEDO : 0));
  420. udelay(5);
  421. offset >>= 1;
  422. }
  423. idt77252_write_gp(card, gp | SAR_GP_EECS);
  424. udelay(5);
  425. for (i = 0, j = 0; i < 8; i++) {
  426. idt77252_write_gp(card, gp | clktab[j++] |
  427. (data & 1 ? SAR_GP_EEDO : 0));
  428. udelay(5);
  429. idt77252_write_gp(card, gp | clktab[j++] |
  430. (data & 1 ? SAR_GP_EEDO : 0));
  431. udelay(5);
  432. data >>= 1;
  433. }
  434. idt77252_write_gp(card, gp | SAR_GP_EECS);
  435. udelay(5);
  436. }
  437. static void
  438. idt77252_eeprom_init(struct idt77252_dev *card)
  439. {
  440. u32 gp;
  441. gp = idt77252_read_gp(card) & ~(SAR_GP_EESCLK|SAR_GP_EECS|SAR_GP_EEDO);
  442. idt77252_write_gp(card, gp | SAR_GP_EECS | SAR_GP_EESCLK);
  443. udelay(5);
  444. idt77252_write_gp(card, gp | SAR_GP_EECS);
  445. udelay(5);
  446. idt77252_write_gp(card, gp | SAR_GP_EECS | SAR_GP_EESCLK);
  447. udelay(5);
  448. idt77252_write_gp(card, gp | SAR_GP_EECS);
  449. udelay(5);
  450. }
  451. #endif /* HAVE_EEPROM */
  452. #ifdef CONFIG_ATM_IDT77252_DEBUG
  453. static void
  454. dump_tct(struct idt77252_dev *card, int index)
  455. {
  456. unsigned long tct;
  457. int i;
  458. tct = (unsigned long) (card->tct_base + index * SAR_SRAM_TCT_SIZE);
  459. printk("%s: TCT %x:", card->name, index);
  460. for (i = 0; i < 8; i++) {
  461. printk(" %08x", read_sram(card, tct + i));
  462. }
  463. printk("\n");
  464. }
  465. static void
  466. idt77252_tx_dump(struct idt77252_dev *card)
  467. {
  468. struct atm_vcc *vcc;
  469. struct vc_map *vc;
  470. int i;
  471. printk("%s\n", __FUNCTION__);
  472. for (i = 0; i < card->tct_size; i++) {
  473. vc = card->vcs[i];
  474. if (!vc)
  475. continue;
  476. vcc = NULL;
  477. if (vc->rx_vcc)
  478. vcc = vc->rx_vcc;
  479. else if (vc->tx_vcc)
  480. vcc = vc->tx_vcc;
  481. if (!vcc)
  482. continue;
  483. printk("%s: Connection %d:\n", card->name, vc->index);
  484. dump_tct(card, vc->index);
  485. }
  486. }
  487. #endif
  488. /*****************************************************************************/
  489. /* */
  490. /* SCQ Handling */
  491. /* */
  492. /*****************************************************************************/
  493. static int
  494. sb_pool_add(struct idt77252_dev *card, struct sk_buff *skb, int queue)
  495. {
  496. struct sb_pool *pool = &card->sbpool[queue];
  497. int index;
  498. index = pool->index;
  499. while (pool->skb[index]) {
  500. index = (index + 1) & FBQ_MASK;
  501. if (index == pool->index)
  502. return -ENOBUFS;
  503. }
  504. pool->skb[index] = skb;
  505. IDT77252_PRV_POOL(skb) = POOL_HANDLE(queue, index);
  506. pool->index = (index + 1) & FBQ_MASK;
  507. return 0;
  508. }
  509. static void
  510. sb_pool_remove(struct idt77252_dev *card, struct sk_buff *skb)
  511. {
  512. unsigned int queue, index;
  513. u32 handle;
  514. handle = IDT77252_PRV_POOL(skb);
  515. queue = POOL_QUEUE(handle);
  516. if (queue > 3)
  517. return;
  518. index = POOL_INDEX(handle);
  519. if (index > FBQ_SIZE - 1)
  520. return;
  521. card->sbpool[queue].skb[index] = NULL;
  522. }
  523. static struct sk_buff *
  524. sb_pool_skb(struct idt77252_dev *card, u32 handle)
  525. {
  526. unsigned int queue, index;
  527. queue = POOL_QUEUE(handle);
  528. if (queue > 3)
  529. return NULL;
  530. index = POOL_INDEX(handle);
  531. if (index > FBQ_SIZE - 1)
  532. return NULL;
  533. return card->sbpool[queue].skb[index];
  534. }
  535. static struct scq_info *
  536. alloc_scq(struct idt77252_dev *card, int class)
  537. {
  538. struct scq_info *scq;
  539. scq = (struct scq_info *) kmalloc(sizeof(struct scq_info), GFP_KERNEL);
  540. if (!scq)
  541. return NULL;
  542. memset(scq, 0, sizeof(struct scq_info));
  543. scq->base = pci_alloc_consistent(card->pcidev, SCQ_SIZE,
  544. &scq->paddr);
  545. if (scq->base == NULL) {
  546. kfree(scq);
  547. return NULL;
  548. }
  549. memset(scq->base, 0, SCQ_SIZE);
  550. scq->next = scq->base;
  551. scq->last = scq->base + (SCQ_ENTRIES - 1);
  552. atomic_set(&scq->used, 0);
  553. spin_lock_init(&scq->lock);
  554. spin_lock_init(&scq->skblock);
  555. skb_queue_head_init(&scq->transmit);
  556. skb_queue_head_init(&scq->pending);
  557. TXPRINTK("idt77252: SCQ: base 0x%p, next 0x%p, last 0x%p, paddr %08llx\n",
  558. scq->base, scq->next, scq->last, (unsigned long long)scq->paddr);
  559. return scq;
  560. }
  561. static void
  562. free_scq(struct idt77252_dev *card, struct scq_info *scq)
  563. {
  564. struct sk_buff *skb;
  565. struct atm_vcc *vcc;
  566. pci_free_consistent(card->pcidev, SCQ_SIZE,
  567. scq->base, scq->paddr);
  568. while ((skb = skb_dequeue(&scq->transmit))) {
  569. pci_unmap_single(card->pcidev, IDT77252_PRV_PADDR(skb),
  570. skb->len, PCI_DMA_TODEVICE);
  571. vcc = ATM_SKB(skb)->vcc;
  572. if (vcc->pop)
  573. vcc->pop(vcc, skb);
  574. else
  575. dev_kfree_skb(skb);
  576. }
  577. while ((skb = skb_dequeue(&scq->pending))) {
  578. pci_unmap_single(card->pcidev, IDT77252_PRV_PADDR(skb),
  579. skb->len, PCI_DMA_TODEVICE);
  580. vcc = ATM_SKB(skb)->vcc;
  581. if (vcc->pop)
  582. vcc->pop(vcc, skb);
  583. else
  584. dev_kfree_skb(skb);
  585. }
  586. kfree(scq);
  587. }
  588. static int
  589. push_on_scq(struct idt77252_dev *card, struct vc_map *vc, struct sk_buff *skb)
  590. {
  591. struct scq_info *scq = vc->scq;
  592. unsigned long flags;
  593. struct scqe *tbd;
  594. int entries;
  595. TXPRINTK("%s: SCQ: next 0x%p\n", card->name, scq->next);
  596. atomic_inc(&scq->used);
  597. entries = atomic_read(&scq->used);
  598. if (entries > (SCQ_ENTRIES - 1)) {
  599. atomic_dec(&scq->used);
  600. goto out;
  601. }
  602. skb_queue_tail(&scq->transmit, skb);
  603. spin_lock_irqsave(&vc->lock, flags);
  604. if (vc->estimator) {
  605. struct atm_vcc *vcc = vc->tx_vcc;
  606. struct sock *sk = sk_atm(vcc);
  607. vc->estimator->cells += (skb->len + 47) / 48;
  608. if (atomic_read(&sk->sk_wmem_alloc) >
  609. (sk->sk_sndbuf >> 1)) {
  610. u32 cps = vc->estimator->maxcps;
  611. vc->estimator->cps = cps;
  612. vc->estimator->avcps = cps << 5;
  613. if (vc->lacr < vc->init_er) {
  614. vc->lacr = vc->init_er;
  615. writel(TCMDQ_LACR | (vc->lacr << 16) |
  616. vc->index, SAR_REG_TCMDQ);
  617. }
  618. }
  619. }
  620. spin_unlock_irqrestore(&vc->lock, flags);
  621. tbd = &IDT77252_PRV_TBD(skb);
  622. spin_lock_irqsave(&scq->lock, flags);
  623. scq->next->word_1 = cpu_to_le32(tbd->word_1 |
  624. SAR_TBD_TSIF | SAR_TBD_GTSI);
  625. scq->next->word_2 = cpu_to_le32(tbd->word_2);
  626. scq->next->word_3 = cpu_to_le32(tbd->word_3);
  627. scq->next->word_4 = cpu_to_le32(tbd->word_4);
  628. if (scq->next == scq->last)
  629. scq->next = scq->base;
  630. else
  631. scq->next++;
  632. write_sram(card, scq->scd,
  633. scq->paddr +
  634. (u32)((unsigned long)scq->next - (unsigned long)scq->base));
  635. spin_unlock_irqrestore(&scq->lock, flags);
  636. scq->trans_start = jiffies;
  637. if (test_and_clear_bit(VCF_IDLE, &vc->flags)) {
  638. writel(TCMDQ_START_LACR | (vc->lacr << 16) | vc->index,
  639. SAR_REG_TCMDQ);
  640. }
  641. TXPRINTK("%d entries in SCQ used (push).\n", atomic_read(&scq->used));
  642. XPRINTK("%s: SCQ (after push %2d) head = 0x%x, next = 0x%p.\n",
  643. card->name, atomic_read(&scq->used),
  644. read_sram(card, scq->scd + 1), scq->next);
  645. return 0;
  646. out:
  647. if (jiffies - scq->trans_start > HZ) {
  648. printk("%s: Error pushing TBD for %d.%d\n",
  649. card->name, vc->tx_vcc->vpi, vc->tx_vcc->vci);
  650. #ifdef CONFIG_ATM_IDT77252_DEBUG
  651. idt77252_tx_dump(card);
  652. #endif
  653. scq->trans_start = jiffies;
  654. }
  655. return -ENOBUFS;
  656. }
  657. static void
  658. drain_scq(struct idt77252_dev *card, struct vc_map *vc)
  659. {
  660. struct scq_info *scq = vc->scq;
  661. struct sk_buff *skb;
  662. struct atm_vcc *vcc;
  663. TXPRINTK("%s: SCQ (before drain %2d) next = 0x%p.\n",
  664. card->name, atomic_read(&scq->used), scq->next);
  665. skb = skb_dequeue(&scq->transmit);
  666. if (skb) {
  667. TXPRINTK("%s: freeing skb at %p.\n", card->name, skb);
  668. pci_unmap_single(card->pcidev, IDT77252_PRV_PADDR(skb),
  669. skb->len, PCI_DMA_TODEVICE);
  670. vcc = ATM_SKB(skb)->vcc;
  671. if (vcc->pop)
  672. vcc->pop(vcc, skb);
  673. else
  674. dev_kfree_skb(skb);
  675. atomic_inc(&vcc->stats->tx);
  676. }
  677. atomic_dec(&scq->used);
  678. spin_lock(&scq->skblock);
  679. while ((skb = skb_dequeue(&scq->pending))) {
  680. if (push_on_scq(card, vc, skb)) {
  681. skb_queue_head(&vc->scq->pending, skb);
  682. break;
  683. }
  684. }
  685. spin_unlock(&scq->skblock);
  686. }
  687. static int
  688. queue_skb(struct idt77252_dev *card, struct vc_map *vc,
  689. struct sk_buff *skb, int oam)
  690. {
  691. struct atm_vcc *vcc;
  692. struct scqe *tbd;
  693. unsigned long flags;
  694. int error;
  695. int aal;
  696. if (skb->len == 0) {
  697. printk("%s: invalid skb->len (%d)\n", card->name, skb->len);
  698. return -EINVAL;
  699. }
  700. TXPRINTK("%s: Sending %d bytes of data.\n",
  701. card->name, skb->len);
  702. tbd = &IDT77252_PRV_TBD(skb);
  703. vcc = ATM_SKB(skb)->vcc;
  704. IDT77252_PRV_PADDR(skb) = pci_map_single(card->pcidev, skb->data,
  705. skb->len, PCI_DMA_TODEVICE);
  706. error = -EINVAL;
  707. if (oam) {
  708. if (skb->len != 52)
  709. goto errout;
  710. tbd->word_1 = SAR_TBD_OAM | ATM_CELL_PAYLOAD | SAR_TBD_EPDU;
  711. tbd->word_2 = IDT77252_PRV_PADDR(skb) + 4;
  712. tbd->word_3 = 0x00000000;
  713. tbd->word_4 = (skb->data[0] << 24) | (skb->data[1] << 16) |
  714. (skb->data[2] << 8) | (skb->data[3] << 0);
  715. if (test_bit(VCF_RSV, &vc->flags))
  716. vc = card->vcs[0];
  717. goto done;
  718. }
  719. if (test_bit(VCF_RSV, &vc->flags)) {
  720. printk("%s: Trying to transmit on reserved VC\n", card->name);
  721. goto errout;
  722. }
  723. aal = vcc->qos.aal;
  724. switch (aal) {
  725. case ATM_AAL0:
  726. case ATM_AAL34:
  727. if (skb->len > 52)
  728. goto errout;
  729. if (aal == ATM_AAL0)
  730. tbd->word_1 = SAR_TBD_EPDU | SAR_TBD_AAL0 |
  731. ATM_CELL_PAYLOAD;
  732. else
  733. tbd->word_1 = SAR_TBD_EPDU | SAR_TBD_AAL34 |
  734. ATM_CELL_PAYLOAD;
  735. tbd->word_2 = IDT77252_PRV_PADDR(skb) + 4;
  736. tbd->word_3 = 0x00000000;
  737. tbd->word_4 = (skb->data[0] << 24) | (skb->data[1] << 16) |
  738. (skb->data[2] << 8) | (skb->data[3] << 0);
  739. break;
  740. case ATM_AAL5:
  741. tbd->word_1 = SAR_TBD_EPDU | SAR_TBD_AAL5 | skb->len;
  742. tbd->word_2 = IDT77252_PRV_PADDR(skb);
  743. tbd->word_3 = skb->len;
  744. tbd->word_4 = (vcc->vpi << SAR_TBD_VPI_SHIFT) |
  745. (vcc->vci << SAR_TBD_VCI_SHIFT);
  746. break;
  747. case ATM_AAL1:
  748. case ATM_AAL2:
  749. default:
  750. printk("%s: Traffic type not supported.\n", card->name);
  751. error = -EPROTONOSUPPORT;
  752. goto errout;
  753. }
  754. done:
  755. spin_lock_irqsave(&vc->scq->skblock, flags);
  756. skb_queue_tail(&vc->scq->pending, skb);
  757. while ((skb = skb_dequeue(&vc->scq->pending))) {
  758. if (push_on_scq(card, vc, skb)) {
  759. skb_queue_head(&vc->scq->pending, skb);
  760. break;
  761. }
  762. }
  763. spin_unlock_irqrestore(&vc->scq->skblock, flags);
  764. return 0;
  765. errout:
  766. pci_unmap_single(card->pcidev, IDT77252_PRV_PADDR(skb),
  767. skb->len, PCI_DMA_TODEVICE);
  768. return error;
  769. }
  770. static unsigned long
  771. get_free_scd(struct idt77252_dev *card, struct vc_map *vc)
  772. {
  773. int i;
  774. for (i = 0; i < card->scd_size; i++) {
  775. if (!card->scd2vc[i]) {
  776. card->scd2vc[i] = vc;
  777. vc->scd_index = i;
  778. return card->scd_base + i * SAR_SRAM_SCD_SIZE;
  779. }
  780. }
  781. return 0;
  782. }
  783. static void
  784. fill_scd(struct idt77252_dev *card, struct scq_info *scq, int class)
  785. {
  786. write_sram(card, scq->scd, scq->paddr);
  787. write_sram(card, scq->scd + 1, 0x00000000);
  788. write_sram(card, scq->scd + 2, 0xffffffff);
  789. write_sram(card, scq->scd + 3, 0x00000000);
  790. }
  791. static void
  792. clear_scd(struct idt77252_dev *card, struct scq_info *scq, int class)
  793. {
  794. return;
  795. }
  796. /*****************************************************************************/
  797. /* */
  798. /* RSQ Handling */
  799. /* */
  800. /*****************************************************************************/
  801. static int
  802. init_rsq(struct idt77252_dev *card)
  803. {
  804. struct rsq_entry *rsqe;
  805. card->rsq.base = pci_alloc_consistent(card->pcidev, RSQSIZE,
  806. &card->rsq.paddr);
  807. if (card->rsq.base == NULL) {
  808. printk("%s: can't allocate RSQ.\n", card->name);
  809. return -1;
  810. }
  811. memset(card->rsq.base, 0, RSQSIZE);
  812. card->rsq.last = card->rsq.base + RSQ_NUM_ENTRIES - 1;
  813. card->rsq.next = card->rsq.last;
  814. for (rsqe = card->rsq.base; rsqe <= card->rsq.last; rsqe++)
  815. rsqe->word_4 = 0;
  816. writel((unsigned long) card->rsq.last - (unsigned long) card->rsq.base,
  817. SAR_REG_RSQH);
  818. writel(card->rsq.paddr, SAR_REG_RSQB);
  819. IPRINTK("%s: RSQ base at 0x%lx (0x%x).\n", card->name,
  820. (unsigned long) card->rsq.base,
  821. readl(SAR_REG_RSQB));
  822. IPRINTK("%s: RSQ head = 0x%x, base = 0x%x, tail = 0x%x.\n",
  823. card->name,
  824. readl(SAR_REG_RSQH),
  825. readl(SAR_REG_RSQB),
  826. readl(SAR_REG_RSQT));
  827. return 0;
  828. }
  829. static void
  830. deinit_rsq(struct idt77252_dev *card)
  831. {
  832. pci_free_consistent(card->pcidev, RSQSIZE,
  833. card->rsq.base, card->rsq.paddr);
  834. }
  835. static void
  836. dequeue_rx(struct idt77252_dev *card, struct rsq_entry *rsqe)
  837. {
  838. struct atm_vcc *vcc;
  839. struct sk_buff *skb;
  840. struct rx_pool *rpp;
  841. struct vc_map *vc;
  842. u32 header, vpi, vci;
  843. u32 stat;
  844. int i;
  845. stat = le32_to_cpu(rsqe->word_4);
  846. if (stat & SAR_RSQE_IDLE) {
  847. RXPRINTK("%s: message about inactive connection.\n",
  848. card->name);
  849. return;
  850. }
  851. skb = sb_pool_skb(card, le32_to_cpu(rsqe->word_2));
  852. if (skb == NULL) {
  853. printk("%s: NULL skb in %s, rsqe: %08x %08x %08x %08x\n",
  854. card->name, __FUNCTION__,
  855. le32_to_cpu(rsqe->word_1), le32_to_cpu(rsqe->word_2),
  856. le32_to_cpu(rsqe->word_3), le32_to_cpu(rsqe->word_4));
  857. return;
  858. }
  859. header = le32_to_cpu(rsqe->word_1);
  860. vpi = (header >> 16) & 0x00ff;
  861. vci = (header >> 0) & 0xffff;
  862. RXPRINTK("%s: SDU for %d.%d received in buffer 0x%p (data 0x%p).\n",
  863. card->name, vpi, vci, skb, skb->data);
  864. if ((vpi >= (1 << card->vpibits)) || (vci != (vci & card->vcimask))) {
  865. printk("%s: SDU received for out-of-range vc %u.%u\n",
  866. card->name, vpi, vci);
  867. recycle_rx_skb(card, skb);
  868. return;
  869. }
  870. vc = card->vcs[VPCI2VC(card, vpi, vci)];
  871. if (!vc || !test_bit(VCF_RX, &vc->flags)) {
  872. printk("%s: SDU received on non RX vc %u.%u\n",
  873. card->name, vpi, vci);
  874. recycle_rx_skb(card, skb);
  875. return;
  876. }
  877. vcc = vc->rx_vcc;
  878. pci_dma_sync_single_for_cpu(card->pcidev, IDT77252_PRV_PADDR(skb),
  879. skb->end - skb->data, PCI_DMA_FROMDEVICE);
  880. if ((vcc->qos.aal == ATM_AAL0) ||
  881. (vcc->qos.aal == ATM_AAL34)) {
  882. struct sk_buff *sb;
  883. unsigned char *cell;
  884. u32 aal0;
  885. cell = skb->data;
  886. for (i = (stat & SAR_RSQE_CELLCNT); i; i--) {
  887. if ((sb = dev_alloc_skb(64)) == NULL) {
  888. printk("%s: Can't allocate buffers for aal0.\n",
  889. card->name);
  890. atomic_add(i, &vcc->stats->rx_drop);
  891. break;
  892. }
  893. if (!atm_charge(vcc, sb->truesize)) {
  894. RXPRINTK("%s: atm_charge() dropped aal0 packets.\n",
  895. card->name);
  896. atomic_add(i - 1, &vcc->stats->rx_drop);
  897. dev_kfree_skb(sb);
  898. break;
  899. }
  900. aal0 = (vpi << ATM_HDR_VPI_SHIFT) |
  901. (vci << ATM_HDR_VCI_SHIFT);
  902. aal0 |= (stat & SAR_RSQE_EPDU) ? 0x00000002 : 0;
  903. aal0 |= (stat & SAR_RSQE_CLP) ? 0x00000001 : 0;
  904. *((u32 *) sb->data) = aal0;
  905. skb_put(sb, sizeof(u32));
  906. memcpy(skb_put(sb, ATM_CELL_PAYLOAD),
  907. cell, ATM_CELL_PAYLOAD);
  908. ATM_SKB(sb)->vcc = vcc;
  909. do_gettimeofday(&sb->stamp);
  910. vcc->push(vcc, sb);
  911. atomic_inc(&vcc->stats->rx);
  912. cell += ATM_CELL_PAYLOAD;
  913. }
  914. recycle_rx_skb(card, skb);
  915. return;
  916. }
  917. if (vcc->qos.aal != ATM_AAL5) {
  918. printk("%s: Unexpected AAL type in dequeue_rx(): %d.\n",
  919. card->name, vcc->qos.aal);
  920. recycle_rx_skb(card, skb);
  921. return;
  922. }
  923. skb->len = (stat & SAR_RSQE_CELLCNT) * ATM_CELL_PAYLOAD;
  924. rpp = &vc->rcv.rx_pool;
  925. rpp->len += skb->len;
  926. if (!rpp->count++)
  927. rpp->first = skb;
  928. *rpp->last = skb;
  929. rpp->last = &skb->next;
  930. if (stat & SAR_RSQE_EPDU) {
  931. unsigned char *l1l2;
  932. unsigned int len;
  933. l1l2 = (unsigned char *) ((unsigned long) skb->data + skb->len - 6);
  934. len = (l1l2[0] << 8) | l1l2[1];
  935. len = len ? len : 0x10000;
  936. RXPRINTK("%s: PDU has %d bytes.\n", card->name, len);
  937. if ((len + 8 > rpp->len) || (len + (47 + 8) < rpp->len)) {
  938. RXPRINTK("%s: AAL5 PDU size mismatch: %d != %d. "
  939. "(CDC: %08x)\n",
  940. card->name, len, rpp->len, readl(SAR_REG_CDC));
  941. recycle_rx_pool_skb(card, rpp);
  942. atomic_inc(&vcc->stats->rx_err);
  943. return;
  944. }
  945. if (stat & SAR_RSQE_CRC) {
  946. RXPRINTK("%s: AAL5 CRC error.\n", card->name);
  947. recycle_rx_pool_skb(card, rpp);
  948. atomic_inc(&vcc->stats->rx_err);
  949. return;
  950. }
  951. if (rpp->count > 1) {
  952. struct sk_buff *sb;
  953. skb = dev_alloc_skb(rpp->len);
  954. if (!skb) {
  955. RXPRINTK("%s: Can't alloc RX skb.\n",
  956. card->name);
  957. recycle_rx_pool_skb(card, rpp);
  958. atomic_inc(&vcc->stats->rx_err);
  959. return;
  960. }
  961. if (!atm_charge(vcc, skb->truesize)) {
  962. recycle_rx_pool_skb(card, rpp);
  963. dev_kfree_skb(skb);
  964. return;
  965. }
  966. sb = rpp->first;
  967. for (i = 0; i < rpp->count; i++) {
  968. memcpy(skb_put(skb, sb->len),
  969. sb->data, sb->len);
  970. sb = sb->next;
  971. }
  972. recycle_rx_pool_skb(card, rpp);
  973. skb_trim(skb, len);
  974. ATM_SKB(skb)->vcc = vcc;
  975. do_gettimeofday(&skb->stamp);
  976. vcc->push(vcc, skb);
  977. atomic_inc(&vcc->stats->rx);
  978. return;
  979. }
  980. skb->next = NULL;
  981. flush_rx_pool(card, rpp);
  982. if (!atm_charge(vcc, skb->truesize)) {
  983. recycle_rx_skb(card, skb);
  984. return;
  985. }
  986. pci_unmap_single(card->pcidev, IDT77252_PRV_PADDR(skb),
  987. skb->end - skb->data, PCI_DMA_FROMDEVICE);
  988. sb_pool_remove(card, skb);
  989. skb_trim(skb, len);
  990. ATM_SKB(skb)->vcc = vcc;
  991. do_gettimeofday(&skb->stamp);
  992. vcc->push(vcc, skb);
  993. atomic_inc(&vcc->stats->rx);
  994. if (skb->truesize > SAR_FB_SIZE_3)
  995. add_rx_skb(card, 3, SAR_FB_SIZE_3, 1);
  996. else if (skb->truesize > SAR_FB_SIZE_2)
  997. add_rx_skb(card, 2, SAR_FB_SIZE_2, 1);
  998. else if (skb->truesize > SAR_FB_SIZE_1)
  999. add_rx_skb(card, 1, SAR_FB_SIZE_1, 1);
  1000. else
  1001. add_rx_skb(card, 0, SAR_FB_SIZE_0, 1);
  1002. return;
  1003. }
  1004. }
  1005. static void
  1006. idt77252_rx(struct idt77252_dev *card)
  1007. {
  1008. struct rsq_entry *rsqe;
  1009. if (card->rsq.next == card->rsq.last)
  1010. rsqe = card->rsq.base;
  1011. else
  1012. rsqe = card->rsq.next + 1;
  1013. if (!(le32_to_cpu(rsqe->word_4) & SAR_RSQE_VALID)) {
  1014. RXPRINTK("%s: no entry in RSQ.\n", card->name);
  1015. return;
  1016. }
  1017. do {
  1018. dequeue_rx(card, rsqe);
  1019. rsqe->word_4 = 0;
  1020. card->rsq.next = rsqe;
  1021. if (card->rsq.next == card->rsq.last)
  1022. rsqe = card->rsq.base;
  1023. else
  1024. rsqe = card->rsq.next + 1;
  1025. } while (le32_to_cpu(rsqe->word_4) & SAR_RSQE_VALID);
  1026. writel((unsigned long) card->rsq.next - (unsigned long) card->rsq.base,
  1027. SAR_REG_RSQH);
  1028. }
  1029. static void
  1030. idt77252_rx_raw(struct idt77252_dev *card)
  1031. {
  1032. struct sk_buff *queue;
  1033. u32 head, tail;
  1034. struct atm_vcc *vcc;
  1035. struct vc_map *vc;
  1036. struct sk_buff *sb;
  1037. if (card->raw_cell_head == NULL) {
  1038. u32 handle = le32_to_cpu(*(card->raw_cell_hnd + 1));
  1039. card->raw_cell_head = sb_pool_skb(card, handle);
  1040. }
  1041. queue = card->raw_cell_head;
  1042. if (!queue)
  1043. return;
  1044. head = IDT77252_PRV_PADDR(queue) + (queue->data - queue->head - 16);
  1045. tail = readl(SAR_REG_RAWCT);
  1046. pci_dma_sync_single_for_cpu(card->pcidev, IDT77252_PRV_PADDR(queue),
  1047. queue->end - queue->head - 16,
  1048. PCI_DMA_FROMDEVICE);
  1049. while (head != tail) {
  1050. unsigned int vpi, vci, pti;
  1051. u32 header;
  1052. header = le32_to_cpu(*(u32 *) &queue->data[0]);
  1053. vpi = (header & ATM_HDR_VPI_MASK) >> ATM_HDR_VPI_SHIFT;
  1054. vci = (header & ATM_HDR_VCI_MASK) >> ATM_HDR_VCI_SHIFT;
  1055. pti = (header & ATM_HDR_PTI_MASK) >> ATM_HDR_PTI_SHIFT;
  1056. #ifdef CONFIG_ATM_IDT77252_DEBUG
  1057. if (debug & DBG_RAW_CELL) {
  1058. int i;
  1059. printk("%s: raw cell %x.%02x.%04x.%x.%x\n",
  1060. card->name, (header >> 28) & 0x000f,
  1061. (header >> 20) & 0x00ff,
  1062. (header >> 4) & 0xffff,
  1063. (header >> 1) & 0x0007,
  1064. (header >> 0) & 0x0001);
  1065. for (i = 16; i < 64; i++)
  1066. printk(" %02x", queue->data[i]);
  1067. printk("\n");
  1068. }
  1069. #endif
  1070. if (vpi >= (1<<card->vpibits) || vci >= (1<<card->vcibits)) {
  1071. RPRINTK("%s: SDU received for out-of-range vc %u.%u\n",
  1072. card->name, vpi, vci);
  1073. goto drop;
  1074. }
  1075. vc = card->vcs[VPCI2VC(card, vpi, vci)];
  1076. if (!vc || !test_bit(VCF_RX, &vc->flags)) {
  1077. RPRINTK("%s: SDU received on non RX vc %u.%u\n",
  1078. card->name, vpi, vci);
  1079. goto drop;
  1080. }
  1081. vcc = vc->rx_vcc;
  1082. if (vcc->qos.aal != ATM_AAL0) {
  1083. RPRINTK("%s: raw cell for non AAL0 vc %u.%u\n",
  1084. card->name, vpi, vci);
  1085. atomic_inc(&vcc->stats->rx_drop);
  1086. goto drop;
  1087. }
  1088. if ((sb = dev_alloc_skb(64)) == NULL) {
  1089. printk("%s: Can't allocate buffers for AAL0.\n",
  1090. card->name);
  1091. atomic_inc(&vcc->stats->rx_err);
  1092. goto drop;
  1093. }
  1094. if (!atm_charge(vcc, sb->truesize)) {
  1095. RXPRINTK("%s: atm_charge() dropped AAL0 packets.\n",
  1096. card->name);
  1097. dev_kfree_skb(sb);
  1098. goto drop;
  1099. }
  1100. *((u32 *) sb->data) = header;
  1101. skb_put(sb, sizeof(u32));
  1102. memcpy(skb_put(sb, ATM_CELL_PAYLOAD), &(queue->data[16]),
  1103. ATM_CELL_PAYLOAD);
  1104. ATM_SKB(sb)->vcc = vcc;
  1105. do_gettimeofday(&sb->stamp);
  1106. vcc->push(vcc, sb);
  1107. atomic_inc(&vcc->stats->rx);
  1108. drop:
  1109. skb_pull(queue, 64);
  1110. head = IDT77252_PRV_PADDR(queue)
  1111. + (queue->data - queue->head - 16);
  1112. if (queue->len < 128) {
  1113. struct sk_buff *next;
  1114. u32 handle;
  1115. head = le32_to_cpu(*(u32 *) &queue->data[0]);
  1116. handle = le32_to_cpu(*(u32 *) &queue->data[4]);
  1117. next = sb_pool_skb(card, handle);
  1118. recycle_rx_skb(card, queue);
  1119. if (next) {
  1120. card->raw_cell_head = next;
  1121. queue = card->raw_cell_head;
  1122. pci_dma_sync_single_for_cpu(card->pcidev,
  1123. IDT77252_PRV_PADDR(queue),
  1124. queue->end - queue->data,
  1125. PCI_DMA_FROMDEVICE);
  1126. } else {
  1127. card->raw_cell_head = NULL;
  1128. printk("%s: raw cell queue overrun\n",
  1129. card->name);
  1130. break;
  1131. }
  1132. }
  1133. }
  1134. }
  1135. /*****************************************************************************/
  1136. /* */
  1137. /* TSQ Handling */
  1138. /* */
  1139. /*****************************************************************************/
  1140. static int
  1141. init_tsq(struct idt77252_dev *card)
  1142. {
  1143. struct tsq_entry *tsqe;
  1144. card->tsq.base = pci_alloc_consistent(card->pcidev, RSQSIZE,
  1145. &card->tsq.paddr);
  1146. if (card->tsq.base == NULL) {
  1147. printk("%s: can't allocate TSQ.\n", card->name);
  1148. return -1;
  1149. }
  1150. memset(card->tsq.base, 0, TSQSIZE);
  1151. card->tsq.last = card->tsq.base + TSQ_NUM_ENTRIES - 1;
  1152. card->tsq.next = card->tsq.last;
  1153. for (tsqe = card->tsq.base; tsqe <= card->tsq.last; tsqe++)
  1154. tsqe->word_2 = cpu_to_le32(SAR_TSQE_INVALID);
  1155. writel(card->tsq.paddr, SAR_REG_TSQB);
  1156. writel((unsigned long) card->tsq.next - (unsigned long) card->tsq.base,
  1157. SAR_REG_TSQH);
  1158. return 0;
  1159. }
  1160. static void
  1161. deinit_tsq(struct idt77252_dev *card)
  1162. {
  1163. pci_free_consistent(card->pcidev, TSQSIZE,
  1164. card->tsq.base, card->tsq.paddr);
  1165. }
  1166. static void
  1167. idt77252_tx(struct idt77252_dev *card)
  1168. {
  1169. struct tsq_entry *tsqe;
  1170. unsigned int vpi, vci;
  1171. struct vc_map *vc;
  1172. u32 conn, stat;
  1173. if (card->tsq.next == card->tsq.last)
  1174. tsqe = card->tsq.base;
  1175. else
  1176. tsqe = card->tsq.next + 1;
  1177. TXPRINTK("idt77252_tx: tsq %p: base %p, next %p, last %p\n", tsqe,
  1178. card->tsq.base, card->tsq.next, card->tsq.last);
  1179. TXPRINTK("idt77252_tx: tsqb %08x, tsqt %08x, tsqh %08x, \n",
  1180. readl(SAR_REG_TSQB),
  1181. readl(SAR_REG_TSQT),
  1182. readl(SAR_REG_TSQH));
  1183. stat = le32_to_cpu(tsqe->word_2);
  1184. if (stat & SAR_TSQE_INVALID)
  1185. return;
  1186. do {
  1187. TXPRINTK("tsqe: 0x%p [0x%08x 0x%08x]\n", tsqe,
  1188. le32_to_cpu(tsqe->word_1),
  1189. le32_to_cpu(tsqe->word_2));
  1190. switch (stat & SAR_TSQE_TYPE) {
  1191. case SAR_TSQE_TYPE_TIMER:
  1192. TXPRINTK("%s: Timer RollOver detected.\n", card->name);
  1193. break;
  1194. case SAR_TSQE_TYPE_IDLE:
  1195. conn = le32_to_cpu(tsqe->word_1);
  1196. if (SAR_TSQE_TAG(stat) == 0x10) {
  1197. #ifdef NOTDEF
  1198. printk("%s: Connection %d halted.\n",
  1199. card->name,
  1200. le32_to_cpu(tsqe->word_1) & 0x1fff);
  1201. #endif
  1202. break;
  1203. }
  1204. vc = card->vcs[conn & 0x1fff];
  1205. if (!vc) {
  1206. printk("%s: could not find VC from conn %d\n",
  1207. card->name, conn & 0x1fff);
  1208. break;
  1209. }
  1210. printk("%s: Connection %d IDLE.\n",
  1211. card->name, vc->index);
  1212. set_bit(VCF_IDLE, &vc->flags);
  1213. break;
  1214. case SAR_TSQE_TYPE_TSR:
  1215. conn = le32_to_cpu(tsqe->word_1);
  1216. vc = card->vcs[conn & 0x1fff];
  1217. if (!vc) {
  1218. printk("%s: no VC at index %d\n",
  1219. card->name,
  1220. le32_to_cpu(tsqe->word_1) & 0x1fff);
  1221. break;
  1222. }
  1223. drain_scq(card, vc);
  1224. break;
  1225. case SAR_TSQE_TYPE_TBD_COMP:
  1226. conn = le32_to_cpu(tsqe->word_1);
  1227. vpi = (conn >> SAR_TBD_VPI_SHIFT) & 0x00ff;
  1228. vci = (conn >> SAR_TBD_VCI_SHIFT) & 0xffff;
  1229. if (vpi >= (1 << card->vpibits) ||
  1230. vci >= (1 << card->vcibits)) {
  1231. printk("%s: TBD complete: "
  1232. "out of range VPI.VCI %u.%u\n",
  1233. card->name, vpi, vci);
  1234. break;
  1235. }
  1236. vc = card->vcs[VPCI2VC(card, vpi, vci)];
  1237. if (!vc) {
  1238. printk("%s: TBD complete: "
  1239. "no VC at VPI.VCI %u.%u\n",
  1240. card->name, vpi, vci);
  1241. break;
  1242. }
  1243. drain_scq(card, vc);
  1244. break;
  1245. }
  1246. tsqe->word_2 = cpu_to_le32(SAR_TSQE_INVALID);
  1247. card->tsq.next = tsqe;
  1248. if (card->tsq.next == card->tsq.last)
  1249. tsqe = card->tsq.base;
  1250. else
  1251. tsqe = card->tsq.next + 1;
  1252. TXPRINTK("tsqe: %p: base %p, next %p, last %p\n", tsqe,
  1253. card->tsq.base, card->tsq.next, card->tsq.last);
  1254. stat = le32_to_cpu(tsqe->word_2);
  1255. } while (!(stat & SAR_TSQE_INVALID));
  1256. writel((unsigned long)card->tsq.next - (unsigned long)card->tsq.base,
  1257. SAR_REG_TSQH);
  1258. XPRINTK("idt77252_tx-after writel%d: TSQ head = 0x%x, tail = 0x%x, next = 0x%p.\n",
  1259. card->index, readl(SAR_REG_TSQH),
  1260. readl(SAR_REG_TSQT), card->tsq.next);
  1261. }
  1262. static void
  1263. tst_timer(unsigned long data)
  1264. {
  1265. struct idt77252_dev *card = (struct idt77252_dev *)data;
  1266. unsigned long base, idle, jump;
  1267. unsigned long flags;
  1268. u32 pc;
  1269. int e;
  1270. spin_lock_irqsave(&card->tst_lock, flags);
  1271. base = card->tst[card->tst_index];
  1272. idle = card->tst[card->tst_index ^ 1];
  1273. if (test_bit(TST_SWITCH_WAIT, &card->tst_state)) {
  1274. jump = base + card->tst_size - 2;
  1275. pc = readl(SAR_REG_NOW) >> 2;
  1276. if ((pc ^ idle) & ~(card->tst_size - 1)) {
  1277. mod_timer(&card->tst_timer, jiffies + 1);
  1278. goto out;
  1279. }
  1280. clear_bit(TST_SWITCH_WAIT, &card->tst_state);
  1281. card->tst_index ^= 1;
  1282. write_sram(card, jump, TSTE_OPC_JMP | (base << 2));
  1283. base = card->tst[card->tst_index];
  1284. idle = card->tst[card->tst_index ^ 1];
  1285. for (e = 0; e < card->tst_size - 2; e++) {
  1286. if (card->soft_tst[e].tste & TSTE_PUSH_IDLE) {
  1287. write_sram(card, idle + e,
  1288. card->soft_tst[e].tste & TSTE_MASK);
  1289. card->soft_tst[e].tste &= ~(TSTE_PUSH_IDLE);
  1290. }
  1291. }
  1292. }
  1293. if (test_and_clear_bit(TST_SWITCH_PENDING, &card->tst_state)) {
  1294. for (e = 0; e < card->tst_size - 2; e++) {
  1295. if (card->soft_tst[e].tste & TSTE_PUSH_ACTIVE) {
  1296. write_sram(card, idle + e,
  1297. card->soft_tst[e].tste & TSTE_MASK);
  1298. card->soft_tst[e].tste &= ~(TSTE_PUSH_ACTIVE);
  1299. card->soft_tst[e].tste |= TSTE_PUSH_IDLE;
  1300. }
  1301. }
  1302. jump = base + card->tst_size - 2;
  1303. write_sram(card, jump, TSTE_OPC_NULL);
  1304. set_bit(TST_SWITCH_WAIT, &card->tst_state);
  1305. mod_timer(&card->tst_timer, jiffies + 1);
  1306. }
  1307. out:
  1308. spin_unlock_irqrestore(&card->tst_lock, flags);
  1309. }
  1310. static int
  1311. __fill_tst(struct idt77252_dev *card, struct vc_map *vc,
  1312. int n, unsigned int opc)
  1313. {
  1314. unsigned long cl, avail;
  1315. unsigned long idle;
  1316. int e, r;
  1317. u32 data;
  1318. avail = card->tst_size - 2;
  1319. for (e = 0; e < avail; e++) {
  1320. if (card->soft_tst[e].vc == NULL)
  1321. break;
  1322. }
  1323. if (e >= avail) {
  1324. printk("%s: No free TST entries found\n", card->name);
  1325. return -1;
  1326. }
  1327. NPRINTK("%s: conn %d: first TST entry at %d.\n",
  1328. card->name, vc ? vc->index : -1, e);
  1329. r = n;
  1330. cl = avail;
  1331. data = opc & TSTE_OPC_MASK;
  1332. if (vc && (opc != TSTE_OPC_NULL))
  1333. data = opc | vc->index;
  1334. idle = card->tst[card->tst_index ^ 1];
  1335. /*
  1336. * Fill Soft TST.
  1337. */
  1338. while (r > 0) {
  1339. if ((cl >= avail) && (card->soft_tst[e].vc == NULL)) {
  1340. if (vc)
  1341. card->soft_tst[e].vc = vc;
  1342. else
  1343. card->soft_tst[e].vc = (void *)-1;
  1344. card->soft_tst[e].tste = data;
  1345. if (timer_pending(&card->tst_timer))
  1346. card->soft_tst[e].tste |= TSTE_PUSH_ACTIVE;
  1347. else {
  1348. write_sram(card, idle + e, data);
  1349. card->soft_tst[e].tste |= TSTE_PUSH_IDLE;
  1350. }
  1351. cl -= card->tst_size;
  1352. r--;
  1353. }
  1354. if (++e == avail)
  1355. e = 0;
  1356. cl += n;
  1357. }
  1358. return 0;
  1359. }
  1360. static int
  1361. fill_tst(struct idt77252_dev *card, struct vc_map *vc, int n, unsigned int opc)
  1362. {
  1363. unsigned long flags;
  1364. int res;
  1365. spin_lock_irqsave(&card->tst_lock, flags);
  1366. res = __fill_tst(card, vc, n, opc);
  1367. set_bit(TST_SWITCH_PENDING, &card->tst_state);
  1368. if (!timer_pending(&card->tst_timer))
  1369. mod_timer(&card->tst_timer, jiffies + 1);
  1370. spin_unlock_irqrestore(&card->tst_lock, flags);
  1371. return res;
  1372. }
  1373. static int
  1374. __clear_tst(struct idt77252_dev *card, struct vc_map *vc)
  1375. {
  1376. unsigned long idle;
  1377. int e;
  1378. idle = card->tst[card->tst_index ^ 1];
  1379. for (e = 0; e < card->tst_size - 2; e++) {
  1380. if (card->soft_tst[e].vc == vc) {
  1381. card->soft_tst[e].vc = NULL;
  1382. card->soft_tst[e].tste = TSTE_OPC_VAR;
  1383. if (timer_pending(&card->tst_timer))
  1384. card->soft_tst[e].tste |= TSTE_PUSH_ACTIVE;
  1385. else {
  1386. write_sram(card, idle + e, TSTE_OPC_VAR);
  1387. card->soft_tst[e].tste |= TSTE_PUSH_IDLE;
  1388. }
  1389. }
  1390. }
  1391. return 0;
  1392. }
  1393. static int
  1394. clear_tst(struct idt77252_dev *card, struct vc_map *vc)
  1395. {
  1396. unsigned long flags;
  1397. int res;
  1398. spin_lock_irqsave(&card->tst_lock, flags);
  1399. res = __clear_tst(card, vc);
  1400. set_bit(TST_SWITCH_PENDING, &card->tst_state);
  1401. if (!timer_pending(&card->tst_timer))
  1402. mod_timer(&card->tst_timer, jiffies + 1);
  1403. spin_unlock_irqrestore(&card->tst_lock, flags);
  1404. return res;
  1405. }
  1406. static int
  1407. change_tst(struct idt77252_dev *card, struct vc_map *vc,
  1408. int n, unsigned int opc)
  1409. {
  1410. unsigned long flags;
  1411. int res;
  1412. spin_lock_irqsave(&card->tst_lock, flags);
  1413. __clear_tst(card, vc);
  1414. res = __fill_tst(card, vc, n, opc);
  1415. set_bit(TST_SWITCH_PENDING, &card->tst_state);
  1416. if (!timer_pending(&card->tst_timer))
  1417. mod_timer(&card->tst_timer, jiffies + 1);
  1418. spin_unlock_irqrestore(&card->tst_lock, flags);
  1419. return res;
  1420. }
  1421. static int
  1422. set_tct(struct idt77252_dev *card, struct vc_map *vc)
  1423. {
  1424. unsigned long tct;
  1425. tct = (unsigned long) (card->tct_base + vc->index * SAR_SRAM_TCT_SIZE);
  1426. switch (vc->class) {
  1427. case SCHED_CBR:
  1428. OPRINTK("%s: writing TCT at 0x%lx, SCD 0x%lx.\n",
  1429. card->name, tct, vc->scq->scd);
  1430. write_sram(card, tct + 0, TCT_CBR | vc->scq->scd);
  1431. write_sram(card, tct + 1, 0);
  1432. write_sram(card, tct + 2, 0);
  1433. write_sram(card, tct + 3, 0);
  1434. write_sram(card, tct + 4, 0);
  1435. write_sram(card, tct + 5, 0);
  1436. write_sram(card, tct + 6, 0);
  1437. write_sram(card, tct + 7, 0);
  1438. break;
  1439. case SCHED_UBR:
  1440. OPRINTK("%s: writing TCT at 0x%lx, SCD 0x%lx.\n",
  1441. card->name, tct, vc->scq->scd);
  1442. write_sram(card, tct + 0, TCT_UBR | vc->scq->scd);
  1443. write_sram(card, tct + 1, 0);
  1444. write_sram(card, tct + 2, TCT_TSIF);
  1445. write_sram(card, tct + 3, TCT_HALT | TCT_IDLE);
  1446. write_sram(card, tct + 4, 0);
  1447. write_sram(card, tct + 5, vc->init_er);
  1448. write_sram(card, tct + 6, 0);
  1449. write_sram(card, tct + 7, TCT_FLAG_UBR);
  1450. break;
  1451. case SCHED_VBR:
  1452. case SCHED_ABR:
  1453. default:
  1454. return -ENOSYS;
  1455. }
  1456. return 0;
  1457. }
  1458. /*****************************************************************************/
  1459. /* */
  1460. /* FBQ Handling */
  1461. /* */
  1462. /*****************************************************************************/
  1463. static __inline__ int
  1464. idt77252_fbq_level(struct idt77252_dev *card, int queue)
  1465. {
  1466. return (readl(SAR_REG_STAT) >> (16 + (queue << 2))) & 0x0f;
  1467. }
  1468. static __inline__ int
  1469. idt77252_fbq_full(struct idt77252_dev *card, int queue)
  1470. {
  1471. return (readl(SAR_REG_STAT) >> (16 + (queue << 2))) == 0x0f;
  1472. }
  1473. static int
  1474. push_rx_skb(struct idt77252_dev *card, struct sk_buff *skb, int queue)
  1475. {
  1476. unsigned long flags;
  1477. u32 handle;
  1478. u32 addr;
  1479. skb->data = skb->tail = skb->head;
  1480. skb->len = 0;
  1481. skb_reserve(skb, 16);
  1482. switch (queue) {
  1483. case 0:
  1484. skb_put(skb, SAR_FB_SIZE_0);
  1485. break;
  1486. case 1:
  1487. skb_put(skb, SAR_FB_SIZE_1);
  1488. break;
  1489. case 2:
  1490. skb_put(skb, SAR_FB_SIZE_2);
  1491. break;
  1492. case 3:
  1493. skb_put(skb, SAR_FB_SIZE_3);
  1494. break;
  1495. default:
  1496. dev_kfree_skb(skb);
  1497. return -1;
  1498. }
  1499. if (idt77252_fbq_full(card, queue))
  1500. return -1;
  1501. memset(&skb->data[(skb->len & ~(0x3f)) - 64], 0, 2 * sizeof(u32));
  1502. handle = IDT77252_PRV_POOL(skb);
  1503. addr = IDT77252_PRV_PADDR(skb);
  1504. spin_lock_irqsave(&card->cmd_lock, flags);
  1505. writel(handle, card->fbq[queue]);
  1506. writel(addr, card->fbq[queue]);
  1507. spin_unlock_irqrestore(&card->cmd_lock, flags);
  1508. return 0;
  1509. }
  1510. static void
  1511. add_rx_skb(struct idt77252_dev *card, int queue,
  1512. unsigned int size, unsigned int count)
  1513. {
  1514. struct sk_buff *skb;
  1515. dma_addr_t paddr;
  1516. u32 handle;
  1517. while (count--) {
  1518. skb = dev_alloc_skb(size);
  1519. if (!skb)
  1520. return;
  1521. if (sb_pool_add(card, skb, queue)) {
  1522. printk("%s: SB POOL full\n", __FUNCTION__);
  1523. goto outfree;
  1524. }
  1525. paddr = pci_map_single(card->pcidev, skb->data,
  1526. skb->end - skb->data,
  1527. PCI_DMA_FROMDEVICE);
  1528. IDT77252_PRV_PADDR(skb) = paddr;
  1529. if (push_rx_skb(card, skb, queue)) {
  1530. printk("%s: FB QUEUE full\n", __FUNCTION__);
  1531. goto outunmap;
  1532. }
  1533. }
  1534. return;
  1535. outunmap:
  1536. pci_unmap_single(card->pcidev, IDT77252_PRV_PADDR(skb),
  1537. skb->end - skb->data, PCI_DMA_FROMDEVICE);
  1538. handle = IDT77252_PRV_POOL(skb);
  1539. card->sbpool[POOL_QUEUE(handle)].skb[POOL_INDEX(handle)] = NULL;
  1540. outfree:
  1541. dev_kfree_skb(skb);
  1542. }
  1543. static void
  1544. recycle_rx_skb(struct idt77252_dev *card, struct sk_buff *skb)
  1545. {
  1546. u32 handle = IDT77252_PRV_POOL(skb);
  1547. int err;
  1548. pci_dma_sync_single_for_device(card->pcidev, IDT77252_PRV_PADDR(skb),
  1549. skb->end - skb->data, PCI_DMA_FROMDEVICE);
  1550. err = push_rx_skb(card, skb, POOL_QUEUE(handle));
  1551. if (err) {
  1552. pci_unmap_single(card->pcidev, IDT77252_PRV_PADDR(skb),
  1553. skb->end - skb->data, PCI_DMA_FROMDEVICE);
  1554. sb_pool_remove(card, skb);
  1555. dev_kfree_skb(skb);
  1556. }
  1557. }
  1558. static void
  1559. flush_rx_pool(struct idt77252_dev *card, struct rx_pool *rpp)
  1560. {
  1561. rpp->len = 0;
  1562. rpp->count = 0;
  1563. rpp->first = NULL;
  1564. rpp->last = &rpp->first;
  1565. }
  1566. static void
  1567. recycle_rx_pool_skb(struct idt77252_dev *card, struct rx_pool *rpp)
  1568. {
  1569. struct sk_buff *skb, *next;
  1570. int i;
  1571. skb = rpp->first;
  1572. for (i = 0; i < rpp->count; i++) {
  1573. next = skb->next;
  1574. skb->next = NULL;
  1575. recycle_rx_skb(card, skb);
  1576. skb = next;
  1577. }
  1578. flush_rx_pool(card, rpp);
  1579. }
  1580. /*****************************************************************************/
  1581. /* */
  1582. /* ATM Interface */
  1583. /* */
  1584. /*****************************************************************************/
  1585. static void
  1586. idt77252_phy_put(struct atm_dev *dev, unsigned char value, unsigned long addr)
  1587. {
  1588. write_utility(dev->dev_data, 0x100 + (addr & 0x1ff), value);
  1589. }
  1590. static unsigned char
  1591. idt77252_phy_get(struct atm_dev *dev, unsigned long addr)
  1592. {
  1593. return read_utility(dev->dev_data, 0x100 + (addr & 0x1ff));
  1594. }
  1595. static inline int
  1596. idt77252_send_skb(struct atm_vcc *vcc, struct sk_buff *skb, int oam)
  1597. {
  1598. struct atm_dev *dev = vcc->dev;
  1599. struct idt77252_dev *card = dev->dev_data;
  1600. struct vc_map *vc = vcc->dev_data;
  1601. int err;
  1602. if (vc == NULL) {
  1603. printk("%s: NULL connection in send().\n", card->name);
  1604. atomic_inc(&vcc->stats->tx_err);
  1605. dev_kfree_skb(skb);
  1606. return -EINVAL;
  1607. }
  1608. if (!test_bit(VCF_TX, &vc->flags)) {
  1609. printk("%s: Trying to transmit on a non-tx VC.\n", card->name);
  1610. atomic_inc(&vcc->stats->tx_err);
  1611. dev_kfree_skb(skb);
  1612. return -EINVAL;
  1613. }
  1614. switch (vcc->qos.aal) {
  1615. case ATM_AAL0:
  1616. case ATM_AAL1:
  1617. case ATM_AAL5:
  1618. break;
  1619. default:
  1620. printk("%s: Unsupported AAL: %d\n", card->name, vcc->qos.aal);
  1621. atomic_inc(&vcc->stats->tx_err);
  1622. dev_kfree_skb(skb);
  1623. return -EINVAL;
  1624. }
  1625. if (skb_shinfo(skb)->nr_frags != 0) {
  1626. printk("%s: No scatter-gather yet.\n", card->name);
  1627. atomic_inc(&vcc->stats->tx_err);
  1628. dev_kfree_skb(skb);
  1629. return -EINVAL;
  1630. }
  1631. ATM_SKB(skb)->vcc = vcc;
  1632. err = queue_skb(card, vc, skb, oam);
  1633. if (err) {
  1634. atomic_inc(&vcc->stats->tx_err);
  1635. dev_kfree_skb(skb);
  1636. return err;
  1637. }
  1638. return 0;
  1639. }
  1640. int
  1641. idt77252_send(struct atm_vcc *vcc, struct sk_buff *skb)
  1642. {
  1643. return idt77252_send_skb(vcc, skb, 0);
  1644. }
  1645. static int
  1646. idt77252_send_oam(struct atm_vcc *vcc, void *cell, int flags)
  1647. {
  1648. struct atm_dev *dev = vcc->dev;
  1649. struct idt77252_dev *card = dev->dev_data;
  1650. struct sk_buff *skb;
  1651. skb = dev_alloc_skb(64);
  1652. if (!skb) {
  1653. printk("%s: Out of memory in send_oam().\n", card->name);
  1654. atomic_inc(&vcc->stats->tx_err);
  1655. return -ENOMEM;
  1656. }
  1657. atomic_add(skb->truesize, &sk_atm(vcc)->sk_wmem_alloc);
  1658. memcpy(skb_put(skb, 52), cell, 52);
  1659. return idt77252_send_skb(vcc, skb, 1);
  1660. }
  1661. static __inline__ unsigned int
  1662. idt77252_fls(unsigned int x)
  1663. {
  1664. int r = 1;
  1665. if (x == 0)
  1666. return 0;
  1667. if (x & 0xffff0000) {
  1668. x >>= 16;
  1669. r += 16;
  1670. }
  1671. if (x & 0xff00) {
  1672. x >>= 8;
  1673. r += 8;
  1674. }
  1675. if (x & 0xf0) {
  1676. x >>= 4;
  1677. r += 4;
  1678. }
  1679. if (x & 0xc) {
  1680. x >>= 2;
  1681. r += 2;
  1682. }
  1683. if (x & 0x2)
  1684. r += 1;
  1685. return r;
  1686. }
  1687. static u16
  1688. idt77252_int_to_atmfp(unsigned int rate)
  1689. {
  1690. u16 m, e;
  1691. if (rate == 0)
  1692. return 0;
  1693. e = idt77252_fls(rate) - 1;
  1694. if (e < 9)
  1695. m = (rate - (1 << e)) << (9 - e);
  1696. else if (e == 9)
  1697. m = (rate - (1 << e));
  1698. else /* e > 9 */
  1699. m = (rate - (1 << e)) >> (e - 9);
  1700. return 0x4000 | (e << 9) | m;
  1701. }
  1702. static u8
  1703. idt77252_rate_logindex(struct idt77252_dev *card, int pcr)
  1704. {
  1705. u16 afp;
  1706. afp = idt77252_int_to_atmfp(pcr < 0 ? -pcr : pcr);
  1707. if (pcr < 0)
  1708. return rate_to_log[(afp >> 5) & 0x1ff];
  1709. return rate_to_log[((afp >> 5) + 1) & 0x1ff];
  1710. }
  1711. static void
  1712. idt77252_est_timer(unsigned long data)
  1713. {
  1714. struct vc_map *vc = (struct vc_map *)data;
  1715. struct idt77252_dev *card = vc->card;
  1716. struct rate_estimator *est;
  1717. unsigned long flags;
  1718. u32 rate, cps;
  1719. u64 ncells;
  1720. u8 lacr;
  1721. spin_lock_irqsave(&vc->lock, flags);
  1722. est = vc->estimator;
  1723. if (!est)
  1724. goto out;
  1725. ncells = est->cells;
  1726. rate = ((u32)(ncells - est->last_cells)) << (7 - est->interval);
  1727. est->last_cells = ncells;
  1728. est->avcps += ((long)rate - (long)est->avcps) >> est->ewma_log;
  1729. est->cps = (est->avcps + 0x1f) >> 5;
  1730. cps = est->cps;
  1731. if (cps < (est->maxcps >> 4))
  1732. cps = est->maxcps >> 4;
  1733. lacr = idt77252_rate_logindex(card, cps);
  1734. if (lacr > vc->max_er)
  1735. lacr = vc->max_er;
  1736. if (lacr != vc->lacr) {
  1737. vc->lacr = lacr;
  1738. writel(TCMDQ_LACR|(vc->lacr << 16)|vc->index, SAR_REG_TCMDQ);
  1739. }
  1740. est->timer.expires = jiffies + ((HZ / 4) << est->interval);
  1741. add_timer(&est->timer);
  1742. out:
  1743. spin_unlock_irqrestore(&vc->lock, flags);
  1744. }
  1745. static struct rate_estimator *
  1746. idt77252_init_est(struct vc_map *vc, int pcr)
  1747. {
  1748. struct rate_estimator *est;
  1749. est = kmalloc(sizeof(struct rate_estimator), GFP_KERNEL);
  1750. if (!est)
  1751. return NULL;
  1752. memset(est, 0, sizeof(*est));
  1753. est->maxcps = pcr < 0 ? -pcr : pcr;
  1754. est->cps = est->maxcps;
  1755. est->avcps = est->cps << 5;
  1756. est->interval = 2; /* XXX: make this configurable */
  1757. est->ewma_log = 2; /* XXX: make this configurable */
  1758. init_timer(&est->timer);
  1759. est->timer.data = (unsigned long)vc;
  1760. est->timer.function = idt77252_est_timer;
  1761. est->timer.expires = jiffies + ((HZ / 4) << est->interval);
  1762. add_timer(&est->timer);
  1763. return est;
  1764. }
  1765. static int
  1766. idt77252_init_cbr(struct idt77252_dev *card, struct vc_map *vc,
  1767. struct atm_vcc *vcc, struct atm_qos *qos)
  1768. {
  1769. int tst_free, tst_used, tst_entries;
  1770. unsigned long tmpl, modl;
  1771. int tcr, tcra;
  1772. if ((qos->txtp.max_pcr == 0) &&
  1773. (qos->txtp.pcr == 0) && (qos->txtp.min_pcr == 0)) {
  1774. printk("%s: trying to open a CBR VC with cell rate = 0\n",
  1775. card->name);
  1776. return -EINVAL;
  1777. }
  1778. tst_used = 0;
  1779. tst_free = card->tst_free;
  1780. if (test_bit(VCF_TX, &vc->flags))
  1781. tst_used = vc->ntste;
  1782. tst_free += tst_used;
  1783. tcr = atm_pcr_goal(&qos->txtp);
  1784. tcra = tcr >= 0 ? tcr : -tcr;
  1785. TXPRINTK("%s: CBR target cell rate = %d\n", card->name, tcra);
  1786. tmpl = (unsigned long) tcra * ((unsigned long) card->tst_size - 2);
  1787. modl = tmpl % (unsigned long)card->utopia_pcr;
  1788. tst_entries = (int) (tmpl / card->utopia_pcr);
  1789. if (tcr > 0) {
  1790. if (modl > 0)
  1791. tst_entries++;
  1792. } else if (tcr == 0) {
  1793. tst_entries = tst_free - SAR_TST_RESERVED;
  1794. if (tst_entries <= 0) {
  1795. printk("%s: no CBR bandwidth free.\n", card->name);
  1796. return -ENOSR;
  1797. }
  1798. }
  1799. if (tst_entries == 0) {
  1800. printk("%s: selected CBR bandwidth < granularity.\n",
  1801. card->name);
  1802. return -EINVAL;
  1803. }
  1804. if (tst_entries > (tst_free - SAR_TST_RESERVED)) {
  1805. printk("%s: not enough CBR bandwidth free.\n", card->name);
  1806. return -ENOSR;
  1807. }
  1808. vc->ntste = tst_entries;
  1809. card->tst_free = tst_free - tst_entries;
  1810. if (test_bit(VCF_TX, &vc->flags)) {
  1811. if (tst_used == tst_entries)
  1812. return 0;
  1813. OPRINTK("%s: modify %d -> %d entries in TST.\n",
  1814. card->name, tst_used, tst_entries);
  1815. change_tst(card, vc, tst_entries, TSTE_OPC_CBR);
  1816. return 0;
  1817. }
  1818. OPRINTK("%s: setting %d entries in TST.\n", card->name, tst_entries);
  1819. fill_tst(card, vc, tst_entries, TSTE_OPC_CBR);
  1820. return 0;
  1821. }
  1822. static int
  1823. idt77252_init_ubr(struct idt77252_dev *card, struct vc_map *vc,
  1824. struct atm_vcc *vcc, struct atm_qos *qos)
  1825. {
  1826. unsigned long flags;
  1827. int tcr;
  1828. spin_lock_irqsave(&vc->lock, flags);
  1829. if (vc->estimator) {
  1830. del_timer(&vc->estimator->timer);
  1831. kfree(vc->estimator);
  1832. vc->estimator = NULL;
  1833. }
  1834. spin_unlock_irqrestore(&vc->lock, flags);
  1835. tcr = atm_pcr_goal(&qos->txtp);
  1836. if (tcr == 0)
  1837. tcr = card->link_pcr;
  1838. vc->estimator = idt77252_init_est(vc, tcr);
  1839. vc->class = SCHED_UBR;
  1840. vc->init_er = idt77252_rate_logindex(card, tcr);
  1841. vc->lacr = vc->init_er;
  1842. if (tcr < 0)
  1843. vc->max_er = vc->init_er;
  1844. else
  1845. vc->max_er = 0xff;
  1846. return 0;
  1847. }
  1848. static int
  1849. idt77252_init_tx(struct idt77252_dev *card, struct vc_map *vc,
  1850. struct atm_vcc *vcc, struct atm_qos *qos)
  1851. {
  1852. int error;
  1853. if (test_bit(VCF_TX, &vc->flags))
  1854. return -EBUSY;
  1855. switch (qos->txtp.traffic_class) {
  1856. case ATM_CBR:
  1857. vc->class = SCHED_CBR;
  1858. break;
  1859. case ATM_UBR:
  1860. vc->class = SCHED_UBR;
  1861. break;
  1862. case ATM_VBR:
  1863. case ATM_ABR:
  1864. default:
  1865. return -EPROTONOSUPPORT;
  1866. }
  1867. vc->scq = alloc_scq(card, vc->class);
  1868. if (!vc->scq) {
  1869. printk("%s: can't get SCQ.\n", card->name);
  1870. return -ENOMEM;
  1871. }
  1872. vc->scq->scd = get_free_scd(card, vc);
  1873. if (vc->scq->scd == 0) {
  1874. printk("%s: no SCD available.\n", card->name);
  1875. free_scq(card, vc->scq);
  1876. return -ENOMEM;
  1877. }
  1878. fill_scd(card, vc->scq, vc->class);
  1879. if (set_tct(card, vc)) {
  1880. printk("%s: class %d not supported.\n",
  1881. card->name, qos->txtp.traffic_class);
  1882. card->scd2vc[vc->scd_index] = NULL;
  1883. free_scq(card, vc->scq);
  1884. return -EPROTONOSUPPORT;
  1885. }
  1886. switch (vc->class) {
  1887. case SCHED_CBR:
  1888. error = idt77252_init_cbr(card, vc, vcc, qos);
  1889. if (error) {
  1890. card->scd2vc[vc->scd_index] = NULL;
  1891. free_scq(card, vc->scq);
  1892. return error;
  1893. }
  1894. clear_bit(VCF_IDLE, &vc->flags);
  1895. writel(TCMDQ_START | vc->index, SAR_REG_TCMDQ);
  1896. break;
  1897. case SCHED_UBR:
  1898. error = idt77252_init_ubr(card, vc, vcc, qos);
  1899. if (error) {
  1900. card->scd2vc[vc->scd_index] = NULL;
  1901. free_scq(card, vc->scq);
  1902. return error;
  1903. }
  1904. set_bit(VCF_IDLE, &vc->flags);
  1905. break;
  1906. }
  1907. vc->tx_vcc = vcc;
  1908. set_bit(VCF_TX, &vc->flags);
  1909. return 0;
  1910. }
  1911. static int
  1912. idt77252_init_rx(struct idt77252_dev *card, struct vc_map *vc,
  1913. struct atm_vcc *vcc, struct atm_qos *qos)
  1914. {
  1915. unsigned long flags;
  1916. unsigned long addr;
  1917. u32 rcte = 0;
  1918. if (test_bit(VCF_RX, &vc->flags))
  1919. return -EBUSY;
  1920. vc->rx_vcc = vcc;
  1921. set_bit(VCF_RX, &vc->flags);
  1922. if ((vcc->vci == 3) || (vcc->vci == 4))
  1923. return 0;
  1924. flush_rx_pool(card, &vc->rcv.rx_pool);
  1925. rcte |= SAR_RCTE_CONNECTOPEN;
  1926. rcte |= SAR_RCTE_RAWCELLINTEN;
  1927. switch (qos->aal) {
  1928. case ATM_AAL0:
  1929. rcte |= SAR_RCTE_RCQ;
  1930. break;
  1931. case ATM_AAL1:
  1932. rcte |= SAR_RCTE_OAM; /* Let SAR drop Video */
  1933. break;
  1934. case ATM_AAL34:
  1935. rcte |= SAR_RCTE_AAL34;
  1936. break;
  1937. case ATM_AAL5:
  1938. rcte |= SAR_RCTE_AAL5;
  1939. break;
  1940. default:
  1941. rcte |= SAR_RCTE_RCQ;
  1942. break;
  1943. }
  1944. if (qos->aal != ATM_AAL5)
  1945. rcte |= SAR_RCTE_FBP_1;
  1946. else if (qos->rxtp.max_sdu > SAR_FB_SIZE_2)
  1947. rcte |= SAR_RCTE_FBP_3;
  1948. else if (qos->rxtp.max_sdu > SAR_FB_SIZE_1)
  1949. rcte |= SAR_RCTE_FBP_2;
  1950. else if (qos->rxtp.max_sdu > SAR_FB_SIZE_0)
  1951. rcte |= SAR_RCTE_FBP_1;
  1952. else
  1953. rcte |= SAR_RCTE_FBP_01;
  1954. addr = card->rct_base + (vc->index << 2);
  1955. OPRINTK("%s: writing RCT at 0x%lx\n", card->name, addr);
  1956. write_sram(card, addr, rcte);
  1957. spin_lock_irqsave(&card->cmd_lock, flags);
  1958. writel(SAR_CMD_OPEN_CONNECTION | (addr << 2), SAR_REG_CMD);
  1959. waitfor_idle(card);
  1960. spin_unlock_irqrestore(&card->cmd_lock, flags);
  1961. return 0;
  1962. }
  1963. static int
  1964. idt77252_open(struct atm_vcc *vcc)
  1965. {
  1966. struct atm_dev *dev = vcc->dev;
  1967. struct idt77252_dev *card = dev->dev_data;
  1968. struct vc_map *vc;
  1969. unsigned int index;
  1970. unsigned int inuse;
  1971. int error;
  1972. int vci = vcc->vci;
  1973. short vpi = vcc->vpi;
  1974. if (vpi == ATM_VPI_UNSPEC || vci == ATM_VCI_UNSPEC)
  1975. return 0;
  1976. if (vpi >= (1 << card->vpibits)) {
  1977. printk("%s: unsupported VPI: %d\n", card->name, vpi);
  1978. return -EINVAL;
  1979. }
  1980. if (vci >= (1 << card->vcibits)) {
  1981. printk("%s: unsupported VCI: %d\n", card->name, vci);
  1982. return -EINVAL;
  1983. }
  1984. set_bit(ATM_VF_ADDR, &vcc->flags);
  1985. down(&card->mutex);
  1986. OPRINTK("%s: opening vpi.vci: %d.%d\n", card->name, vpi, vci);
  1987. switch (vcc->qos.aal) {
  1988. case ATM_AAL0:
  1989. case ATM_AAL1:
  1990. case ATM_AAL5:
  1991. break;
  1992. default:
  1993. printk("%s: Unsupported AAL: %d\n", card->name, vcc->qos.aal);
  1994. up(&card->mutex);
  1995. return -EPROTONOSUPPORT;
  1996. }
  1997. index = VPCI2VC(card, vpi, vci);
  1998. if (!card->vcs[index]) {
  1999. card->vcs[index] = kmalloc(sizeof(struct vc_map), GFP_KERNEL);
  2000. if (!card->vcs[index]) {
  2001. printk("%s: can't alloc vc in open()\n", card->name);
  2002. up(&card->mutex);
  2003. return -ENOMEM;
  2004. }
  2005. memset(card->vcs[index], 0, sizeof(struct vc_map));
  2006. card->vcs[index]->card = card;
  2007. card->vcs[index]->index = index;
  2008. spin_lock_init(&card->vcs[index]->lock);
  2009. }
  2010. vc = card->vcs[index];
  2011. vcc->dev_data = vc;
  2012. IPRINTK("%s: idt77252_open: vc = %d (%d.%d) %s/%s (max RX SDU: %u)\n",
  2013. card->name, vc->index, vcc->vpi, vcc->vci,
  2014. vcc->qos.rxtp.traffic_class != ATM_NONE ? "rx" : "--",
  2015. vcc->qos.txtp.traffic_class != ATM_NONE ? "tx" : "--",
  2016. vcc->qos.rxtp.max_sdu);
  2017. inuse = 0;
  2018. if (vcc->qos.txtp.traffic_class != ATM_NONE &&
  2019. test_bit(VCF_TX, &vc->flags))
  2020. inuse = 1;
  2021. if (vcc->qos.rxtp.traffic_class != ATM_NONE &&
  2022. test_bit(VCF_RX, &vc->flags))
  2023. inuse += 2;
  2024. if (inuse) {
  2025. printk("%s: %s vci already in use.\n", card->name,
  2026. inuse == 1 ? "tx" : inuse == 2 ? "rx" : "tx and rx");
  2027. up(&card->mutex);
  2028. return -EADDRINUSE;
  2029. }
  2030. if (vcc->qos.txtp.traffic_class != ATM_NONE) {
  2031. error = idt77252_init_tx(card, vc, vcc, &vcc->qos);
  2032. if (error) {
  2033. up(&card->mutex);
  2034. return error;
  2035. }
  2036. }
  2037. if (vcc->qos.rxtp.traffic_class != ATM_NONE) {
  2038. error = idt77252_init_rx(card, vc, vcc, &vcc->qos);
  2039. if (error) {
  2040. up(&card->mutex);
  2041. return error;
  2042. }
  2043. }
  2044. set_bit(ATM_VF_READY, &vcc->flags);
  2045. up(&card->mutex);
  2046. return 0;
  2047. }
  2048. static void
  2049. idt77252_close(struct atm_vcc *vcc)
  2050. {
  2051. struct atm_dev *dev = vcc->dev;
  2052. struct idt77252_dev *card = dev->dev_data;
  2053. struct vc_map *vc = vcc->dev_data;
  2054. unsigned long flags;
  2055. unsigned long addr;
  2056. unsigned long timeout;
  2057. down(&card->mutex);
  2058. IPRINTK("%s: idt77252_close: vc = %d (%d.%d)\n",
  2059. card->name, vc->index, vcc->vpi, vcc->vci);
  2060. clear_bit(ATM_VF_READY, &vcc->flags);
  2061. if (vcc->qos.rxtp.traffic_class != ATM_NONE) {
  2062. spin_lock_irqsave(&vc->lock, flags);
  2063. clear_bit(VCF_RX, &vc->flags);
  2064. vc->rx_vcc = NULL;
  2065. spin_unlock_irqrestore(&vc->lock, flags);
  2066. if ((vcc->vci == 3) || (vcc->vci == 4))
  2067. goto done;
  2068. addr = card->rct_base + vc->index * SAR_SRAM_RCT_SIZE;
  2069. spin_lock_irqsave(&card->cmd_lock, flags);
  2070. writel(SAR_CMD_CLOSE_CONNECTION | (addr << 2), SAR_REG_CMD);
  2071. waitfor_idle(card);
  2072. spin_unlock_irqrestore(&card->cmd_lock, flags);
  2073. if (vc->rcv.rx_pool.count) {
  2074. DPRINTK("%s: closing a VC with pending rx buffers.\n",
  2075. card->name);
  2076. recycle_rx_pool_skb(card, &vc->rcv.rx_pool);
  2077. }
  2078. }
  2079. done:
  2080. if (vcc->qos.txtp.traffic_class != ATM_NONE) {
  2081. spin_lock_irqsave(&vc->lock, flags);
  2082. clear_bit(VCF_TX, &vc->flags);
  2083. clear_bit(VCF_IDLE, &vc->flags);
  2084. clear_bit(VCF_RSV, &vc->flags);
  2085. vc->tx_vcc = NULL;
  2086. if (vc->estimator) {
  2087. del_timer(&vc->estimator->timer);
  2088. kfree(vc->estimator);
  2089. vc->estimator = NULL;
  2090. }
  2091. spin_unlock_irqrestore(&vc->lock, flags);
  2092. timeout = 5 * 1000;
  2093. while (atomic_read(&vc->scq->used) > 0) {
  2094. timeout = msleep_interruptible(timeout);
  2095. if (!timeout)
  2096. break;
  2097. }
  2098. if (!timeout)
  2099. printk("%s: SCQ drain timeout: %u used\n",
  2100. card->name, atomic_read(&vc->scq->used));
  2101. writel(TCMDQ_HALT | vc->index, SAR_REG_TCMDQ);
  2102. clear_scd(card, vc->scq, vc->class);
  2103. if (vc->class == SCHED_CBR) {
  2104. clear_tst(card, vc);
  2105. card->tst_free += vc->ntste;
  2106. vc->ntste = 0;
  2107. }
  2108. card->scd2vc[vc->scd_index] = NULL;
  2109. free_scq(card, vc->scq);
  2110. }
  2111. up(&card->mutex);
  2112. }
  2113. static int
  2114. idt77252_change_qos(struct atm_vcc *vcc, struct atm_qos *qos, int flags)
  2115. {
  2116. struct atm_dev *dev = vcc->dev;
  2117. struct idt77252_dev *card = dev->dev_data;
  2118. struct vc_map *vc = vcc->dev_data;
  2119. int error = 0;
  2120. down(&card->mutex);
  2121. if (qos->txtp.traffic_class != ATM_NONE) {
  2122. if (!test_bit(VCF_TX, &vc->flags)) {
  2123. error = idt77252_init_tx(card, vc, vcc, qos);
  2124. if (error)
  2125. goto out;
  2126. } else {
  2127. switch (qos->txtp.traffic_class) {
  2128. case ATM_CBR:
  2129. error = idt77252_init_cbr(card, vc, vcc, qos);
  2130. if (error)
  2131. goto out;
  2132. break;
  2133. case ATM_UBR:
  2134. error = idt77252_init_ubr(card, vc, vcc, qos);
  2135. if (error)
  2136. goto out;
  2137. if (!test_bit(VCF_IDLE, &vc->flags)) {
  2138. writel(TCMDQ_LACR | (vc->lacr << 16) |
  2139. vc->index, SAR_REG_TCMDQ);
  2140. }
  2141. break;
  2142. case ATM_VBR:
  2143. case ATM_ABR:
  2144. error = -EOPNOTSUPP;
  2145. goto out;
  2146. }
  2147. }
  2148. }
  2149. if ((qos->rxtp.traffic_class != ATM_NONE) &&
  2150. !test_bit(VCF_RX, &vc->flags)) {
  2151. error = idt77252_init_rx(card, vc, vcc, qos);
  2152. if (error)
  2153. goto out;
  2154. }
  2155. memcpy(&vcc->qos, qos, sizeof(struct atm_qos));
  2156. set_bit(ATM_VF_HASQOS, &vcc->flags);
  2157. out:
  2158. up(&card->mutex);
  2159. return error;
  2160. }
  2161. static int
  2162. idt77252_proc_read(struct atm_dev *dev, loff_t * pos, char *page)
  2163. {
  2164. struct idt77252_dev *card = dev->dev_data;
  2165. int i, left;
  2166. left = (int) *pos;
  2167. if (!left--)
  2168. return sprintf(page, "IDT77252 Interrupts:\n");
  2169. if (!left--)
  2170. return sprintf(page, "TSIF: %lu\n", card->irqstat[15]);
  2171. if (!left--)
  2172. return sprintf(page, "TXICP: %lu\n", card->irqstat[14]);
  2173. if (!left--)
  2174. return sprintf(page, "TSQF: %lu\n", card->irqstat[12]);
  2175. if (!left--)
  2176. return sprintf(page, "TMROF: %lu\n", card->irqstat[11]);
  2177. if (!left--)
  2178. return sprintf(page, "PHYI: %lu\n", card->irqstat[10]);
  2179. if (!left--)
  2180. return sprintf(page, "FBQ3A: %lu\n", card->irqstat[8]);
  2181. if (!left--)
  2182. return sprintf(page, "FBQ2A: %lu\n", card->irqstat[7]);
  2183. if (!left--)
  2184. return sprintf(page, "RSQF: %lu\n", card->irqstat[6]);
  2185. if (!left--)
  2186. return sprintf(page, "EPDU: %lu\n", card->irqstat[5]);
  2187. if (!left--)
  2188. return sprintf(page, "RAWCF: %lu\n", card->irqstat[4]);
  2189. if (!left--)
  2190. return sprintf(page, "FBQ1A: %lu\n", card->irqstat[3]);
  2191. if (!left--)
  2192. return sprintf(page, "FBQ0A: %lu\n", card->irqstat[2]);
  2193. if (!left--)
  2194. return sprintf(page, "RSQAF: %lu\n", card->irqstat[1]);
  2195. if (!left--)
  2196. return sprintf(page, "IDT77252 Transmit Connection Table:\n");
  2197. for (i = 0; i < card->tct_size; i++) {
  2198. unsigned long tct;
  2199. struct atm_vcc *vcc;
  2200. struct vc_map *vc;
  2201. char *p;
  2202. vc = card->vcs[i];
  2203. if (!vc)
  2204. continue;
  2205. vcc = NULL;
  2206. if (vc->tx_vcc)
  2207. vcc = vc->tx_vcc;
  2208. if (!vcc)
  2209. continue;
  2210. if (left--)
  2211. continue;
  2212. p = page;
  2213. p += sprintf(p, " %4u: %u.%u: ", i, vcc->vpi, vcc->vci);
  2214. tct = (unsigned long) (card->tct_base + i * SAR_SRAM_TCT_SIZE);
  2215. for (i = 0; i < 8; i++)
  2216. p += sprintf(p, " %08x", read_sram(card, tct + i));
  2217. p += sprintf(p, "\n");
  2218. return p - page;
  2219. }
  2220. return 0;
  2221. }
  2222. /*****************************************************************************/
  2223. /* */
  2224. /* Interrupt handler */
  2225. /* */
  2226. /*****************************************************************************/
  2227. static void
  2228. idt77252_collect_stat(struct idt77252_dev *card)
  2229. {
  2230. u32 cdc, vpec, icc;
  2231. cdc = readl(SAR_REG_CDC);
  2232. vpec = readl(SAR_REG_VPEC);
  2233. icc = readl(SAR_REG_ICC);
  2234. #ifdef NOTDEF
  2235. printk("%s:", card->name);
  2236. if (cdc & 0x7f0000) {
  2237. char *s = "";
  2238. printk(" [");
  2239. if (cdc & (1 << 22)) {
  2240. printk("%sRM ID", s);
  2241. s = " | ";
  2242. }
  2243. if (cdc & (1 << 21)) {
  2244. printk("%sCON TAB", s);
  2245. s = " | ";
  2246. }
  2247. if (cdc & (1 << 20)) {
  2248. printk("%sNO FB", s);
  2249. s = " | ";
  2250. }
  2251. if (cdc & (1 << 19)) {
  2252. printk("%sOAM CRC", s);
  2253. s = " | ";
  2254. }
  2255. if (cdc & (1 << 18)) {
  2256. printk("%sRM CRC", s);
  2257. s = " | ";
  2258. }
  2259. if (cdc & (1 << 17)) {
  2260. printk("%sRM FIFO", s);
  2261. s = " | ";
  2262. }
  2263. if (cdc & (1 << 16)) {
  2264. printk("%sRX FIFO", s);
  2265. s = " | ";
  2266. }
  2267. printk("]");
  2268. }
  2269. printk(" CDC %04x, VPEC %04x, ICC: %04x\n",
  2270. cdc & 0xffff, vpec & 0xffff, icc & 0xffff);
  2271. #endif
  2272. }
  2273. static irqreturn_t
  2274. idt77252_interrupt(int irq, void *dev_id, struct pt_regs *ptregs)
  2275. {
  2276. struct idt77252_dev *card = dev_id;
  2277. u32 stat;
  2278. stat = readl(SAR_REG_STAT) & 0xffff;
  2279. if (!stat) /* no interrupt for us */
  2280. return IRQ_NONE;
  2281. if (test_and_set_bit(IDT77252_BIT_INTERRUPT, &card->flags)) {
  2282. printk("%s: Re-entering irq_handler()\n", card->name);
  2283. goto out;
  2284. }
  2285. writel(stat, SAR_REG_STAT); /* reset interrupt */
  2286. if (stat & SAR_STAT_TSIF) { /* entry written to TSQ */
  2287. INTPRINTK("%s: TSIF\n", card->name);
  2288. card->irqstat[15]++;
  2289. idt77252_tx(card);
  2290. }
  2291. if (stat & SAR_STAT_TXICP) { /* Incomplete CS-PDU has */
  2292. INTPRINTK("%s: TXICP\n", card->name);
  2293. card->irqstat[14]++;
  2294. #ifdef CONFIG_ATM_IDT77252_DEBUG
  2295. idt77252_tx_dump(card);
  2296. #endif
  2297. }
  2298. if (stat & SAR_STAT_TSQF) { /* TSQ 7/8 full */
  2299. INTPRINTK("%s: TSQF\n", card->name);
  2300. card->irqstat[12]++;
  2301. idt77252_tx(card);
  2302. }
  2303. if (stat & SAR_STAT_TMROF) { /* Timer overflow */
  2304. INTPRINTK("%s: TMROF\n", card->name);
  2305. card->irqstat[11]++;
  2306. idt77252_collect_stat(card);
  2307. }
  2308. if (stat & SAR_STAT_EPDU) { /* Got complete CS-PDU */
  2309. INTPRINTK("%s: EPDU\n", card->name);
  2310. card->irqstat[5]++;
  2311. idt77252_rx(card);
  2312. }
  2313. if (stat & SAR_STAT_RSQAF) { /* RSQ is 7/8 full */
  2314. INTPRINTK("%s: RSQAF\n", card->name);
  2315. card->irqstat[1]++;
  2316. idt77252_rx(card);
  2317. }
  2318. if (stat & SAR_STAT_RSQF) { /* RSQ is full */
  2319. INTPRINTK("%s: RSQF\n", card->name);
  2320. card->irqstat[6]++;
  2321. idt77252_rx(card);
  2322. }
  2323. if (stat & SAR_STAT_RAWCF) { /* Raw cell received */
  2324. INTPRINTK("%s: RAWCF\n", card->name);
  2325. card->irqstat[4]++;
  2326. idt77252_rx_raw(card);
  2327. }
  2328. if (stat & SAR_STAT_PHYI) { /* PHY device interrupt */
  2329. INTPRINTK("%s: PHYI", card->name);
  2330. card->irqstat[10]++;
  2331. if (card->atmdev->phy && card->atmdev->phy->interrupt)
  2332. card->atmdev->phy->interrupt(card->atmdev);
  2333. }
  2334. if (stat & (SAR_STAT_FBQ0A | SAR_STAT_FBQ1A |
  2335. SAR_STAT_FBQ2A | SAR_STAT_FBQ3A)) {
  2336. writel(readl(SAR_REG_CFG) & ~(SAR_CFG_FBIE), SAR_REG_CFG);
  2337. INTPRINTK("%s: FBQA: %04x\n", card->name, stat);
  2338. if (stat & SAR_STAT_FBQ0A)
  2339. card->irqstat[2]++;
  2340. if (stat & SAR_STAT_FBQ1A)
  2341. card->irqstat[3]++;
  2342. if (stat & SAR_STAT_FBQ2A)
  2343. card->irqstat[7]++;
  2344. if (stat & SAR_STAT_FBQ3A)
  2345. card->irqstat[8]++;
  2346. schedule_work(&card->tqueue);
  2347. }
  2348. out:
  2349. clear_bit(IDT77252_BIT_INTERRUPT, &card->flags);
  2350. return IRQ_HANDLED;
  2351. }
  2352. static void
  2353. idt77252_softint(void *dev_id)
  2354. {
  2355. struct idt77252_dev *card = dev_id;
  2356. u32 stat;
  2357. int done;
  2358. for (done = 1; ; done = 1) {
  2359. stat = readl(SAR_REG_STAT) >> 16;
  2360. if ((stat & 0x0f) < SAR_FBQ0_HIGH) {
  2361. add_rx_skb(card, 0, SAR_FB_SIZE_0, 32);
  2362. done = 0;
  2363. }
  2364. stat >>= 4;
  2365. if ((stat & 0x0f) < SAR_FBQ1_HIGH) {
  2366. add_rx_skb(card, 1, SAR_FB_SIZE_1, 32);
  2367. done = 0;
  2368. }
  2369. stat >>= 4;
  2370. if ((stat & 0x0f) < SAR_FBQ2_HIGH) {
  2371. add_rx_skb(card, 2, SAR_FB_SIZE_2, 32);
  2372. done = 0;
  2373. }
  2374. stat >>= 4;
  2375. if ((stat & 0x0f) < SAR_FBQ3_HIGH) {
  2376. add_rx_skb(card, 3, SAR_FB_SIZE_3, 32);
  2377. done = 0;
  2378. }
  2379. if (done)
  2380. break;
  2381. }
  2382. writel(readl(SAR_REG_CFG) | SAR_CFG_FBIE, SAR_REG_CFG);
  2383. }
  2384. static int
  2385. open_card_oam(struct idt77252_dev *card)
  2386. {
  2387. unsigned long flags;
  2388. unsigned long addr;
  2389. struct vc_map *vc;
  2390. int vpi, vci;
  2391. int index;
  2392. u32 rcte;
  2393. for (vpi = 0; vpi < (1 << card->vpibits); vpi++) {
  2394. for (vci = 3; vci < 5; vci++) {
  2395. index = VPCI2VC(card, vpi, vci);
  2396. vc = kmalloc(sizeof(struct vc_map), GFP_KERNEL);
  2397. if (!vc) {
  2398. printk("%s: can't alloc vc\n", card->name);
  2399. return -ENOMEM;
  2400. }
  2401. memset(vc, 0, sizeof(struct vc_map));
  2402. vc->index = index;
  2403. card->vcs[index] = vc;
  2404. flush_rx_pool(card, &vc->rcv.rx_pool);
  2405. rcte = SAR_RCTE_CONNECTOPEN |
  2406. SAR_RCTE_RAWCELLINTEN |
  2407. SAR_RCTE_RCQ |
  2408. SAR_RCTE_FBP_1;
  2409. addr = card->rct_base + (vc->index << 2);
  2410. write_sram(card, addr, rcte);
  2411. spin_lock_irqsave(&card->cmd_lock, flags);
  2412. writel(SAR_CMD_OPEN_CONNECTION | (addr << 2),
  2413. SAR_REG_CMD);
  2414. waitfor_idle(card);
  2415. spin_unlock_irqrestore(&card->cmd_lock, flags);
  2416. }
  2417. }
  2418. return 0;
  2419. }
  2420. static void
  2421. close_card_oam(struct idt77252_dev *card)
  2422. {
  2423. unsigned long flags;
  2424. unsigned long addr;
  2425. struct vc_map *vc;
  2426. int vpi, vci;
  2427. int index;
  2428. for (vpi = 0; vpi < (1 << card->vpibits); vpi++) {
  2429. for (vci = 3; vci < 5; vci++) {
  2430. index = VPCI2VC(card, vpi, vci);
  2431. vc = card->vcs[index];
  2432. addr = card->rct_base + vc->index * SAR_SRAM_RCT_SIZE;
  2433. spin_lock_irqsave(&card->cmd_lock, flags);
  2434. writel(SAR_CMD_CLOSE_CONNECTION | (addr << 2),
  2435. SAR_REG_CMD);
  2436. waitfor_idle(card);
  2437. spin_unlock_irqrestore(&card->cmd_lock, flags);
  2438. if (vc->rcv.rx_pool.count) {
  2439. DPRINTK("%s: closing a VC "
  2440. "with pending rx buffers.\n",
  2441. card->name);
  2442. recycle_rx_pool_skb(card, &vc->rcv.rx_pool);
  2443. }
  2444. }
  2445. }
  2446. }
  2447. static int
  2448. open_card_ubr0(struct idt77252_dev *card)
  2449. {
  2450. struct vc_map *vc;
  2451. vc = kmalloc(sizeof(struct vc_map), GFP_KERNEL);
  2452. if (!vc) {
  2453. printk("%s: can't alloc vc\n", card->name);
  2454. return -ENOMEM;
  2455. }
  2456. memset(vc, 0, sizeof(struct vc_map));
  2457. card->vcs[0] = vc;
  2458. vc->class = SCHED_UBR0;
  2459. vc->scq = alloc_scq(card, vc->class);
  2460. if (!vc->scq) {
  2461. printk("%s: can't get SCQ.\n", card->name);
  2462. return -ENOMEM;
  2463. }
  2464. card->scd2vc[0] = vc;
  2465. vc->scd_index = 0;
  2466. vc->scq->scd = card->scd_base;
  2467. fill_scd(card, vc->scq, vc->class);
  2468. write_sram(card, card->tct_base + 0, TCT_UBR | card->scd_base);
  2469. write_sram(card, card->tct_base + 1, 0);
  2470. write_sram(card, card->tct_base + 2, 0);
  2471. write_sram(card, card->tct_base + 3, 0);
  2472. write_sram(card, card->tct_base + 4, 0);
  2473. write_sram(card, card->tct_base + 5, 0);
  2474. write_sram(card, card->tct_base + 6, 0);
  2475. write_sram(card, card->tct_base + 7, TCT_FLAG_UBR);
  2476. clear_bit(VCF_IDLE, &vc->flags);
  2477. writel(TCMDQ_START | 0, SAR_REG_TCMDQ);
  2478. return 0;
  2479. }
  2480. static int
  2481. idt77252_dev_open(struct idt77252_dev *card)
  2482. {
  2483. u32 conf;
  2484. if (!test_bit(IDT77252_BIT_INIT, &card->flags)) {
  2485. printk("%s: SAR not yet initialized.\n", card->name);
  2486. return -1;
  2487. }
  2488. conf = SAR_CFG_RXPTH| /* enable receive path */
  2489. SAR_RX_DELAY | /* interrupt on complete PDU */
  2490. SAR_CFG_RAWIE | /* interrupt enable on raw cells */
  2491. SAR_CFG_RQFIE | /* interrupt on RSQ almost full */
  2492. SAR_CFG_TMOIE | /* interrupt on timer overflow */
  2493. SAR_CFG_FBIE | /* interrupt on low free buffers */
  2494. SAR_CFG_TXEN | /* transmit operation enable */
  2495. SAR_CFG_TXINT | /* interrupt on transmit status */
  2496. SAR_CFG_TXUIE | /* interrupt on transmit underrun */
  2497. SAR_CFG_TXSFI | /* interrupt on TSQ almost full */
  2498. SAR_CFG_PHYIE /* enable PHY interrupts */
  2499. ;
  2500. #ifdef CONFIG_ATM_IDT77252_RCV_ALL
  2501. /* Test RAW cell receive. */
  2502. conf |= SAR_CFG_VPECA;
  2503. #endif
  2504. writel(readl(SAR_REG_CFG) | conf, SAR_REG_CFG);
  2505. if (open_card_oam(card)) {
  2506. printk("%s: Error initializing OAM.\n", card->name);
  2507. return -1;
  2508. }
  2509. if (open_card_ubr0(card)) {
  2510. printk("%s: Error initializing UBR0.\n", card->name);
  2511. return -1;
  2512. }
  2513. IPRINTK("%s: opened IDT77252 ABR SAR.\n", card->name);
  2514. return 0;
  2515. }
  2516. void
  2517. idt77252_dev_close(struct atm_dev *dev)
  2518. {
  2519. struct idt77252_dev *card = dev->dev_data;
  2520. u32 conf;
  2521. close_card_oam(card);
  2522. conf = SAR_CFG_RXPTH | /* enable receive path */
  2523. SAR_RX_DELAY | /* interrupt on complete PDU */
  2524. SAR_CFG_RAWIE | /* interrupt enable on raw cells */
  2525. SAR_CFG_RQFIE | /* interrupt on RSQ almost full */
  2526. SAR_CFG_TMOIE | /* interrupt on timer overflow */
  2527. SAR_CFG_FBIE | /* interrupt on low free buffers */
  2528. SAR_CFG_TXEN | /* transmit operation enable */
  2529. SAR_CFG_TXINT | /* interrupt on transmit status */
  2530. SAR_CFG_TXUIE | /* interrupt on xmit underrun */
  2531. SAR_CFG_TXSFI /* interrupt on TSQ almost full */
  2532. ;
  2533. writel(readl(SAR_REG_CFG) & ~(conf), SAR_REG_CFG);
  2534. DIPRINTK("%s: closed IDT77252 ABR SAR.\n", card->name);
  2535. }
  2536. /*****************************************************************************/
  2537. /* */
  2538. /* Initialisation and Deinitialization of IDT77252 */
  2539. /* */
  2540. /*****************************************************************************/
  2541. static void
  2542. deinit_card(struct idt77252_dev *card)
  2543. {
  2544. struct sk_buff *skb;
  2545. int i, j;
  2546. if (!test_bit(IDT77252_BIT_INIT, &card->flags)) {
  2547. printk("%s: SAR not yet initialized.\n", card->name);
  2548. return;
  2549. }
  2550. DIPRINTK("idt77252: deinitialize card %u\n", card->index);
  2551. writel(0, SAR_REG_CFG);
  2552. if (card->atmdev)
  2553. atm_dev_deregister(card->atmdev);
  2554. for (i = 0; i < 4; i++) {
  2555. for (j = 0; j < FBQ_SIZE; j++) {
  2556. skb = card->sbpool[i].skb[j];
  2557. if (skb) {
  2558. pci_unmap_single(card->pcidev,
  2559. IDT77252_PRV_PADDR(skb),
  2560. skb->end - skb->data,
  2561. PCI_DMA_FROMDEVICE);
  2562. card->sbpool[i].skb[j] = NULL;
  2563. dev_kfree_skb(skb);
  2564. }
  2565. }
  2566. }
  2567. vfree(card->soft_tst);
  2568. vfree(card->scd2vc);
  2569. vfree(card->vcs);
  2570. if (card->raw_cell_hnd) {
  2571. pci_free_consistent(card->pcidev, 2 * sizeof(u32),
  2572. card->raw_cell_hnd, card->raw_cell_paddr);
  2573. }
  2574. if (card->rsq.base) {
  2575. DIPRINTK("%s: Release RSQ ...\n", card->name);
  2576. deinit_rsq(card);
  2577. }
  2578. if (card->tsq.base) {
  2579. DIPRINTK("%s: Release TSQ ...\n", card->name);
  2580. deinit_tsq(card);
  2581. }
  2582. DIPRINTK("idt77252: Release IRQ.\n");
  2583. free_irq(card->pcidev->irq, card);
  2584. for (i = 0; i < 4; i++) {
  2585. if (card->fbq[i])
  2586. iounmap(card->fbq[i]);
  2587. }
  2588. if (card->membase)
  2589. iounmap(card->membase);
  2590. clear_bit(IDT77252_BIT_INIT, &card->flags);
  2591. DIPRINTK("%s: Card deinitialized.\n", card->name);
  2592. }
  2593. static int __devinit
  2594. init_sram(struct idt77252_dev *card)
  2595. {
  2596. int i;
  2597. for (i = 0; i < card->sramsize; i += 4)
  2598. write_sram(card, (i >> 2), 0);
  2599. /* set SRAM layout for THIS card */
  2600. if (card->sramsize == (512 * 1024)) {
  2601. card->tct_base = SAR_SRAM_TCT_128_BASE;
  2602. card->tct_size = (SAR_SRAM_TCT_128_TOP - card->tct_base + 1)
  2603. / SAR_SRAM_TCT_SIZE;
  2604. card->rct_base = SAR_SRAM_RCT_128_BASE;
  2605. card->rct_size = (SAR_SRAM_RCT_128_TOP - card->rct_base + 1)
  2606. / SAR_SRAM_RCT_SIZE;
  2607. card->rt_base = SAR_SRAM_RT_128_BASE;
  2608. card->scd_base = SAR_SRAM_SCD_128_BASE;
  2609. card->scd_size = (SAR_SRAM_SCD_128_TOP - card->scd_base + 1)
  2610. / SAR_SRAM_SCD_SIZE;
  2611. card->tst[0] = SAR_SRAM_TST1_128_BASE;
  2612. card->tst[1] = SAR_SRAM_TST2_128_BASE;
  2613. card->tst_size = SAR_SRAM_TST1_128_TOP - card->tst[0] + 1;
  2614. card->abrst_base = SAR_SRAM_ABRSTD_128_BASE;
  2615. card->abrst_size = SAR_ABRSTD_SIZE_8K;
  2616. card->fifo_base = SAR_SRAM_FIFO_128_BASE;
  2617. card->fifo_size = SAR_RXFD_SIZE_32K;
  2618. } else {
  2619. card->tct_base = SAR_SRAM_TCT_32_BASE;
  2620. card->tct_size = (SAR_SRAM_TCT_32_TOP - card->tct_base + 1)
  2621. / SAR_SRAM_TCT_SIZE;
  2622. card->rct_base = SAR_SRAM_RCT_32_BASE;
  2623. card->rct_size = (SAR_SRAM_RCT_32_TOP - card->rct_base + 1)
  2624. / SAR_SRAM_RCT_SIZE;
  2625. card->rt_base = SAR_SRAM_RT_32_BASE;
  2626. card->scd_base = SAR_SRAM_SCD_32_BASE;
  2627. card->scd_size = (SAR_SRAM_SCD_32_TOP - card->scd_base + 1)
  2628. / SAR_SRAM_SCD_SIZE;
  2629. card->tst[0] = SAR_SRAM_TST1_32_BASE;
  2630. card->tst[1] = SAR_SRAM_TST2_32_BASE;
  2631. card->tst_size = (SAR_SRAM_TST1_32_TOP - card->tst[0] + 1);
  2632. card->abrst_base = SAR_SRAM_ABRSTD_32_BASE;
  2633. card->abrst_size = SAR_ABRSTD_SIZE_1K;
  2634. card->fifo_base = SAR_SRAM_FIFO_32_BASE;
  2635. card->fifo_size = SAR_RXFD_SIZE_4K;
  2636. }
  2637. /* Initialize TCT */
  2638. for (i = 0; i < card->tct_size; i++) {
  2639. write_sram(card, i * SAR_SRAM_TCT_SIZE + 0, 0);
  2640. write_sram(card, i * SAR_SRAM_TCT_SIZE + 1, 0);
  2641. write_sram(card, i * SAR_SRAM_TCT_SIZE + 2, 0);
  2642. write_sram(card, i * SAR_SRAM_TCT_SIZE + 3, 0);
  2643. write_sram(card, i * SAR_SRAM_TCT_SIZE + 4, 0);
  2644. write_sram(card, i * SAR_SRAM_TCT_SIZE + 5, 0);
  2645. write_sram(card, i * SAR_SRAM_TCT_SIZE + 6, 0);
  2646. write_sram(card, i * SAR_SRAM_TCT_SIZE + 7, 0);
  2647. }
  2648. /* Initialize RCT */
  2649. for (i = 0; i < card->rct_size; i++) {
  2650. write_sram(card, card->rct_base + i * SAR_SRAM_RCT_SIZE,
  2651. (u32) SAR_RCTE_RAWCELLINTEN);
  2652. write_sram(card, card->rct_base + i * SAR_SRAM_RCT_SIZE + 1,
  2653. (u32) 0);
  2654. write_sram(card, card->rct_base + i * SAR_SRAM_RCT_SIZE + 2,
  2655. (u32) 0);
  2656. write_sram(card, card->rct_base + i * SAR_SRAM_RCT_SIZE + 3,
  2657. (u32) 0xffffffff);
  2658. }
  2659. writel((SAR_FBQ0_LOW << 28) | 0x00000000 | 0x00000000 |
  2660. (SAR_FB_SIZE_0 / 48), SAR_REG_FBQS0);
  2661. writel((SAR_FBQ1_LOW << 28) | 0x00000000 | 0x00000000 |
  2662. (SAR_FB_SIZE_1 / 48), SAR_REG_FBQS1);
  2663. writel((SAR_FBQ2_LOW << 28) | 0x00000000 | 0x00000000 |
  2664. (SAR_FB_SIZE_2 / 48), SAR_REG_FBQS2);
  2665. writel((SAR_FBQ3_LOW << 28) | 0x00000000 | 0x00000000 |
  2666. (SAR_FB_SIZE_3 / 48), SAR_REG_FBQS3);
  2667. /* Initialize rate table */
  2668. for (i = 0; i < 256; i++) {
  2669. write_sram(card, card->rt_base + i, log_to_rate[i]);
  2670. }
  2671. for (i = 0; i < 128; i++) {
  2672. unsigned int tmp;
  2673. tmp = rate_to_log[(i << 2) + 0] << 0;
  2674. tmp |= rate_to_log[(i << 2) + 1] << 8;
  2675. tmp |= rate_to_log[(i << 2) + 2] << 16;
  2676. tmp |= rate_to_log[(i << 2) + 3] << 24;
  2677. write_sram(card, card->rt_base + 256 + i, tmp);
  2678. }
  2679. #if 0 /* Fill RDF and AIR tables. */
  2680. for (i = 0; i < 128; i++) {
  2681. unsigned int tmp;
  2682. tmp = RDF[0][(i << 1) + 0] << 16;
  2683. tmp |= RDF[0][(i << 1) + 1] << 0;
  2684. write_sram(card, card->rt_base + 512 + i, tmp);
  2685. }
  2686. for (i = 0; i < 128; i++) {
  2687. unsigned int tmp;
  2688. tmp = AIR[0][(i << 1) + 0] << 16;
  2689. tmp |= AIR[0][(i << 1) + 1] << 0;
  2690. write_sram(card, card->rt_base + 640 + i, tmp);
  2691. }
  2692. #endif
  2693. IPRINTK("%s: initialize rate table ...\n", card->name);
  2694. writel(card->rt_base << 2, SAR_REG_RTBL);
  2695. /* Initialize TSTs */
  2696. IPRINTK("%s: initialize TST ...\n", card->name);
  2697. card->tst_free = card->tst_size - 2; /* last two are jumps */
  2698. for (i = card->tst[0]; i < card->tst[0] + card->tst_size - 2; i++)
  2699. write_sram(card, i, TSTE_OPC_VAR);
  2700. write_sram(card, i++, TSTE_OPC_JMP | (card->tst[0] << 2));
  2701. idt77252_sram_write_errors = 1;
  2702. write_sram(card, i++, TSTE_OPC_JMP | (card->tst[1] << 2));
  2703. idt77252_sram_write_errors = 0;
  2704. for (i = card->tst[1]; i < card->tst[1] + card->tst_size - 2; i++)
  2705. write_sram(card, i, TSTE_OPC_VAR);
  2706. write_sram(card, i++, TSTE_OPC_JMP | (card->tst[1] << 2));
  2707. idt77252_sram_write_errors = 1;
  2708. write_sram(card, i++, TSTE_OPC_JMP | (card->tst[0] << 2));
  2709. idt77252_sram_write_errors = 0;
  2710. card->tst_index = 0;
  2711. writel(card->tst[0] << 2, SAR_REG_TSTB);
  2712. /* Initialize ABRSTD and Receive FIFO */
  2713. IPRINTK("%s: initialize ABRSTD ...\n", card->name);
  2714. writel(card->abrst_size | (card->abrst_base << 2),
  2715. SAR_REG_ABRSTD);
  2716. IPRINTK("%s: initialize receive fifo ...\n", card->name);
  2717. writel(card->fifo_size | (card->fifo_base << 2),
  2718. SAR_REG_RXFD);
  2719. IPRINTK("%s: SRAM initialization complete.\n", card->name);
  2720. return 0;
  2721. }
  2722. static int __devinit
  2723. init_card(struct atm_dev *dev)
  2724. {
  2725. struct idt77252_dev *card = dev->dev_data;
  2726. struct pci_dev *pcidev = card->pcidev;
  2727. unsigned long tmpl, modl;
  2728. unsigned int linkrate, rsvdcr;
  2729. unsigned int tst_entries;
  2730. struct net_device *tmp;
  2731. char tname[10];
  2732. u32 size;
  2733. u_char pci_byte;
  2734. u32 conf;
  2735. int i, k;
  2736. if (test_bit(IDT77252_BIT_INIT, &card->flags)) {
  2737. printk("Error: SAR already initialized.\n");
  2738. return -1;
  2739. }
  2740. /*****************************************************************/
  2741. /* P C I C O N F I G U R A T I O N */
  2742. /*****************************************************************/
  2743. /* Set PCI Retry-Timeout and TRDY timeout */
  2744. IPRINTK("%s: Checking PCI retries.\n", card->name);
  2745. if (pci_read_config_byte(pcidev, 0x40, &pci_byte) != 0) {
  2746. printk("%s: can't read PCI retry timeout.\n", card->name);
  2747. deinit_card(card);
  2748. return -1;
  2749. }
  2750. if (pci_byte != 0) {
  2751. IPRINTK("%s: PCI retry timeout: %d, set to 0.\n",
  2752. card->name, pci_byte);
  2753. if (pci_write_config_byte(pcidev, 0x40, 0) != 0) {
  2754. printk("%s: can't set PCI retry timeout.\n",
  2755. card->name);
  2756. deinit_card(card);
  2757. return -1;
  2758. }
  2759. }
  2760. IPRINTK("%s: Checking PCI TRDY.\n", card->name);
  2761. if (pci_read_config_byte(pcidev, 0x41, &pci_byte) != 0) {
  2762. printk("%s: can't read PCI TRDY timeout.\n", card->name);
  2763. deinit_card(card);
  2764. return -1;
  2765. }
  2766. if (pci_byte != 0) {
  2767. IPRINTK("%s: PCI TRDY timeout: %d, set to 0.\n",
  2768. card->name, pci_byte);
  2769. if (pci_write_config_byte(pcidev, 0x41, 0) != 0) {
  2770. printk("%s: can't set PCI TRDY timeout.\n", card->name);
  2771. deinit_card(card);
  2772. return -1;
  2773. }
  2774. }
  2775. /* Reset Timer register */
  2776. if (readl(SAR_REG_STAT) & SAR_STAT_TMROF) {
  2777. printk("%s: resetting timer overflow.\n", card->name);
  2778. writel(SAR_STAT_TMROF, SAR_REG_STAT);
  2779. }
  2780. IPRINTK("%s: Request IRQ ... ", card->name);
  2781. if (request_irq(pcidev->irq, idt77252_interrupt, SA_INTERRUPT|SA_SHIRQ,
  2782. card->name, card) != 0) {
  2783. printk("%s: can't allocate IRQ.\n", card->name);
  2784. deinit_card(card);
  2785. return -1;
  2786. }
  2787. IPRINTK("got %d.\n", pcidev->irq);
  2788. /*****************************************************************/
  2789. /* C H E C K A N D I N I T S R A M */
  2790. /*****************************************************************/
  2791. IPRINTK("%s: Initializing SRAM\n", card->name);
  2792. /* preset size of connecton table, so that init_sram() knows about it */
  2793. conf = SAR_CFG_TX_FIFO_SIZE_9 | /* Use maximum fifo size */
  2794. SAR_CFG_RXSTQ_SIZE_8k | /* Receive Status Queue is 8k */
  2795. SAR_CFG_IDLE_CLP | /* Set CLP on idle cells */
  2796. #ifndef CONFIG_ATM_IDT77252_SEND_IDLE
  2797. SAR_CFG_NO_IDLE | /* Do not send idle cells */
  2798. #endif
  2799. 0;
  2800. if (card->sramsize == (512 * 1024))
  2801. conf |= SAR_CFG_CNTBL_1k;
  2802. else
  2803. conf |= SAR_CFG_CNTBL_512;
  2804. switch (vpibits) {
  2805. case 0:
  2806. conf |= SAR_CFG_VPVCS_0;
  2807. break;
  2808. default:
  2809. case 1:
  2810. conf |= SAR_CFG_VPVCS_1;
  2811. break;
  2812. case 2:
  2813. conf |= SAR_CFG_VPVCS_2;
  2814. break;
  2815. case 8:
  2816. conf |= SAR_CFG_VPVCS_8;
  2817. break;
  2818. }
  2819. writel(readl(SAR_REG_CFG) | conf, SAR_REG_CFG);
  2820. if (init_sram(card) < 0)
  2821. return -1;
  2822. /********************************************************************/
  2823. /* A L L O C R A M A N D S E T V A R I O U S T H I N G S */
  2824. /********************************************************************/
  2825. /* Initialize TSQ */
  2826. if (0 != init_tsq(card)) {
  2827. deinit_card(card);
  2828. return -1;
  2829. }
  2830. /* Initialize RSQ */
  2831. if (0 != init_rsq(card)) {
  2832. deinit_card(card);
  2833. return -1;
  2834. }
  2835. card->vpibits = vpibits;
  2836. if (card->sramsize == (512 * 1024)) {
  2837. card->vcibits = 10 - card->vpibits;
  2838. } else {
  2839. card->vcibits = 9 - card->vpibits;
  2840. }
  2841. card->vcimask = 0;
  2842. for (k = 0, i = 1; k < card->vcibits; k++) {
  2843. card->vcimask |= i;
  2844. i <<= 1;
  2845. }
  2846. IPRINTK("%s: Setting VPI/VCI mask to zero.\n", card->name);
  2847. writel(0, SAR_REG_VPM);
  2848. /* Little Endian Order */
  2849. writel(0, SAR_REG_GP);
  2850. /* Initialize RAW Cell Handle Register */
  2851. card->raw_cell_hnd = pci_alloc_consistent(card->pcidev, 2 * sizeof(u32),
  2852. &card->raw_cell_paddr);
  2853. if (!card->raw_cell_hnd) {
  2854. printk("%s: memory allocation failure.\n", card->name);
  2855. deinit_card(card);
  2856. return -1;
  2857. }
  2858. memset(card->raw_cell_hnd, 0, 2 * sizeof(u32));
  2859. writel(card->raw_cell_paddr, SAR_REG_RAWHND);
  2860. IPRINTK("%s: raw cell handle is at 0x%p.\n", card->name,
  2861. card->raw_cell_hnd);
  2862. size = sizeof(struct vc_map *) * card->tct_size;
  2863. IPRINTK("%s: allocate %d byte for VC map.\n", card->name, size);
  2864. if (NULL == (card->vcs = vmalloc(size))) {
  2865. printk("%s: memory allocation failure.\n", card->name);
  2866. deinit_card(card);
  2867. return -1;
  2868. }
  2869. memset(card->vcs, 0, size);
  2870. size = sizeof(struct vc_map *) * card->scd_size;
  2871. IPRINTK("%s: allocate %d byte for SCD to VC mapping.\n",
  2872. card->name, size);
  2873. if (NULL == (card->scd2vc = vmalloc(size))) {
  2874. printk("%s: memory allocation failure.\n", card->name);
  2875. deinit_card(card);
  2876. return -1;
  2877. }
  2878. memset(card->scd2vc, 0, size);
  2879. size = sizeof(struct tst_info) * (card->tst_size - 2);
  2880. IPRINTK("%s: allocate %d byte for TST to VC mapping.\n",
  2881. card->name, size);
  2882. if (NULL == (card->soft_tst = vmalloc(size))) {
  2883. printk("%s: memory allocation failure.\n", card->name);
  2884. deinit_card(card);
  2885. return -1;
  2886. }
  2887. for (i = 0; i < card->tst_size - 2; i++) {
  2888. card->soft_tst[i].tste = TSTE_OPC_VAR;
  2889. card->soft_tst[i].vc = NULL;
  2890. }
  2891. if (dev->phy == NULL) {
  2892. printk("%s: No LT device defined.\n", card->name);
  2893. deinit_card(card);
  2894. return -1;
  2895. }
  2896. if (dev->phy->ioctl == NULL) {
  2897. printk("%s: LT had no IOCTL funtion defined.\n", card->name);
  2898. deinit_card(card);
  2899. return -1;
  2900. }
  2901. #ifdef CONFIG_ATM_IDT77252_USE_SUNI
  2902. /*
  2903. * this is a jhs hack to get around special functionality in the
  2904. * phy driver for the atecom hardware; the functionality doesn't
  2905. * exist in the linux atm suni driver
  2906. *
  2907. * it isn't the right way to do things, but as the guy from NIST
  2908. * said, talking about their measurement of the fine structure
  2909. * constant, "it's good enough for government work."
  2910. */
  2911. linkrate = 149760000;
  2912. #endif
  2913. card->link_pcr = (linkrate / 8 / 53);
  2914. printk("%s: Linkrate on ATM line : %u bit/s, %u cell/s.\n",
  2915. card->name, linkrate, card->link_pcr);
  2916. #ifdef CONFIG_ATM_IDT77252_SEND_IDLE
  2917. card->utopia_pcr = card->link_pcr;
  2918. #else
  2919. card->utopia_pcr = (160000000 / 8 / 54);
  2920. #endif
  2921. rsvdcr = 0;
  2922. if (card->utopia_pcr > card->link_pcr)
  2923. rsvdcr = card->utopia_pcr - card->link_pcr;
  2924. tmpl = (unsigned long) rsvdcr * ((unsigned long) card->tst_size - 2);
  2925. modl = tmpl % (unsigned long)card->utopia_pcr;
  2926. tst_entries = (int) (tmpl / (unsigned long)card->utopia_pcr);
  2927. if (modl)
  2928. tst_entries++;
  2929. card->tst_free -= tst_entries;
  2930. fill_tst(card, NULL, tst_entries, TSTE_OPC_NULL);
  2931. #ifdef HAVE_EEPROM
  2932. idt77252_eeprom_init(card);
  2933. printk("%s: EEPROM: %02x:", card->name,
  2934. idt77252_eeprom_read_status(card));
  2935. for (i = 0; i < 0x80; i++) {
  2936. printk(" %02x",
  2937. idt77252_eeprom_read_byte(card, i)
  2938. );
  2939. }
  2940. printk("\n");
  2941. #endif /* HAVE_EEPROM */
  2942. /*
  2943. * XXX: <hack>
  2944. */
  2945. sprintf(tname, "eth%d", card->index);
  2946. tmp = dev_get_by_name(tname); /* jhs: was "tmp = dev_get(tname);" */
  2947. if (tmp) {
  2948. memcpy(card->atmdev->esi, tmp->dev_addr, 6);
  2949. printk("%s: ESI %02x:%02x:%02x:%02x:%02x:%02x\n",
  2950. card->name, card->atmdev->esi[0], card->atmdev->esi[1],
  2951. card->atmdev->esi[2], card->atmdev->esi[3],
  2952. card->atmdev->esi[4], card->atmdev->esi[5]);
  2953. }
  2954. /*
  2955. * XXX: </hack>
  2956. */
  2957. /* Set Maximum Deficit Count for now. */
  2958. writel(0xffff, SAR_REG_MDFCT);
  2959. set_bit(IDT77252_BIT_INIT, &card->flags);
  2960. XPRINTK("%s: IDT77252 ABR SAR initialization complete.\n", card->name);
  2961. return 0;
  2962. }
  2963. /*****************************************************************************/
  2964. /* */
  2965. /* Probing of IDT77252 ABR SAR */
  2966. /* */
  2967. /*****************************************************************************/
  2968. static int __devinit
  2969. idt77252_preset(struct idt77252_dev *card)
  2970. {
  2971. u16 pci_command;
  2972. /*****************************************************************/
  2973. /* P C I C O N F I G U R A T I O N */
  2974. /*****************************************************************/
  2975. XPRINTK("%s: Enable PCI master and memory access for SAR.\n",
  2976. card->name);
  2977. if (pci_read_config_word(card->pcidev, PCI_COMMAND, &pci_command)) {
  2978. printk("%s: can't read PCI_COMMAND.\n", card->name);
  2979. deinit_card(card);
  2980. return -1;
  2981. }
  2982. if (!(pci_command & PCI_COMMAND_IO)) {
  2983. printk("%s: PCI_COMMAND: %04x (???)\n",
  2984. card->name, pci_command);
  2985. deinit_card(card);
  2986. return (-1);
  2987. }
  2988. pci_command |= (PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER);
  2989. if (pci_write_config_word(card->pcidev, PCI_COMMAND, pci_command)) {
  2990. printk("%s: can't write PCI_COMMAND.\n", card->name);
  2991. deinit_card(card);
  2992. return -1;
  2993. }
  2994. /*****************************************************************/
  2995. /* G E N E R I C R E S E T */
  2996. /*****************************************************************/
  2997. /* Software reset */
  2998. writel(SAR_CFG_SWRST, SAR_REG_CFG);
  2999. mdelay(1);
  3000. writel(0, SAR_REG_CFG);
  3001. IPRINTK("%s: Software resetted.\n", card->name);
  3002. return 0;
  3003. }
  3004. static unsigned long __devinit
  3005. probe_sram(struct idt77252_dev *card)
  3006. {
  3007. u32 data, addr;
  3008. writel(0, SAR_REG_DR0);
  3009. writel(SAR_CMD_WRITE_SRAM | (0 << 2), SAR_REG_CMD);
  3010. for (addr = 0x4000; addr < 0x80000; addr += 0x4000) {
  3011. writel(0xdeadbeef, SAR_REG_DR0);
  3012. writel(SAR_CMD_WRITE_SRAM | (addr << 2), SAR_REG_CMD);
  3013. writel(SAR_CMD_READ_SRAM | (0 << 2), SAR_REG_CMD);
  3014. data = readl(SAR_REG_DR0);
  3015. if (data != 0)
  3016. break;
  3017. }
  3018. return addr * sizeof(u32);
  3019. }
  3020. static int __devinit
  3021. idt77252_init_one(struct pci_dev *pcidev, const struct pci_device_id *id)
  3022. {
  3023. static struct idt77252_dev **last = &idt77252_chain;
  3024. static int index = 0;
  3025. unsigned long membase, srambase;
  3026. struct idt77252_dev *card;
  3027. struct atm_dev *dev;
  3028. ushort revision = 0;
  3029. int i, err;
  3030. if ((err = pci_enable_device(pcidev))) {
  3031. printk("idt77252: can't enable PCI device at %s\n", pci_name(pcidev));
  3032. return err;
  3033. }
  3034. if (pci_read_config_word(pcidev, PCI_REVISION_ID, &revision)) {
  3035. printk("idt77252-%d: can't read PCI_REVISION_ID\n", index);
  3036. err = -ENODEV;
  3037. goto err_out_disable_pdev;
  3038. }
  3039. card = kmalloc(sizeof(struct idt77252_dev), GFP_KERNEL);
  3040. if (!card) {
  3041. printk("idt77252-%d: can't allocate private data\n", index);
  3042. err = -ENOMEM;
  3043. goto err_out_disable_pdev;
  3044. }
  3045. memset(card, 0, sizeof(struct idt77252_dev));
  3046. card->revision = revision;
  3047. card->index = index;
  3048. card->pcidev = pcidev;
  3049. sprintf(card->name, "idt77252-%d", card->index);
  3050. INIT_WORK(&card->tqueue, idt77252_softint, (void *)card);
  3051. membase = pci_resource_start(pcidev, 1);
  3052. srambase = pci_resource_start(pcidev, 2);
  3053. init_MUTEX(&card->mutex);
  3054. spin_lock_init(&card->cmd_lock);
  3055. spin_lock_init(&card->tst_lock);
  3056. init_timer(&card->tst_timer);
  3057. card->tst_timer.data = (unsigned long)card;
  3058. card->tst_timer.function = tst_timer;
  3059. /* Do the I/O remapping... */
  3060. card->membase = ioremap(membase, 1024);
  3061. if (!card->membase) {
  3062. printk("%s: can't ioremap() membase\n", card->name);
  3063. err = -EIO;
  3064. goto err_out_free_card;
  3065. }
  3066. if (idt77252_preset(card)) {
  3067. printk("%s: preset failed\n", card->name);
  3068. err = -EIO;
  3069. goto err_out_iounmap;
  3070. }
  3071. dev = atm_dev_register("idt77252", &idt77252_ops, -1, NULL);
  3072. if (!dev) {
  3073. printk("%s: can't register atm device\n", card->name);
  3074. err = -EIO;
  3075. goto err_out_iounmap;
  3076. }
  3077. dev->dev_data = card;
  3078. card->atmdev = dev;
  3079. #ifdef CONFIG_ATM_IDT77252_USE_SUNI
  3080. suni_init(dev);
  3081. if (!dev->phy) {
  3082. printk("%s: can't init SUNI\n", card->name);
  3083. err = -EIO;
  3084. goto err_out_deinit_card;
  3085. }
  3086. #endif /* CONFIG_ATM_IDT77252_USE_SUNI */
  3087. card->sramsize = probe_sram(card);
  3088. for (i = 0; i < 4; i++) {
  3089. card->fbq[i] = ioremap(srambase | 0x200000 | (i << 18), 4);
  3090. if (!card->fbq[i]) {
  3091. printk("%s: can't ioremap() FBQ%d\n", card->name, i);
  3092. err = -EIO;
  3093. goto err_out_deinit_card;
  3094. }
  3095. }
  3096. printk("%s: ABR SAR (Rev %c): MEM %08lx SRAM %08lx [%u KB]\n",
  3097. card->name, ((revision > 1) && (revision < 25)) ?
  3098. 'A' + revision - 1 : '?', membase, srambase,
  3099. card->sramsize / 1024);
  3100. if (init_card(dev)) {
  3101. printk("%s: init_card failed\n", card->name);
  3102. err = -EIO;
  3103. goto err_out_deinit_card;
  3104. }
  3105. dev->ci_range.vpi_bits = card->vpibits;
  3106. dev->ci_range.vci_bits = card->vcibits;
  3107. dev->link_rate = card->link_pcr;
  3108. if (dev->phy->start)
  3109. dev->phy->start(dev);
  3110. if (idt77252_dev_open(card)) {
  3111. printk("%s: dev_open failed\n", card->name);
  3112. err = -EIO;
  3113. goto err_out_stop;
  3114. }
  3115. *last = card;
  3116. last = &card->next;
  3117. index++;
  3118. return 0;
  3119. err_out_stop:
  3120. if (dev->phy->stop)
  3121. dev->phy->stop(dev);
  3122. err_out_deinit_card:
  3123. deinit_card(card);
  3124. err_out_iounmap:
  3125. iounmap(card->membase);
  3126. err_out_free_card:
  3127. kfree(card);
  3128. err_out_disable_pdev:
  3129. pci_disable_device(pcidev);
  3130. return err;
  3131. }
  3132. static struct pci_device_id idt77252_pci_tbl[] =
  3133. {
  3134. { PCI_VENDOR_ID_IDT, PCI_DEVICE_ID_IDT_IDT77252,
  3135. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
  3136. { 0, }
  3137. };
  3138. MODULE_DEVICE_TABLE(pci, idt77252_pci_tbl);
  3139. static struct pci_driver idt77252_driver = {
  3140. .name = "idt77252",
  3141. .id_table = idt77252_pci_tbl,
  3142. .probe = idt77252_init_one,
  3143. };
  3144. static int __init idt77252_init(void)
  3145. {
  3146. struct sk_buff *skb;
  3147. printk("%s: at %p\n", __FUNCTION__, idt77252_init);
  3148. if (sizeof(skb->cb) < sizeof(struct atm_skb_data) +
  3149. sizeof(struct idt77252_skb_prv)) {
  3150. printk(KERN_ERR "%s: skb->cb is too small (%lu < %lu)\n",
  3151. __FUNCTION__, (unsigned long) sizeof(skb->cb),
  3152. (unsigned long) sizeof(struct atm_skb_data) +
  3153. sizeof(struct idt77252_skb_prv));
  3154. return -EIO;
  3155. }
  3156. return pci_register_driver(&idt77252_driver);
  3157. }
  3158. static void __exit idt77252_exit(void)
  3159. {
  3160. struct idt77252_dev *card;
  3161. struct atm_dev *dev;
  3162. pci_unregister_driver(&idt77252_driver);
  3163. while (idt77252_chain) {
  3164. card = idt77252_chain;
  3165. dev = card->atmdev;
  3166. idt77252_chain = card->next;
  3167. if (dev->phy->stop)
  3168. dev->phy->stop(dev);
  3169. deinit_card(card);
  3170. pci_disable_device(card->pcidev);
  3171. kfree(card);
  3172. }
  3173. DIPRINTK("idt77252: finished cleanup-module().\n");
  3174. }
  3175. module_init(idt77252_init);
  3176. module_exit(idt77252_exit);
  3177. MODULE_LICENSE("GPL");
  3178. module_param(vpibits, uint, 0);
  3179. MODULE_PARM_DESC(vpibits, "number of VPI bits supported (0, 1, or 2)");
  3180. #ifdef CONFIG_ATM_IDT77252_DEBUG
  3181. module_param(debug, ulong, 0644);
  3182. MODULE_PARM_DESC(debug, "debug bitmap, see drivers/atm/idt77252.h");
  3183. #endif
  3184. MODULE_AUTHOR("Eddie C. Dost <ecd@atecom.com>");
  3185. MODULE_DESCRIPTION("IDT77252 ABR SAR Driver");